xref: /openbmc/u-boot/drivers/phy/marvell/comphy_cp110.c (revision 9b643e312d528f291966c1f30b0d90bf3b1d43dc)
1c0132f60SStefan Roese /*
2c0132f60SStefan Roese  * Copyright (C) 2015-2016 Marvell International Ltd.
3c0132f60SStefan Roese  *
4c0132f60SStefan Roese  * SPDX-License-Identifier:	GPL-2.0+
5c0132f60SStefan Roese  */
6c0132f60SStefan Roese 
7c0132f60SStefan Roese #include <common.h>
8c0132f60SStefan Roese #include <fdtdec.h>
9c0132f60SStefan Roese #include <asm/io.h>
10c0132f60SStefan Roese #include <asm/arch/cpu.h>
11c0132f60SStefan Roese #include <asm/arch/soc.h>
12c0132f60SStefan Roese 
13c0132f60SStefan Roese #include "comphy.h"
14c0132f60SStefan Roese #include "comphy_hpipe.h"
15c0132f60SStefan Roese #include "sata.h"
16c0132f60SStefan Roese #include "utmi_phy.h"
17c0132f60SStefan Roese 
18c0132f60SStefan Roese DECLARE_GLOBAL_DATA_PTR;
19c0132f60SStefan Roese 
20c0132f60SStefan Roese #define SD_ADDR(base, lane)			(base + 0x1000 * lane)
21c0132f60SStefan Roese #define HPIPE_ADDR(base, lane)			(SD_ADDR(base, lane) + 0x800)
22c0132f60SStefan Roese #define COMPHY_ADDR(base, lane)			(base + 0x28 * lane)
23c0132f60SStefan Roese 
24c0132f60SStefan Roese struct utmi_phy_data {
25c0132f60SStefan Roese 	void __iomem *utmi_base_addr;
26c0132f60SStefan Roese 	void __iomem *usb_cfg_addr;
27c0132f60SStefan Roese 	void __iomem *utmi_cfg_addr;
28c0132f60SStefan Roese 	u32 utmi_phy_port;
29c0132f60SStefan Roese };
30c0132f60SStefan Roese 
31c0132f60SStefan Roese /*
32c0132f60SStefan Roese  * For CP-110 we have 2 Selector registers "PHY Selectors",
33c0132f60SStefan Roese  * and "PIPE Selectors".
34c0132f60SStefan Roese  * PIPE selector include USB and PCIe options.
35c0132f60SStefan Roese  * PHY selector include the Ethernet and SATA options, every Ethernet
36c0132f60SStefan Roese  * option has different options, for example: serdes lane2 had option
37e7ed9574SStefan Roese  * Eth_port_0 that include (SGMII0, RXAUI0, SFI)
38c0132f60SStefan Roese  */
39c0132f60SStefan Roese struct comphy_mux_data cp110_comphy_phy_mux_data[] = {
40fdc9e880SStefan Roese 	{4, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII1, 0x1}, /* Lane 0 */
41fdc9e880SStefan Roese 	     {PHY_TYPE_SATA1, 0x4} } },
42fdc9e880SStefan Roese 	{4, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII2, 0x1}, /* Lane 1 */
43fdc9e880SStefan Roese 	     {PHY_TYPE_SATA0, 0x4} } },
44c0132f60SStefan Roese 	{6, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII0, 0x1}, /* Lane 2 */
45fdc9e880SStefan Roese 	     {PHY_TYPE_RXAUI0, 0x1}, {PHY_TYPE_SFI, 0x1},
46fdc9e880SStefan Roese 	     {PHY_TYPE_SATA0, 0x4} } },
47fdc9e880SStefan Roese 	{8, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_RXAUI1, 0x1}, /* Lane 3 */
48fdc9e880SStefan Roese 	     {PHY_TYPE_SGMII1, 0x2}, {PHY_TYPE_SATA1, 0x4} } },
49e7ed9574SStefan Roese 	{7, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII0, 0x2}, /* Lane 4 */
50fdc9e880SStefan Roese 	     {PHY_TYPE_RXAUI0, 0x2}, {PHY_TYPE_SFI, 0x2},
51e7ed9574SStefan Roese 	     {PHY_TYPE_SGMII1, 0x1} } },
52fdc9e880SStefan Roese 	{6, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_SGMII2, 0x1}, /* Lane 5 */
53fdc9e880SStefan Roese 	     {PHY_TYPE_RXAUI1, 0x2}, {PHY_TYPE_SATA1, 0x4} } },
54c0132f60SStefan Roese };
55c0132f60SStefan Roese 
56c0132f60SStefan Roese struct comphy_mux_data cp110_comphy_pipe_mux_data[] = {
57c0132f60SStefan Roese 	{2, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_PEX0, 0x4} } }, /* Lane 0 */
58c0132f60SStefan Roese 	{4, {{PHY_TYPE_UNCONNECTED, 0x0}, /* Lane 1 */
59c0132f60SStefan Roese 	     {PHY_TYPE_USB3_HOST0, 0x1}, {PHY_TYPE_USB3_DEVICE, 0x2},
60c0132f60SStefan Roese 	     {PHY_TYPE_PEX0, 0x4} } },
61c0132f60SStefan Roese 	{3, {{PHY_TYPE_UNCONNECTED, 0x0}, /* Lane 2 */
62c0132f60SStefan Roese 	     {PHY_TYPE_USB3_HOST0, 0x1}, {PHY_TYPE_PEX0, 0x4} } },
63c0132f60SStefan Roese 	{3, {{PHY_TYPE_UNCONNECTED, 0x0}, /* Lane 3 */
64c0132f60SStefan Roese 	     {PHY_TYPE_USB3_HOST1, 0x1}, {PHY_TYPE_PEX0, 0x4} } },
65c0132f60SStefan Roese 	{4, {{PHY_TYPE_UNCONNECTED, 0x0}, /* Lane 4 */
66c0132f60SStefan Roese 	     {PHY_TYPE_USB3_HOST1, 0x1},
67c0132f60SStefan Roese 	     {PHY_TYPE_USB3_DEVICE, 0x2}, {PHY_TYPE_PEX1, 0x4} } },
68c0132f60SStefan Roese 	{2, {{PHY_TYPE_UNCONNECTED, 0x0}, {PHY_TYPE_PEX2, 0x4} } }, /* Lane 5 */
69c0132f60SStefan Roese };
70c0132f60SStefan Roese 
71c0132f60SStefan Roese static u32 polling_with_timeout(void __iomem *addr, u32 val,
72c0132f60SStefan Roese 				u32 mask, unsigned long usec_timout)
73c0132f60SStefan Roese {
74c0132f60SStefan Roese 	u32 data;
75c0132f60SStefan Roese 
76c0132f60SStefan Roese 	do {
77c0132f60SStefan Roese 		udelay(1);
78c0132f60SStefan Roese 		data = readl(addr) & mask;
79c0132f60SStefan Roese 	} while (data != val  && --usec_timout > 0);
80c0132f60SStefan Roese 
81c0132f60SStefan Roese 	if (usec_timout == 0)
82c0132f60SStefan Roese 		return data;
83c0132f60SStefan Roese 
84c0132f60SStefan Roese 	return 0;
85c0132f60SStefan Roese }
86c0132f60SStefan Roese 
877dda98e0SStefan Roese static int comphy_pcie_power_up(u32 lane, u32 pcie_width, bool clk_src,
887dda98e0SStefan Roese 				bool is_end_point, void __iomem *hpipe_base,
89c0132f60SStefan Roese 				void __iomem *comphy_base)
90c0132f60SStefan Roese {
91c0132f60SStefan Roese 	u32 mask, data, ret = 1;
92c0132f60SStefan Roese 	void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane);
93c0132f60SStefan Roese 	void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane);
94c0132f60SStefan Roese 	void __iomem *addr;
95c0132f60SStefan Roese 	u32 pcie_clk = 0; /* set input by default */
96c0132f60SStefan Roese 
97c0132f60SStefan Roese 	debug_enter();
98c0132f60SStefan Roese 
99c0132f60SStefan Roese 	/*
100c0132f60SStefan Roese 	 * ToDo:
101c0132f60SStefan Roese 	 * Add SAR (Sample-At-Reset) configuration for the PCIe clock
102c0132f60SStefan Roese 	 * direction. SAR code is currently not ported from Marvell
103c0132f60SStefan Roese 	 * U-Boot to mainline version.
104c0132f60SStefan Roese 	 *
105c0132f60SStefan Roese 	 * SerDes Lane 4/5 got the PCIe ref-clock #1,
106c0132f60SStefan Roese 	 * and SerDes Lane 0 got PCIe ref-clock #0
107c0132f60SStefan Roese 	 */
108c0132f60SStefan Roese 	debug("PCIe clock = %x\n", pcie_clk);
1097dda98e0SStefan Roese 	debug("PCIe RC    = %d\n", !is_end_point);
110c0132f60SStefan Roese 	debug("PCIe width = %d\n", pcie_width);
111c0132f60SStefan Roese 
112c0132f60SStefan Roese 	/* enable PCIe by4 and by2 */
113c0132f60SStefan Roese 	if (lane == 0) {
114c0132f60SStefan Roese 		if (pcie_width == 4) {
115c0132f60SStefan Roese 			reg_set(comphy_base + COMMON_PHY_SD_CTRL1,
116c0132f60SStefan Roese 				0x1 << COMMON_PHY_SD_CTRL1_PCIE_X4_EN_OFFSET,
117c0132f60SStefan Roese 				COMMON_PHY_SD_CTRL1_PCIE_X4_EN_MASK);
118c0132f60SStefan Roese 		} else if (pcie_width == 2) {
119c0132f60SStefan Roese 			reg_set(comphy_base + COMMON_PHY_SD_CTRL1,
120c0132f60SStefan Roese 				0x1 << COMMON_PHY_SD_CTRL1_PCIE_X2_EN_OFFSET,
121c0132f60SStefan Roese 				COMMON_PHY_SD_CTRL1_PCIE_X2_EN_MASK);
122c0132f60SStefan Roese 		}
123c0132f60SStefan Roese 	}
124c0132f60SStefan Roese 
125c0132f60SStefan Roese 	/*
126c0132f60SStefan Roese 	 * If PCIe clock is output and clock source from SerDes lane 5,
127c0132f60SStefan Roese 	 * we need to configure the clock-source MUX.
128c0132f60SStefan Roese 	 * By default, the clock source is from lane 4
129c0132f60SStefan Roese 	 */
130c0132f60SStefan Roese 	if (pcie_clk && clk_src && (lane == 5)) {
131c0132f60SStefan Roese 		reg_set((void __iomem *)DFX_DEV_GEN_CTRL12,
132c0132f60SStefan Roese 			0x3 << DFX_DEV_GEN_PCIE_CLK_SRC_OFFSET,
133c0132f60SStefan Roese 			DFX_DEV_GEN_PCIE_CLK_SRC_MASK);
134c0132f60SStefan Roese 	}
135c0132f60SStefan Roese 
136c0132f60SStefan Roese 	debug("stage: RFU configurations - hard reset comphy\n");
137c0132f60SStefan Roese 	/* RFU configurations - hard reset comphy */
138c0132f60SStefan Roese 	mask = COMMON_PHY_CFG1_PWR_UP_MASK;
139c0132f60SStefan Roese 	data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET;
140c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK;
141c0132f60SStefan Roese 	data |= 0x1 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET;
142c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_PWR_ON_RESET_MASK;
143c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET;
144c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK;
145c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET;
146c0132f60SStefan Roese 	mask |= COMMON_PHY_PHY_MODE_MASK;
147c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_PHY_MODE_OFFSET;
148c0132f60SStefan Roese 	reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask);
149c0132f60SStefan Roese 
150c0132f60SStefan Roese 	/* release from hard reset */
151c0132f60SStefan Roese 	mask = COMMON_PHY_CFG1_PWR_ON_RESET_MASK;
152c0132f60SStefan Roese 	data = 0x1 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET;
153c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK;
154c0132f60SStefan Roese 	data |= 0x1 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET;
155c0132f60SStefan Roese 	reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask);
156c0132f60SStefan Roese 
157c0132f60SStefan Roese 	/* Wait 1ms - until band gap and ref clock ready */
158c0132f60SStefan Roese 	mdelay(1);
159c0132f60SStefan Roese 	/* Start comphy Configuration */
160c0132f60SStefan Roese 	debug("stage: Comphy configuration\n");
161c0132f60SStefan Roese 	/* Set PIPE soft reset */
162c0132f60SStefan Roese 	mask = HPIPE_RST_CLK_CTRL_PIPE_RST_MASK;
163c0132f60SStefan Roese 	data = 0x1 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET;
164c0132f60SStefan Roese 	/* Set PHY datapath width mode for V0 */
165c0132f60SStefan Roese 	mask |= HPIPE_RST_CLK_CTRL_FIXED_PCLK_MASK;
166c0132f60SStefan Roese 	data |= 0x1 << HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET;
167c0132f60SStefan Roese 	/* Set Data bus width USB mode for V0 */
168c0132f60SStefan Roese 	mask |= HPIPE_RST_CLK_CTRL_PIPE_WIDTH_MASK;
169c0132f60SStefan Roese 	data |= 0x0 << HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET;
170c0132f60SStefan Roese 	/* Set CORE_CLK output frequency for 250Mhz */
171c0132f60SStefan Roese 	mask |= HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_MASK;
172c0132f60SStefan Roese 	data |= 0x0 << HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET;
173c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_RST_CLK_CTRL_REG, data, mask);
174c0132f60SStefan Roese 	/* Set PLL ready delay for 0x2 */
175c0132f60SStefan Roese 	data = 0x2 << HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET;
176c0132f60SStefan Roese 	mask = HPIPE_CLK_SRC_LO_PLL_RDY_DL_MASK;
177c0132f60SStefan Roese 	if (pcie_width != 1) {
178c0132f60SStefan Roese 		data |= 0x1 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET;
179c0132f60SStefan Roese 		mask |= HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_MASK;
180c0132f60SStefan Roese 		data |= 0x1 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET;
181c0132f60SStefan Roese 		mask |= HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_MASK;
182c0132f60SStefan Roese 	}
183c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_CLK_SRC_LO_REG, data, mask);
184c0132f60SStefan Roese 
185c0132f60SStefan Roese 	/* Set PIPE mode interface to PCIe3 - 0x1  & set lane order */
186c0132f60SStefan Roese 	data = 0x1 << HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET;
187c0132f60SStefan Roese 	mask = HPIPE_CLK_SRC_HI_MODE_PIPE_MASK;
188c0132f60SStefan Roese 	if (pcie_width != 1) {
189c0132f60SStefan Roese 		mask |= HPIPE_CLK_SRC_HI_LANE_STRT_MASK;
190c0132f60SStefan Roese 		mask |= HPIPE_CLK_SRC_HI_LANE_MASTER_MASK;
191c0132f60SStefan Roese 		mask |= HPIPE_CLK_SRC_HI_LANE_BREAK_MASK;
192c0132f60SStefan Roese 		if (lane == 0) {
193c0132f60SStefan Roese 			data |= 0x1 << HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET;
194c0132f60SStefan Roese 			data |= 0x1 << HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET;
195c0132f60SStefan Roese 		} else if (lane == (pcie_width - 1)) {
196c0132f60SStefan Roese 			data |= 0x1 << HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET;
197c0132f60SStefan Roese 		}
198c0132f60SStefan Roese 	}
199c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_CLK_SRC_HI_REG, data, mask);
200c0132f60SStefan Roese 	/* Config update polarity equalization */
201c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_LANE_EQ_CFG1_REG,
202c0132f60SStefan Roese 		0x1 << HPIPE_CFG_UPDATE_POLARITY_OFFSET,
203c0132f60SStefan Roese 		HPIPE_CFG_UPDATE_POLARITY_MASK);
204c0132f60SStefan Roese 	/* Set PIPE version 4 to mode enable */
205c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_DFE_CTRL_28_REG,
206c0132f60SStefan Roese 		0x1 << HPIPE_DFE_CTRL_28_PIPE4_OFFSET,
207c0132f60SStefan Roese 		HPIPE_DFE_CTRL_28_PIPE4_MASK);
208c0132f60SStefan Roese 	/* TODO: check if pcie clock is output/input - for bringup use input*/
209c0132f60SStefan Roese 	/* Enable PIN clock 100M_125M */
210c0132f60SStefan Roese 	mask = 0;
211c0132f60SStefan Roese 	data = 0;
212c0132f60SStefan Roese 	/* Only if clock is output, configure the clock-source mux */
213c0132f60SStefan Roese 	if (pcie_clk) {
214c0132f60SStefan Roese 		mask |= HPIPE_MISC_CLK100M_125M_MASK;
215c0132f60SStefan Roese 		data |= 0x1 << HPIPE_MISC_CLK100M_125M_OFFSET;
216c0132f60SStefan Roese 	}
217c0132f60SStefan Roese 	/*
218c0132f60SStefan Roese 	 * Set PIN_TXDCLK_2X Clock Frequency Selection for outputs 500MHz
219c0132f60SStefan Roese 	 * clock
220c0132f60SStefan Roese 	 */
221c0132f60SStefan Roese 	mask |= HPIPE_MISC_TXDCLK_2X_MASK;
222c0132f60SStefan Roese 	data |= 0x0 << HPIPE_MISC_TXDCLK_2X_OFFSET;
223c0132f60SStefan Roese 	/* Enable 500MHz Clock */
224c0132f60SStefan Roese 	mask |= HPIPE_MISC_CLK500_EN_MASK;
225c0132f60SStefan Roese 	data |= 0x1 << HPIPE_MISC_CLK500_EN_OFFSET;
226c0132f60SStefan Roese 	if (pcie_clk) { /* output */
227c0132f60SStefan Roese 		/* Set reference clock comes from group 1 */
228c0132f60SStefan Roese 		mask |= HPIPE_MISC_REFCLK_SEL_MASK;
229c0132f60SStefan Roese 		data |= 0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET;
230c0132f60SStefan Roese 	} else {
231c0132f60SStefan Roese 		/* Set reference clock comes from group 2 */
232c0132f60SStefan Roese 		mask |= HPIPE_MISC_REFCLK_SEL_MASK;
233c0132f60SStefan Roese 		data |= 0x1 << HPIPE_MISC_REFCLK_SEL_OFFSET;
234c0132f60SStefan Roese 	}
235ae07a70aSIgal Liberman 	mask |= HPIPE_MISC_ICP_FORCE_MASK;
236ae07a70aSIgal Liberman 	data |= 0x1 << HPIPE_MISC_ICP_FORCE_OFFSET;
237c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_MISC_REG, data, mask);
238c0132f60SStefan Roese 	if (pcie_clk) { /* output */
239c0132f60SStefan Roese 		/* Set reference frequcency select - 0x2 for 25MHz*/
240c0132f60SStefan Roese 		mask = HPIPE_PWR_PLL_REF_FREQ_MASK;
241c0132f60SStefan Roese 		data = 0x2 << HPIPE_PWR_PLL_REF_FREQ_OFFSET;
242c0132f60SStefan Roese 	} else {
243c0132f60SStefan Roese 		/* Set reference frequcency select - 0x0 for 100MHz*/
244c0132f60SStefan Roese 		mask = HPIPE_PWR_PLL_REF_FREQ_MASK;
245c0132f60SStefan Roese 		data = 0x0 << HPIPE_PWR_PLL_REF_FREQ_OFFSET;
246c0132f60SStefan Roese 	}
247c0132f60SStefan Roese 	/* Set PHY mode to PCIe */
248c0132f60SStefan Roese 	mask |= HPIPE_PWR_PLL_PHY_MODE_MASK;
249c0132f60SStefan Roese 	data |= 0x3 << HPIPE_PWR_PLL_PHY_MODE_OFFSET;
250c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask);
251c0132f60SStefan Roese 
252c0132f60SStefan Roese 	/* ref clock alignment */
253c0132f60SStefan Roese 	if (pcie_width != 1) {
254c0132f60SStefan Roese 		mask = HPIPE_LANE_ALIGN_OFF_MASK;
255c0132f60SStefan Roese 		data = 0x0 << HPIPE_LANE_ALIGN_OFF_OFFSET;
256c0132f60SStefan Roese 		reg_set(hpipe_addr + HPIPE_LANE_ALIGN_REG, data, mask);
257c0132f60SStefan Roese 	}
258c0132f60SStefan Roese 
259c0132f60SStefan Roese 	/*
260c0132f60SStefan Roese 	 * Set the amount of time spent in the LoZ state - set for 0x7 only if
261c0132f60SStefan Roese 	 * the PCIe clock is output
262c0132f60SStefan Roese 	 */
263c0132f60SStefan Roese 	if (pcie_clk) {
264c0132f60SStefan Roese 		reg_set(hpipe_addr + HPIPE_GLOBAL_PM_CTRL,
265c0132f60SStefan Roese 			0x7 << HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET,
266c0132f60SStefan Roese 			HPIPE_GLOBAL_PM_RXDLOZ_WAIT_MASK);
267c0132f60SStefan Roese 	}
268c0132f60SStefan Roese 
269c0132f60SStefan Roese 	/* Set Maximal PHY Generation Setting(8Gbps) */
270c0132f60SStefan Roese 	mask = HPIPE_INTERFACE_GEN_MAX_MASK;
271c0132f60SStefan Roese 	data = 0x2 << HPIPE_INTERFACE_GEN_MAX_OFFSET;
272ae07a70aSIgal Liberman 	/* Bypass frame detection and sync detection for RX DATA */
273ae07a70aSIgal Liberman 	mask = HPIPE_INTERFACE_DET_BYPASS_MASK;
274ae07a70aSIgal Liberman 	data = 0x1 << HPIPE_INTERFACE_DET_BYPASS_OFFSET;
275c0132f60SStefan Roese 	/* Set Link Train Mode (Tx training control pins are used) */
276c0132f60SStefan Roese 	mask |= HPIPE_INTERFACE_LINK_TRAIN_MASK;
277c0132f60SStefan Roese 	data |= 0x1 << HPIPE_INTERFACE_LINK_TRAIN_OFFSET;
278c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_INTERFACE_REG, data, mask);
279c0132f60SStefan Roese 
280c0132f60SStefan Roese 	/* Set Idle_sync enable */
281c0132f60SStefan Roese 	mask = HPIPE_PCIE_IDLE_SYNC_MASK;
282c0132f60SStefan Roese 	data = 0x1 << HPIPE_PCIE_IDLE_SYNC_OFFSET;
283c0132f60SStefan Roese 	/* Select bits for PCIE Gen3(32bit) */
284c0132f60SStefan Roese 	mask |= HPIPE_PCIE_SEL_BITS_MASK;
285c0132f60SStefan Roese 	data |= 0x2 << HPIPE_PCIE_SEL_BITS_OFFSET;
286c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PCIE_REG0, data, mask);
287c0132f60SStefan Roese 
288c0132f60SStefan Roese 	/* Enable Tx_adapt_g1 */
289c0132f60SStefan Roese 	mask = HPIPE_TX_TRAIN_CTRL_G1_MASK;
290c0132f60SStefan Roese 	data = 0x1 << HPIPE_TX_TRAIN_CTRL_G1_OFFSET;
291c0132f60SStefan Roese 	/* Enable Tx_adapt_gn1 */
292c0132f60SStefan Roese 	mask |= HPIPE_TX_TRAIN_CTRL_GN1_MASK;
293c0132f60SStefan Roese 	data |= 0x1 << HPIPE_TX_TRAIN_CTRL_GN1_OFFSET;
294c0132f60SStefan Roese 	/* Disable Tx_adapt_g0 */
295c0132f60SStefan Roese 	mask |= HPIPE_TX_TRAIN_CTRL_G0_MASK;
296c0132f60SStefan Roese 	data |= 0x0 << HPIPE_TX_TRAIN_CTRL_G0_OFFSET;
297c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_REG, data, mask);
298c0132f60SStefan Roese 
299c0132f60SStefan Roese 	/* Set reg_tx_train_chk_init */
300c0132f60SStefan Roese 	mask = HPIPE_TX_TRAIN_CHK_INIT_MASK;
301c0132f60SStefan Roese 	data = 0x0 << HPIPE_TX_TRAIN_CHK_INIT_OFFSET;
302c0132f60SStefan Roese 	/* Enable TX_COE_FM_PIN_PCIE3_EN */
303c0132f60SStefan Roese 	mask |= HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_MASK;
304c0132f60SStefan Roese 	data |= 0x1 << HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET;
305c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_REG, data, mask);
306c0132f60SStefan Roese 
307c0132f60SStefan Roese 	debug("stage: TRx training parameters\n");
308c0132f60SStefan Roese 	/* Set Preset sweep configurations */
309c0132f60SStefan Roese 	mask = HPIPE_TX_TX_STATUS_CHECK_MODE_MASK;
310c0132f60SStefan Roese 	data = 0x1 << HPIPE_TX_STATUS_CHECK_MODE_OFFSET;
311c0132f60SStefan Roese 
312c0132f60SStefan Roese 	mask |= HPIPE_TX_NUM_OF_PRESET_MASK;
313c0132f60SStefan Roese 	data |= 0x7 << HPIPE_TX_NUM_OF_PRESET_OFFSET;
314c0132f60SStefan Roese 
315c0132f60SStefan Roese 	mask |= HPIPE_TX_SWEEP_PRESET_EN_MASK;
316c0132f60SStefan Roese 	data |= 0x1 << HPIPE_TX_SWEEP_PRESET_EN_OFFSET;
317c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_11_REG, data, mask);
318c0132f60SStefan Roese 
319c0132f60SStefan Roese 	/* Tx train start configuration */
320c0132f60SStefan Roese 	mask = HPIPE_TX_TRAIN_START_SQ_EN_MASK;
321c0132f60SStefan Roese 	data = 0x1 << HPIPE_TX_TRAIN_START_SQ_EN_OFFSET;
322c0132f60SStefan Roese 
323c0132f60SStefan Roese 	mask |= HPIPE_TX_TRAIN_START_FRM_DET_EN_MASK;
324c0132f60SStefan Roese 	data |= 0x0 << HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET;
325c0132f60SStefan Roese 
326c0132f60SStefan Roese 	mask |= HPIPE_TX_TRAIN_START_FRM_LOCK_EN_MASK;
327c0132f60SStefan Roese 	data |= 0x0 << HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET;
328c0132f60SStefan Roese 
329c0132f60SStefan Roese 	mask |= HPIPE_TX_TRAIN_WAIT_TIME_EN_MASK;
330c0132f60SStefan Roese 	data |= 0x1 << HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET;
331c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_5_REG, data, mask);
332c0132f60SStefan Roese 
333c0132f60SStefan Roese 	/* Enable Tx train P2P */
334c0132f60SStefan Roese 	mask = HPIPE_TX_TRAIN_P2P_HOLD_MASK;
335c0132f60SStefan Roese 	data = 0x1 << HPIPE_TX_TRAIN_P2P_HOLD_OFFSET;
336c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_0_REG, data, mask);
337c0132f60SStefan Roese 
338c0132f60SStefan Roese 	/* Configure Tx train timeout */
339c0132f60SStefan Roese 	mask = HPIPE_TRX_TRAIN_TIMER_MASK;
340c0132f60SStefan Roese 	data = 0x17 << HPIPE_TRX_TRAIN_TIMER_OFFSET;
341c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_4_REG, data, mask);
342c0132f60SStefan Roese 
343c0132f60SStefan Roese 	/* Disable G0/G1/GN1 adaptation */
344c0132f60SStefan Roese 	mask = HPIPE_TX_TRAIN_CTRL_G1_MASK | HPIPE_TX_TRAIN_CTRL_GN1_MASK
345c0132f60SStefan Roese 		| HPIPE_TX_TRAIN_CTRL_G0_OFFSET;
346c0132f60SStefan Roese 	data = 0;
347c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_REG, data, mask);
348c0132f60SStefan Roese 
349c0132f60SStefan Roese 	/* Disable DTL frequency loop */
350c0132f60SStefan Roese 	mask = HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK;
351c0132f60SStefan Roese 	data = 0x0 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET;
352c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG, data, mask);
353c0132f60SStefan Roese 
354c0132f60SStefan Roese 	/* Configure G3 DFE */
355c0132f60SStefan Roese 	mask = HPIPE_G3_DFE_RES_MASK;
356c0132f60SStefan Roese 	data = 0x3 << HPIPE_G3_DFE_RES_OFFSET;
357c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G3_SETTING_4_REG, data, mask);
358c0132f60SStefan Roese 
359ae07a70aSIgal Liberman 	/* Use TX/RX training result for DFE */
360c0132f60SStefan Roese 	mask = HPIPE_DFE_RES_FORCE_MASK;
361ae07a70aSIgal Liberman 	data = 0x0 << HPIPE_DFE_RES_FORCE_OFFSET;
362c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_DFE_REG0,  data, mask);
363c0132f60SStefan Roese 
364c0132f60SStefan Roese 	/* Configure initial and final coefficient value for receiver */
365c01f9fe8SIgal Liberman 	mask = HPIPE_G3_SET_1_G3_RX_SELMUPI_MASK;
366c01f9fe8SIgal Liberman 	data = 0x1 << HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET;
367c0132f60SStefan Roese 
368c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_1_G3_RX_SELMUPF_MASK;
369c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET;
370c0132f60SStefan Roese 
371c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_MASK;
372c01f9fe8SIgal Liberman 	data |= 0x0 << HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET;
373c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G3_SET_1_REG,  data, mask);
374c0132f60SStefan Roese 
375c0132f60SStefan Roese 	/* Trigger sampler enable pulse */
376c0132f60SStefan Roese 	mask = HPIPE_SMAPLER_MASK;
377c0132f60SStefan Roese 	data = 0x1 << HPIPE_SMAPLER_OFFSET;
378c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, data, mask);
379c0132f60SStefan Roese 	udelay(5);
380c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, 0, mask);
381c0132f60SStefan Roese 
382c0132f60SStefan Roese 	/* FFE resistor tuning for different bandwidth  */
383c0132f60SStefan Roese 	mask = HPIPE_G3_FFE_DEG_RES_LEVEL_MASK;
384c0132f60SStefan Roese 	data = 0x1 << HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET;
385c0132f60SStefan Roese 
386c0132f60SStefan Roese 	mask |= HPIPE_G3_FFE_LOAD_RES_LEVEL_MASK;
387ae07a70aSIgal Liberman 	data |= 0x3 << HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET;
388c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G3_SETTING_3_REG, data, mask);
389c0132f60SStefan Roese 
390ae07a70aSIgal Liberman 	/* Pattern lock lost timeout disable */
391ae07a70aSIgal Liberman 	mask = HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_MASK;
392ae07a70aSIgal Liberman 	data = 0x0 << HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_OFFSET;
393ae07a70aSIgal Liberman 	reg_set(hpipe_addr + HPIPE_FRAME_DETECT_CTRL_3_REG, data, mask);
394ae07a70aSIgal Liberman 
395ae07a70aSIgal Liberman 	/* Configure DFE adaptations */
396ae07a70aSIgal Liberman 	mask = HPIPE_CDR_MAX_DFE_ADAPT_1_MASK;
397ae07a70aSIgal Liberman 	data = 0x1 << HPIPE_CDR_MAX_DFE_ADAPT_1_OFFSET;
398ae07a70aSIgal Liberman 	mask |= HPIPE_CDR_MAX_DFE_ADAPT_0_MASK;
399ae07a70aSIgal Liberman 	data |= 0x0 << HPIPE_CDR_MAX_DFE_ADAPT_0_OFFSET;
400ae07a70aSIgal Liberman 	mask |= HPIPE_CDR_RX_MAX_DFE_ADAPT_1_MASK;
401ae07a70aSIgal Liberman 	data |= 0x0 << HPIPE_CDR_RX_MAX_DFE_ADAPT_1_OFFSET;
402ae07a70aSIgal Liberman 	reg_set(hpipe_addr + HPIPE_CDR_CONTROL_REG, data, mask);
403ae07a70aSIgal Liberman 	mask = HPIPE_DFE_TX_MAX_DFE_ADAPT_MASK;
404ae07a70aSIgal Liberman 	data = 0x0 << HPIPE_DFE_TX_MAX_DFE_ADAPT_OFFSET;
405ae07a70aSIgal Liberman 	reg_set(hpipe_addr + HPIPE_DFE_CONTROL_REG, data, mask);
406ae07a70aSIgal Liberman 
407ae07a70aSIgal Liberman 	/* Genration 2 setting 1*/
408ae07a70aSIgal Liberman 	mask = HPIPE_G2_SET_1_G2_RX_SELMUPI_MASK;
409ae07a70aSIgal Liberman 	data = 0x0 << HPIPE_G2_SET_1_G2_RX_SELMUPI_OFFSET;
410ae07a70aSIgal Liberman 	mask |= HPIPE_G2_SET_1_G2_RX_SELMUPP_MASK;
411ae07a70aSIgal Liberman 	data |= 0x1 << HPIPE_G2_SET_1_G2_RX_SELMUPP_OFFSET;
412ae07a70aSIgal Liberman 	mask |= HPIPE_G2_SET_1_G2_RX_SELMUFI_MASK;
413ae07a70aSIgal Liberman 	data |= 0x0 << HPIPE_G2_SET_1_G2_RX_SELMUFI_OFFSET;
414ae07a70aSIgal Liberman 	reg_set(hpipe_addr + HPIPE_G2_SET_1_REG, data, mask);
415ae07a70aSIgal Liberman 
416ae07a70aSIgal Liberman 	/* DFE enable */
417ae07a70aSIgal Liberman 	mask = HPIPE_G2_DFE_RES_MASK;
418ae07a70aSIgal Liberman 	data = 0x3 << HPIPE_G2_DFE_RES_OFFSET;
419ae07a70aSIgal Liberman 	reg_set(hpipe_addr + HPIPE_G2_SETTINGS_4_REG, data, mask);
420ae07a70aSIgal Liberman 
421ae07a70aSIgal Liberman 	/* Configure DFE Resolution */
422ae07a70aSIgal Liberman 	mask = HPIPE_LANE_CFG4_DFE_EN_SEL_MASK;
423ae07a70aSIgal Liberman 	data = 0x1 << HPIPE_LANE_CFG4_DFE_EN_SEL_OFFSET;
424ae07a70aSIgal Liberman 	reg_set(hpipe_addr + HPIPE_LANE_CFG4_REG, data, mask);
425ae07a70aSIgal Liberman 
426ae07a70aSIgal Liberman 	/* VDD calibration control */
427ae07a70aSIgal Liberman 	mask = HPIPE_EXT_SELLV_RXSAMPL_MASK;
428ae07a70aSIgal Liberman 	data = 0x16 << HPIPE_EXT_SELLV_RXSAMPL_OFFSET;
429ae07a70aSIgal Liberman 	reg_set(hpipe_addr + HPIPE_VDD_CAL_CTRL_REG, data, mask);
430ae07a70aSIgal Liberman 
431ae07a70aSIgal Liberman 	/* Set PLL Charge-pump Current Control */
432ae07a70aSIgal Liberman 	mask = HPIPE_G3_SETTING_5_G3_ICP_MASK;
433ae07a70aSIgal Liberman 	data = 0x4 << HPIPE_G3_SETTING_5_G3_ICP_OFFSET;
434ae07a70aSIgal Liberman 	reg_set(hpipe_addr + HPIPE_G3_SETTING_5_REG, data, mask);
435ae07a70aSIgal Liberman 
436ae07a70aSIgal Liberman 	/* Set lane rqualization remote setting */
437ae07a70aSIgal Liberman 	mask = HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_MASK;
438ae07a70aSIgal Liberman 	data = 0x1 << HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_OFFSET;
439ae07a70aSIgal Liberman 	mask |= HPIPE_LANE_CFG_FOM_ONLY_MODE_MASK;
440ae07a70aSIgal Liberman 	data |= 0x1 << HPIPE_LANE_CFG_FOM_ONLY_MODE_OFFFSET;
441ae07a70aSIgal Liberman 	mask |= HPIPE_LANE_CFG_FOM_PRESET_VECTOR_MASK;
442ae07a70aSIgal Liberman 	data |= 0x2 << HPIPE_LANE_CFG_FOM_PRESET_VECTOR_OFFSET;
443ae07a70aSIgal Liberman 	reg_set(hpipe_addr + HPIPE_LANE_EQ_REMOTE_SETTING_REG, data, mask);
444ae07a70aSIgal Liberman 
4457dda98e0SStefan Roese 	if (!is_end_point) {
446c0132f60SStefan Roese 		/* Set phy in root complex mode */
447c0132f60SStefan Roese 		mask = HPIPE_CFG_PHY_RC_EP_MASK;
448c0132f60SStefan Roese 		data = 0x1 << HPIPE_CFG_PHY_RC_EP_OFFSET;
449c0132f60SStefan Roese 		reg_set(hpipe_addr + HPIPE_LANE_EQU_CONFIG_0_REG, data, mask);
4507dda98e0SStefan Roese 	}
451c0132f60SStefan Roese 
452c0132f60SStefan Roese 	debug("stage: Comphy power up\n");
453c0132f60SStefan Roese 
454c0132f60SStefan Roese 	/*
455c0132f60SStefan Roese 	 * For PCIe by4 or by2 - release from reset only after finish to
456c0132f60SStefan Roese 	 * configure all lanes
457c0132f60SStefan Roese 	 */
458c0132f60SStefan Roese 	if ((pcie_width == 1) || (lane == (pcie_width - 1))) {
459c0132f60SStefan Roese 		u32 i, start_lane, end_lane;
460c0132f60SStefan Roese 
461c0132f60SStefan Roese 		if (pcie_width != 1) {
462c0132f60SStefan Roese 			/* allows writing to all lanes in one write */
463c0132f60SStefan Roese 			reg_set(comphy_base + COMMON_PHY_SD_CTRL1,
464c0132f60SStefan Roese 				0x0 <<
465c0132f60SStefan Roese 				COMMON_PHY_SD_CTRL1_COMPHY_0_4_PORT_OFFSET,
466c0132f60SStefan Roese 				COMMON_PHY_SD_CTRL1_COMPHY_0_4_PORT_MASK);
467c0132f60SStefan Roese 			start_lane = 0;
468c0132f60SStefan Roese 			end_lane = pcie_width;
469c0132f60SStefan Roese 
470c0132f60SStefan Roese 			/*
471c0132f60SStefan Roese 			 * Release from PIPE soft reset
472c0132f60SStefan Roese 			 * for PCIe by4 or by2 - release from soft reset
473c0132f60SStefan Roese 			 * all lanes - can't use read modify write
474c0132f60SStefan Roese 			 */
475c0132f60SStefan Roese 			reg_set(HPIPE_ADDR(hpipe_base, 0) +
476c0132f60SStefan Roese 				HPIPE_RST_CLK_CTRL_REG, 0x24, 0xffffffff);
477c0132f60SStefan Roese 		} else {
478c0132f60SStefan Roese 			start_lane = lane;
479c0132f60SStefan Roese 			end_lane = lane + 1;
480c0132f60SStefan Roese 
481c0132f60SStefan Roese 			/*
482c0132f60SStefan Roese 			 * Release from PIPE soft reset
483c0132f60SStefan Roese 			 * for PCIe by4 or by2 - release from soft reset
484c0132f60SStefan Roese 			 * all lanes
485c0132f60SStefan Roese 			 */
486c0132f60SStefan Roese 			reg_set(hpipe_addr + HPIPE_RST_CLK_CTRL_REG,
487c0132f60SStefan Roese 				0x0 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET,
488c0132f60SStefan Roese 				HPIPE_RST_CLK_CTRL_PIPE_RST_MASK);
489c0132f60SStefan Roese 		}
490c0132f60SStefan Roese 
491c0132f60SStefan Roese 
492c0132f60SStefan Roese 		if (pcie_width != 1) {
493c0132f60SStefan Roese 			/* disable writing to all lanes with one write */
494c0132f60SStefan Roese 			reg_set(comphy_base + COMMON_PHY_SD_CTRL1,
495c0132f60SStefan Roese 				0x3210 <<
496c0132f60SStefan Roese 				COMMON_PHY_SD_CTRL1_COMPHY_0_4_PORT_OFFSET,
497c0132f60SStefan Roese 				COMMON_PHY_SD_CTRL1_COMPHY_0_4_PORT_MASK);
498c0132f60SStefan Roese 		}
499c0132f60SStefan Roese 
500c0132f60SStefan Roese 		debug("stage: Check PLL\n");
501c0132f60SStefan Roese 		/* Read lane status */
502c0132f60SStefan Roese 		for (i = start_lane; i < end_lane; i++) {
503c0132f60SStefan Roese 			addr = HPIPE_ADDR(hpipe_base, i) +
504c0132f60SStefan Roese 				HPIPE_LANE_STATUS1_REG;
505c0132f60SStefan Roese 			data = HPIPE_LANE_STATUS1_PCLK_EN_MASK;
506c0132f60SStefan Roese 			mask = data;
507c0132f60SStefan Roese 			data = polling_with_timeout(addr, data, mask, 15000);
508c0132f60SStefan Roese 			if (data != 0) {
509c0132f60SStefan Roese 				debug("Read from reg = %p - value = 0x%x\n",
510c0132f60SStefan Roese 				      hpipe_addr + HPIPE_LANE_STATUS1_REG,
511c0132f60SStefan Roese 				      data);
512*9b643e31SMasahiro Yamada 				pr_err("HPIPE_LANE_STATUS1_PCLK_EN_MASK is 0\n");
513c0132f60SStefan Roese 				ret = 0;
514c0132f60SStefan Roese 			}
515c0132f60SStefan Roese 		}
516c0132f60SStefan Roese 	}
517c0132f60SStefan Roese 
518c0132f60SStefan Roese 	debug_exit();
519c0132f60SStefan Roese 	return ret;
520c0132f60SStefan Roese }
521c0132f60SStefan Roese 
522c0132f60SStefan Roese static int comphy_usb3_power_up(u32 lane, void __iomem *hpipe_base,
523c0132f60SStefan Roese 				void __iomem *comphy_base)
524c0132f60SStefan Roese {
525c0132f60SStefan Roese 	u32 mask, data, ret = 1;
526c0132f60SStefan Roese 	void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane);
527c0132f60SStefan Roese 	void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane);
528c0132f60SStefan Roese 	void __iomem *addr;
529c0132f60SStefan Roese 
530c0132f60SStefan Roese 	debug_enter();
531c0132f60SStefan Roese 	debug("stage: RFU configurations - hard reset comphy\n");
532c0132f60SStefan Roese 	/* RFU configurations - hard reset comphy */
533c0132f60SStefan Roese 	mask = COMMON_PHY_CFG1_PWR_UP_MASK;
534c0132f60SStefan Roese 	data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET;
535c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK;
536c0132f60SStefan Roese 	data |= 0x1 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET;
537c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_PWR_ON_RESET_MASK;
538c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET;
539c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK;
540c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET;
541c0132f60SStefan Roese 	mask |= COMMON_PHY_PHY_MODE_MASK;
542c0132f60SStefan Roese 	data |= 0x1 << COMMON_PHY_PHY_MODE_OFFSET;
543c0132f60SStefan Roese 	reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask);
544c0132f60SStefan Roese 
545c0132f60SStefan Roese 	/* release from hard reset */
546c0132f60SStefan Roese 	mask = COMMON_PHY_CFG1_PWR_ON_RESET_MASK;
547c0132f60SStefan Roese 	data = 0x1 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET;
548c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK;
549c0132f60SStefan Roese 	data |= 0x1 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET;
550c0132f60SStefan Roese 	reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask);
551c0132f60SStefan Roese 
552c0132f60SStefan Roese 	/* Wait 1ms - until band gap and ref clock ready */
553c0132f60SStefan Roese 	mdelay(1);
554c0132f60SStefan Roese 
555c0132f60SStefan Roese 	/* Start comphy Configuration */
556c0132f60SStefan Roese 	debug("stage: Comphy configuration\n");
557c0132f60SStefan Roese 	/* Set PIPE soft reset */
558c0132f60SStefan Roese 	mask = HPIPE_RST_CLK_CTRL_PIPE_RST_MASK;
559c0132f60SStefan Roese 	data = 0x1 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET;
560c0132f60SStefan Roese 	/* Set PHY datapath width mode for V0 */
561c0132f60SStefan Roese 	mask |= HPIPE_RST_CLK_CTRL_FIXED_PCLK_MASK;
562c0132f60SStefan Roese 	data |= 0x0 << HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET;
563c0132f60SStefan Roese 	/* Set Data bus width USB mode for V0 */
564c0132f60SStefan Roese 	mask |= HPIPE_RST_CLK_CTRL_PIPE_WIDTH_MASK;
565c0132f60SStefan Roese 	data |= 0x0 << HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET;
566c0132f60SStefan Roese 	/* Set CORE_CLK output frequency for 250Mhz */
567c0132f60SStefan Roese 	mask |= HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_MASK;
568c0132f60SStefan Roese 	data |= 0x0 << HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET;
569c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_RST_CLK_CTRL_REG, data, mask);
570c0132f60SStefan Roese 	/* Set PLL ready delay for 0x2 */
571c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_CLK_SRC_LO_REG,
572c0132f60SStefan Roese 		0x2 << HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET,
573c0132f60SStefan Roese 		HPIPE_CLK_SRC_LO_PLL_RDY_DL_MASK);
574c0132f60SStefan Roese 	/* Set reference clock to come from group 1 - 25Mhz */
575c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_MISC_REG,
576c0132f60SStefan Roese 		0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET,
577c0132f60SStefan Roese 		HPIPE_MISC_REFCLK_SEL_MASK);
578c0132f60SStefan Roese 	/* Set reference frequcency select - 0x2 */
579c0132f60SStefan Roese 	mask = HPIPE_PWR_PLL_REF_FREQ_MASK;
580c0132f60SStefan Roese 	data = 0x2 << HPIPE_PWR_PLL_REF_FREQ_OFFSET;
581c0132f60SStefan Roese 	/* Set PHY mode to USB - 0x5 */
582c0132f60SStefan Roese 	mask |= HPIPE_PWR_PLL_PHY_MODE_MASK;
583c0132f60SStefan Roese 	data |= 0x5 << HPIPE_PWR_PLL_PHY_MODE_OFFSET;
584c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask);
585c0132f60SStefan Roese 	/* Set the amount of time spent in the LoZ state - set for 0x7 */
586c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_GLOBAL_PM_CTRL,
587c0132f60SStefan Roese 		0x7 << HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET,
588c0132f60SStefan Roese 		HPIPE_GLOBAL_PM_RXDLOZ_WAIT_MASK);
589c0132f60SStefan Roese 	/* Set max PHY generation setting - 5Gbps */
590c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_INTERFACE_REG,
591c0132f60SStefan Roese 		0x1 << HPIPE_INTERFACE_GEN_MAX_OFFSET,
592c0132f60SStefan Roese 		HPIPE_INTERFACE_GEN_MAX_MASK);
593c0132f60SStefan Roese 	/* Set select data width 20Bit (SEL_BITS[2:0]) */
594c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_LOOPBACK_REG,
595c0132f60SStefan Roese 		0x1 << HPIPE_LOOPBACK_SEL_OFFSET,
596c0132f60SStefan Roese 		HPIPE_LOOPBACK_SEL_MASK);
597c0132f60SStefan Roese 	/* select de-emphasize 3.5db */
598c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_LANE_CONFIG0_REG,
599c0132f60SStefan Roese 		0x1 << HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET,
600c0132f60SStefan Roese 		HPIPE_LANE_CONFIG0_TXDEEMPH0_MASK);
601c0132f60SStefan Roese 	/* override tx margining from the MAC */
602c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_TST_MODE_CTRL_REG,
603c0132f60SStefan Roese 		0x1 << HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET,
604c0132f60SStefan Roese 		HPIPE_TST_MODE_CTRL_MODE_MARGIN_MASK);
605c0132f60SStefan Roese 
606c0132f60SStefan Roese 	/* Start analog paramters from ETP(HW) */
607c0132f60SStefan Roese 	debug("stage: Analog paramters from ETP(HW)\n");
608c0132f60SStefan Roese 	/* Set Pin DFE_PAT_DIS -> Bit[1]: PIN_DFE_PAT_DIS = 0x0 */
609c0132f60SStefan Roese 	mask = HPIPE_LANE_CFG4_DFE_CTRL_MASK;
610c0132f60SStefan Roese 	data = 0x1 << HPIPE_LANE_CFG4_DFE_CTRL_OFFSET;
611c0132f60SStefan Roese 	/* Set Override PHY DFE control pins for 0x1 */
612c0132f60SStefan Roese 	mask |= HPIPE_LANE_CFG4_DFE_OVER_MASK;
613c0132f60SStefan Roese 	data |= 0x1 << HPIPE_LANE_CFG4_DFE_OVER_OFFSET;
614c0132f60SStefan Roese 	/* Set Spread Spectrum Clock Enable fot 0x1 */
615c0132f60SStefan Roese 	mask |= HPIPE_LANE_CFG4_SSC_CTRL_MASK;
616c0132f60SStefan Roese 	data |= 0x1 << HPIPE_LANE_CFG4_SSC_CTRL_OFFSET;
617c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_LANE_CFG4_REG, data, mask);
618c0132f60SStefan Roese 	/* End of analog parameters */
619c0132f60SStefan Roese 
620c0132f60SStefan Roese 	debug("stage: Comphy power up\n");
621c0132f60SStefan Roese 	/* Release from PIPE soft reset */
622c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_RST_CLK_CTRL_REG,
623c0132f60SStefan Roese 		0x0 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET,
624c0132f60SStefan Roese 		HPIPE_RST_CLK_CTRL_PIPE_RST_MASK);
625c0132f60SStefan Roese 
626c0132f60SStefan Roese 	/* wait 15ms - for comphy calibration done */
627c0132f60SStefan Roese 	debug("stage: Check PLL\n");
628c0132f60SStefan Roese 	/* Read lane status */
629c0132f60SStefan Roese 	addr = hpipe_addr + HPIPE_LANE_STATUS1_REG;
630c0132f60SStefan Roese 	data = HPIPE_LANE_STATUS1_PCLK_EN_MASK;
631c0132f60SStefan Roese 	mask = data;
632c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 15000);
633c0132f60SStefan Roese 	if (data != 0) {
634c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n",
635c0132f60SStefan Roese 		      hpipe_addr + HPIPE_LANE_STATUS1_REG, data);
636*9b643e31SMasahiro Yamada 		pr_err("HPIPE_LANE_STATUS1_PCLK_EN_MASK is 0\n");
637c0132f60SStefan Roese 		ret = 0;
638c0132f60SStefan Roese 	}
639c0132f60SStefan Roese 
640c0132f60SStefan Roese 	debug_exit();
641c0132f60SStefan Roese 	return ret;
642c0132f60SStefan Roese }
643c0132f60SStefan Roese 
644c0132f60SStefan Roese static int comphy_sata_power_up(u32 lane, void __iomem *hpipe_base,
645528213d3SIgal Liberman 				void __iomem *comphy_base, int cp_index)
646c0132f60SStefan Roese {
647c0132f60SStefan Roese 	u32 mask, data, i, ret = 1;
648c0132f60SStefan Roese 	void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane);
649c0132f60SStefan Roese 	void __iomem *sd_ip_addr = SD_ADDR(hpipe_base, lane);
650c0132f60SStefan Roese 	void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane);
651c0132f60SStefan Roese 	void __iomem *addr;
652c0132f60SStefan Roese 	void __iomem *sata_base = NULL;
653c0132f60SStefan Roese 	int sata_node = -1; /* Set to -1 in order to read the first sata node */
654c0132f60SStefan Roese 
655c0132f60SStefan Roese 	debug_enter();
656c0132f60SStefan Roese 
657c0132f60SStefan Roese 	/*
658c0132f60SStefan Roese 	 * Assumption - each CP has only one SATA controller
659c0132f60SStefan Roese 	 * Calling fdt_node_offset_by_compatible first time (with sata_node = -1
660c0132f60SStefan Roese 	 * will return the first node always.
661c0132f60SStefan Roese 	 * In order to parse each CPs SATA node, fdt_node_offset_by_compatible
662c0132f60SStefan Roese 	 * must be called again (according to the CP id)
663c0132f60SStefan Roese 	 */
664528213d3SIgal Liberman 	for (i = 0; i < (cp_index + 1); i++)
665c0132f60SStefan Roese 		sata_node = fdt_node_offset_by_compatible(
666c0132f60SStefan Roese 			gd->fdt_blob, sata_node, "marvell,armada-8k-ahci");
667c0132f60SStefan Roese 
668c0132f60SStefan Roese 	if (sata_node == 0) {
669*9b643e31SMasahiro Yamada 		pr_err("SATA node not found in FDT\n");
670c0132f60SStefan Roese 		return 0;
671c0132f60SStefan Roese 	}
672c0132f60SStefan Roese 
673c0132f60SStefan Roese 	sata_base = (void __iomem *)fdtdec_get_addr_size_auto_noparent(
674c0132f60SStefan Roese 		gd->fdt_blob, sata_node, "reg", 0, NULL, true);
675c0132f60SStefan Roese 	if (sata_base == NULL) {
676*9b643e31SMasahiro Yamada 		pr_err("SATA address not found in FDT\n");
677c0132f60SStefan Roese 		return 0;
678c0132f60SStefan Roese 	}
679c0132f60SStefan Roese 
680c0132f60SStefan Roese 	debug("SATA address found in FDT %p\n", sata_base);
681c0132f60SStefan Roese 
682c0132f60SStefan Roese 	debug("stage: MAC configuration - power down comphy\n");
683c0132f60SStefan Roese 	/*
684c0132f60SStefan Roese 	 * MAC configuration powe down comphy use indirect address for
685c0132f60SStefan Roese 	 * vendor spesific SATA control register
686c0132f60SStefan Roese 	 */
687c0132f60SStefan Roese 	reg_set(sata_base + SATA3_VENDOR_ADDRESS,
688c0132f60SStefan Roese 		SATA_CONTROL_REG << SATA3_VENDOR_ADDR_OFSSET,
689c0132f60SStefan Roese 		SATA3_VENDOR_ADDR_MASK);
690c0132f60SStefan Roese 	/* SATA 0 power down */
691c0132f60SStefan Roese 	mask = SATA3_CTRL_SATA0_PD_MASK;
692c0132f60SStefan Roese 	data = 0x1 << SATA3_CTRL_SATA0_PD_OFFSET;
693c0132f60SStefan Roese 	/* SATA 1 power down */
694c0132f60SStefan Roese 	mask |= SATA3_CTRL_SATA1_PD_MASK;
695c0132f60SStefan Roese 	data |= 0x1 << SATA3_CTRL_SATA1_PD_OFFSET;
696c0132f60SStefan Roese 	/* SATA SSU disable */
697c0132f60SStefan Roese 	mask |= SATA3_CTRL_SATA1_ENABLE_MASK;
698c0132f60SStefan Roese 	data |= 0x0 << SATA3_CTRL_SATA1_ENABLE_OFFSET;
699c0132f60SStefan Roese 	/* SATA port 1 disable */
700c0132f60SStefan Roese 	mask |= SATA3_CTRL_SATA_SSU_MASK;
701c0132f60SStefan Roese 	data |= 0x0 << SATA3_CTRL_SATA_SSU_OFFSET;
702c0132f60SStefan Roese 	reg_set(sata_base + SATA3_VENDOR_DATA, data, mask);
703c0132f60SStefan Roese 
704c0132f60SStefan Roese 	debug("stage: RFU configurations - hard reset comphy\n");
705c0132f60SStefan Roese 	/* RFU configurations - hard reset comphy */
706c0132f60SStefan Roese 	mask = COMMON_PHY_CFG1_PWR_UP_MASK;
707c0132f60SStefan Roese 	data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET;
708c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK;
709c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET;
710c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_PWR_ON_RESET_MASK;
711c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_PWR_ON_RESET_OFFSET;
712c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_CORE_RSTN_MASK;
713c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_CORE_RSTN_OFFSET;
714c0132f60SStefan Roese 	reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask);
715c0132f60SStefan Roese 
716c0132f60SStefan Roese 	/* Set select data  width 40Bit - SATA mode only */
717c0132f60SStefan Roese 	reg_set(comphy_addr + COMMON_PHY_CFG6_REG,
718c0132f60SStefan Roese 		0x1 << COMMON_PHY_CFG6_IF_40_SEL_OFFSET,
719c0132f60SStefan Roese 		COMMON_PHY_CFG6_IF_40_SEL_MASK);
720c0132f60SStefan Roese 
721c0132f60SStefan Roese 	/* release from hard reset in SD external */
722c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK;
723c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET;
724c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK;
725c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET;
726c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
727c0132f60SStefan Roese 
728c0132f60SStefan Roese 	/* Wait 1ms - until band gap and ref clock ready */
729c0132f60SStefan Roese 	mdelay(1);
730c0132f60SStefan Roese 
731c0132f60SStefan Roese 	debug("stage: Comphy configuration\n");
732c0132f60SStefan Roese 	/* Start comphy Configuration */
733c0132f60SStefan Roese 	/* Set reference clock to comes from group 1 - choose 25Mhz */
734c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_MISC_REG,
735c0132f60SStefan Roese 		0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET,
736c0132f60SStefan Roese 		HPIPE_MISC_REFCLK_SEL_MASK);
737c0132f60SStefan Roese 	/* Reference frequency select set 1 (for SATA = 25Mhz) */
738c0132f60SStefan Roese 	mask = HPIPE_PWR_PLL_REF_FREQ_MASK;
739c0132f60SStefan Roese 	data = 0x1 << HPIPE_PWR_PLL_REF_FREQ_OFFSET;
740c0132f60SStefan Roese 	/* PHY mode select (set SATA = 0x0 */
741c0132f60SStefan Roese 	mask |= HPIPE_PWR_PLL_PHY_MODE_MASK;
742c0132f60SStefan Roese 	data |= 0x0 << HPIPE_PWR_PLL_PHY_MODE_OFFSET;
743c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask);
744c0132f60SStefan Roese 	/* Set max PHY generation setting - 6Gbps */
745c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_INTERFACE_REG,
746c0132f60SStefan Roese 		0x2 << HPIPE_INTERFACE_GEN_MAX_OFFSET,
747c0132f60SStefan Roese 		HPIPE_INTERFACE_GEN_MAX_MASK);
748c0132f60SStefan Roese 	/* Set select data  width 40Bit (SEL_BITS[2:0]) */
749c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_LOOPBACK_REG,
750c0132f60SStefan Roese 		0x2 << HPIPE_LOOPBACK_SEL_OFFSET, HPIPE_LOOPBACK_SEL_MASK);
751c0132f60SStefan Roese 
752c0132f60SStefan Roese 	debug("stage: Analog paramters from ETP(HW)\n");
753c01f9fe8SIgal Liberman 	/* Set analog parameters from ETP(HW) */
754c01f9fe8SIgal Liberman 	/* G1 settings */
755c01f9fe8SIgal Liberman 	mask = HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK;
756c01f9fe8SIgal Liberman 	data = 0x0 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET;
757c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK;
758c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET;
759c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SET_1_G1_RX_SELMUFI_MASK;
760c01f9fe8SIgal Liberman 	data |= 0x0 << HPIPE_G1_SET_1_G1_RX_SELMUFI_OFFSET;
761c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SET_1_G1_RX_SELMUFF_MASK;
762c01f9fe8SIgal Liberman 	data |= 0x3 << HPIPE_G1_SET_1_G1_RX_SELMUFF_OFFSET;
763c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_MASK;
764c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_OFFSET;
765c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G1_SET_1_REG, data, mask);
766c01f9fe8SIgal Liberman 
767c01f9fe8SIgal Liberman 	mask = HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_MASK;
768c01f9fe8SIgal Liberman 	data = 0xf << HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET;
769c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_MASK;
770c01f9fe8SIgal Liberman 	data |= 0x2 << HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET;
771c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_MASK;
772c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET;
773c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_MASK;
774c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_OFFSET;
775c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_MASK;
776c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_OFFSET;
777c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G1_SETTINGS_3_REG, data, mask);
778c01f9fe8SIgal Liberman 
779c01f9fe8SIgal Liberman 	/* G2 settings */
780c01f9fe8SIgal Liberman 	mask = HPIPE_G2_SET_1_G2_RX_SELMUPI_MASK;
781c01f9fe8SIgal Liberman 	data = 0x0 << HPIPE_G2_SET_1_G2_RX_SELMUPI_OFFSET;
782c01f9fe8SIgal Liberman 	mask |= HPIPE_G2_SET_1_G2_RX_SELMUPP_MASK;
783c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G2_SET_1_G2_RX_SELMUPP_OFFSET;
784c01f9fe8SIgal Liberman 	mask |= HPIPE_G2_SET_1_G2_RX_SELMUFI_MASK;
785c01f9fe8SIgal Liberman 	data |= 0x0 << HPIPE_G2_SET_1_G2_RX_SELMUFI_OFFSET;
786c01f9fe8SIgal Liberman 	mask |= HPIPE_G2_SET_1_G2_RX_SELMUFF_MASK;
787c01f9fe8SIgal Liberman 	data |= 0x3 << HPIPE_G2_SET_1_G2_RX_SELMUFF_OFFSET;
788c01f9fe8SIgal Liberman 	mask |= HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_MASK;
789c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_OFFSET;
790c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G2_SET_1_REG, data, mask);
791c01f9fe8SIgal Liberman 
792c01f9fe8SIgal Liberman 	/* G3 settings */
793c01f9fe8SIgal Liberman 	mask = HPIPE_G3_SET_1_G3_RX_SELMUPI_MASK;
794c01f9fe8SIgal Liberman 	data = 0x2 << HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET;
795c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_1_G3_RX_SELMUPF_MASK;
796c01f9fe8SIgal Liberman 	data |= 0x2 << HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET;
797c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_1_G3_RX_SELMUFI_MASK;
798c01f9fe8SIgal Liberman 	data |= 0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFI_OFFSET;
799c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_1_G3_RX_SELMUFF_MASK;
800c01f9fe8SIgal Liberman 	data |= 0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFF_OFFSET;
801c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_1_G3_RX_DFE_EN_MASK;
802c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G3_SET_1_G3_RX_DFE_EN_OFFSET;
803c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_MASK;
804c01f9fe8SIgal Liberman 	data |= 0x2 << HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_OFFSET;
805c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_MASK;
806c01f9fe8SIgal Liberman 	data |= 0x0 << HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET;
807c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G3_SET_1_REG, data, mask);
808c01f9fe8SIgal Liberman 
809c01f9fe8SIgal Liberman 	/* DTL Control */
810c01f9fe8SIgal Liberman 	mask = HPIPE_PWR_CTR_DTL_SQ_DET_EN_MASK;
811c01f9fe8SIgal Liberman 	data = 0x1 << HPIPE_PWR_CTR_DTL_SQ_DET_EN_OFFSET;
812c01f9fe8SIgal Liberman 	mask |= HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_MASK;
813c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_OFFSET;
814c01f9fe8SIgal Liberman 	mask |= HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK;
815c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET;
816c01f9fe8SIgal Liberman 	mask |= HPIPE_PWR_CTR_DTL_CLAMPING_SEL_MASK;
817c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_PWR_CTR_DTL_CLAMPING_SEL_OFFSET;
818c01f9fe8SIgal Liberman 	mask |= HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_MASK;
819c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_OFFSET;
820c01f9fe8SIgal Liberman 	mask |= HPIPE_PWR_CTR_DTL_CLK_MODE_MASK;
821c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_PWR_CTR_DTL_CLK_MODE_OFFSET;
822c01f9fe8SIgal Liberman 	mask |= HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_MASK;
823c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_OFFSET;
824c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG, data, mask);
825c01f9fe8SIgal Liberman 
826c01f9fe8SIgal Liberman 	/* Trigger sampler enable pulse (by toggleing the bit) */
827c01f9fe8SIgal Liberman 	mask = HPIPE_SMAPLER_MASK;
828c01f9fe8SIgal Liberman 	data = 0x1 << HPIPE_SMAPLER_OFFSET;
829c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, data, mask);
830c01f9fe8SIgal Liberman 	mask = HPIPE_SMAPLER_MASK;
831c01f9fe8SIgal Liberman 	data = 0x0 << HPIPE_SMAPLER_OFFSET;
832c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, data, mask);
833c01f9fe8SIgal Liberman 
834c01f9fe8SIgal Liberman 	/* VDD Calibration Control 3 */
835c01f9fe8SIgal Liberman 	mask = HPIPE_EXT_SELLV_RXSAMPL_MASK;
836c01f9fe8SIgal Liberman 	data = 0x10 << HPIPE_EXT_SELLV_RXSAMPL_OFFSET;
837c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_VDD_CAL_CTRL_REG, data, mask);
838c01f9fe8SIgal Liberman 
839c01f9fe8SIgal Liberman 	/* DFE Resolution Control */
840c01f9fe8SIgal Liberman 	mask = HPIPE_DFE_RES_FORCE_MASK;
841c01f9fe8SIgal Liberman 	data = 0x1 << HPIPE_DFE_RES_FORCE_OFFSET;
842c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_DFE_REG0, data, mask);
843c01f9fe8SIgal Liberman 
844c01f9fe8SIgal Liberman 	/* DFE F3-F5 Coefficient Control */
845c01f9fe8SIgal Liberman 	mask = HPIPE_DFE_F3_F5_DFE_EN_MASK;
846c01f9fe8SIgal Liberman 	data = 0x0 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET;
847c01f9fe8SIgal Liberman 	mask |= HPIPE_DFE_F3_F5_DFE_CTRL_MASK;
848c01f9fe8SIgal Liberman 	data = 0x0 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET;
849c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_DFE_F3_F5_REG, data, mask);
850c01f9fe8SIgal Liberman 
851c01f9fe8SIgal Liberman 	/* G3 Setting 3 */
852c01f9fe8SIgal Liberman 	mask = HPIPE_G3_FFE_CAP_SEL_MASK;
853c01f9fe8SIgal Liberman 	data = 0xf << HPIPE_G3_FFE_CAP_SEL_OFFSET;
854c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_FFE_RES_SEL_MASK;
855c01f9fe8SIgal Liberman 	data |= 0x4 << HPIPE_G3_FFE_RES_SEL_OFFSET;
856c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_FFE_SETTING_FORCE_MASK;
857c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G3_FFE_SETTING_FORCE_OFFSET;
858c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_FFE_DEG_RES_LEVEL_MASK;
859c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET;
860c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_FFE_LOAD_RES_LEVEL_MASK;
861c01f9fe8SIgal Liberman 	data |= 0x3 << HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET;
862c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G3_SETTING_3_REG, data, mask);
863c01f9fe8SIgal Liberman 
864c01f9fe8SIgal Liberman 	/* G3 Setting 4 */
865c01f9fe8SIgal Liberman 	mask = HPIPE_G3_DFE_RES_MASK;
866c01f9fe8SIgal Liberman 	data = 0x2 << HPIPE_G3_DFE_RES_OFFSET;
867c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G3_SETTING_4_REG, data, mask);
868c01f9fe8SIgal Liberman 
869c01f9fe8SIgal Liberman 	/* Offset Phase Control */
870c01f9fe8SIgal Liberman 	mask = HPIPE_OS_PH_OFFSET_MASK;
871c01f9fe8SIgal Liberman 	data = 0x5c << HPIPE_OS_PH_OFFSET_OFFSET;
872c01f9fe8SIgal Liberman 	mask |= HPIPE_OS_PH_OFFSET_FORCE_MASK;
873c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_OS_PH_OFFSET_FORCE_OFFSET;
874c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_PHASE_CONTROL_REG, data, mask);
875c01f9fe8SIgal Liberman 	mask = HPIPE_OS_PH_VALID_MASK;
876c01f9fe8SIgal Liberman 	data = 0x1 << HPIPE_OS_PH_VALID_OFFSET;
877c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_PHASE_CONTROL_REG, data, mask);
878c01f9fe8SIgal Liberman 	mask = HPIPE_OS_PH_VALID_MASK;
879c01f9fe8SIgal Liberman 	data = 0x0 << HPIPE_OS_PH_VALID_OFFSET;
880c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_PHASE_CONTROL_REG, data, mask);
881c01f9fe8SIgal Liberman 
882c01f9fe8SIgal Liberman 	/* Set G1 TX amplitude and TX post emphasis value */
883c01f9fe8SIgal Liberman 	mask = HPIPE_G1_SET_0_G1_TX_AMP_MASK;
884c01f9fe8SIgal Liberman 	data = 0x8 << HPIPE_G1_SET_0_G1_TX_AMP_OFFSET;
885c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SET_0_G1_TX_AMP_ADJ_MASK;
886c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G1_SET_0_G1_TX_AMP_ADJ_OFFSET;
887c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SET_0_G1_TX_EMPH1_MASK;
888c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET;
889c01f9fe8SIgal Liberman 	mask |= HPIPE_G1_SET_0_G1_TX_EMPH1_EN_MASK;
890c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G1_SET_0_G1_TX_EMPH1_EN_OFFSET;
891c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G1_SET_0_REG, data, mask);
892c01f9fe8SIgal Liberman 
893c01f9fe8SIgal Liberman 	/* Set G2 TX amplitude and TX post emphasis value */
894c01f9fe8SIgal Liberman 	mask = HPIPE_G2_SET_0_G2_TX_AMP_MASK;
895c01f9fe8SIgal Liberman 	data = 0xa << HPIPE_G2_SET_0_G2_TX_AMP_OFFSET;
896c01f9fe8SIgal Liberman 	mask |= HPIPE_G2_SET_0_G2_TX_AMP_ADJ_MASK;
897c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G2_SET_0_G2_TX_AMP_ADJ_OFFSET;
898c01f9fe8SIgal Liberman 	mask |= HPIPE_G2_SET_0_G2_TX_EMPH1_MASK;
899c01f9fe8SIgal Liberman 	data |= 0x2 << HPIPE_G2_SET_0_G2_TX_EMPH1_OFFSET;
900c01f9fe8SIgal Liberman 	mask |= HPIPE_G2_SET_0_G2_TX_EMPH1_EN_MASK;
901c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G2_SET_0_G2_TX_EMPH1_EN_OFFSET;
902c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G2_SET_0_REG, data, mask);
903c01f9fe8SIgal Liberman 
904c01f9fe8SIgal Liberman 	/* Set G3 TX amplitude and TX post emphasis value */
905c01f9fe8SIgal Liberman 	mask = HPIPE_G3_SET_0_G3_TX_AMP_MASK;
906c01f9fe8SIgal Liberman 	data = 0xe << HPIPE_G3_SET_0_G3_TX_AMP_OFFSET;
907c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_0_G3_TX_AMP_ADJ_MASK;
908c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G3_SET_0_G3_TX_AMP_ADJ_OFFSET;
909c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_0_G3_TX_EMPH1_MASK;
910c01f9fe8SIgal Liberman 	data |= 0x6 << HPIPE_G3_SET_0_G3_TX_EMPH1_OFFSET;
911c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_0_G3_TX_EMPH1_EN_MASK;
912c01f9fe8SIgal Liberman 	data |= 0x1 << HPIPE_G3_SET_0_G3_TX_EMPH1_EN_OFFSET;
913c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_MASK;
914c01f9fe8SIgal Liberman 	data |= 0x4 << HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_OFFSET;
915c01f9fe8SIgal Liberman 	mask |= HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_MASK;
916c01f9fe8SIgal Liberman 	data |= 0x0 << HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_OFFSET;
917c01f9fe8SIgal Liberman 	reg_set(hpipe_addr + HPIPE_G3_SET_0_REG, data, mask);
918c01f9fe8SIgal Liberman 
919c01f9fe8SIgal Liberman 	/* SERDES External Configuration 2 register */
920c01f9fe8SIgal Liberman 	mask = SD_EXTERNAL_CONFIG2_SSC_ENABLE_MASK;
921c01f9fe8SIgal Liberman 	data = 0x1 << SD_EXTERNAL_CONFIG2_SSC_ENABLE_OFFSET;
922c01f9fe8SIgal Liberman 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG2_REG, data, mask);
923c0132f60SStefan Roese 
924c0132f60SStefan Roese 	/* DFE reset sequence */
925c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_CTR_REG,
926c0132f60SStefan Roese 		0x1 << HPIPE_PWR_CTR_RST_DFE_OFFSET,
927c0132f60SStefan Roese 		HPIPE_PWR_CTR_RST_DFE_MASK);
928c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_CTR_REG,
929c0132f60SStefan Roese 		0x0 << HPIPE_PWR_CTR_RST_DFE_OFFSET,
930c0132f60SStefan Roese 		HPIPE_PWR_CTR_RST_DFE_MASK);
931c0132f60SStefan Roese 	/* SW reset for interupt logic */
932c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_CTR_REG,
933c0132f60SStefan Roese 		0x1 << HPIPE_PWR_CTR_SFT_RST_OFFSET,
934c0132f60SStefan Roese 		HPIPE_PWR_CTR_SFT_RST_MASK);
935c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_CTR_REG,
936c0132f60SStefan Roese 		0x0 << HPIPE_PWR_CTR_SFT_RST_OFFSET,
937c0132f60SStefan Roese 		HPIPE_PWR_CTR_SFT_RST_MASK);
938c0132f60SStefan Roese 
939c0132f60SStefan Roese 	debug("stage: Comphy power up\n");
940c0132f60SStefan Roese 	/*
941c0132f60SStefan Roese 	 * MAC configuration power up comphy - power up PLL/TX/RX
942c0132f60SStefan Roese 	 * use indirect address for vendor spesific SATA control register
943c0132f60SStefan Roese 	 */
944c0132f60SStefan Roese 	reg_set(sata_base + SATA3_VENDOR_ADDRESS,
945c0132f60SStefan Roese 		SATA_CONTROL_REG << SATA3_VENDOR_ADDR_OFSSET,
946c0132f60SStefan Roese 		SATA3_VENDOR_ADDR_MASK);
947c0132f60SStefan Roese 	/* SATA 0 power up */
948c0132f60SStefan Roese 	mask = SATA3_CTRL_SATA0_PD_MASK;
949c0132f60SStefan Roese 	data = 0x0 << SATA3_CTRL_SATA0_PD_OFFSET;
950c0132f60SStefan Roese 	/* SATA 1 power up */
951c0132f60SStefan Roese 	mask |= SATA3_CTRL_SATA1_PD_MASK;
952c0132f60SStefan Roese 	data |= 0x0 << SATA3_CTRL_SATA1_PD_OFFSET;
953c0132f60SStefan Roese 	/* SATA SSU enable */
954c0132f60SStefan Roese 	mask |= SATA3_CTRL_SATA1_ENABLE_MASK;
955c0132f60SStefan Roese 	data |= 0x1 << SATA3_CTRL_SATA1_ENABLE_OFFSET;
956c0132f60SStefan Roese 	/* SATA port 1 enable */
957c0132f60SStefan Roese 	mask |= SATA3_CTRL_SATA_SSU_MASK;
958c0132f60SStefan Roese 	data |= 0x1 << SATA3_CTRL_SATA_SSU_OFFSET;
959c0132f60SStefan Roese 	reg_set(sata_base + SATA3_VENDOR_DATA, data, mask);
960c0132f60SStefan Roese 
961c0132f60SStefan Roese 	/* MBUS request size and interface select register */
962c0132f60SStefan Roese 	reg_set(sata_base + SATA3_VENDOR_ADDRESS,
963c0132f60SStefan Roese 		SATA_MBUS_SIZE_SELECT_REG << SATA3_VENDOR_ADDR_OFSSET,
964c0132f60SStefan Roese 		SATA3_VENDOR_ADDR_MASK);
965c0132f60SStefan Roese 	/* Mbus regret enable */
966c0132f60SStefan Roese 	reg_set(sata_base + SATA3_VENDOR_DATA,
967c0132f60SStefan Roese 		0x1 << SATA_MBUS_REGRET_EN_OFFSET, SATA_MBUS_REGRET_EN_MASK);
968c0132f60SStefan Roese 
969c0132f60SStefan Roese 	debug("stage: Check PLL\n");
970c0132f60SStefan Roese 
971c0132f60SStefan Roese 	addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG;
972c0132f60SStefan Roese 	data = SD_EXTERNAL_STATUS0_PLL_TX_MASK &
973c0132f60SStefan Roese 		SD_EXTERNAL_STATUS0_PLL_RX_MASK;
974c0132f60SStefan Roese 	mask = data;
975c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 15000);
976c0132f60SStefan Roese 	if (data != 0) {
977c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n",
978c0132f60SStefan Roese 		      hpipe_addr + HPIPE_LANE_STATUS1_REG, data);
979*9b643e31SMasahiro Yamada 		pr_err("SD_EXTERNAL_STATUS0_PLL_TX is %d, SD_EXTERNAL_STATUS0_PLL_RX is %d\n",
980c0132f60SStefan Roese 		      (data & SD_EXTERNAL_STATUS0_PLL_TX_MASK),
981c0132f60SStefan Roese 		      (data & SD_EXTERNAL_STATUS0_PLL_RX_MASK));
982c0132f60SStefan Roese 		ret = 0;
983c0132f60SStefan Roese 	}
984c0132f60SStefan Roese 
985c0132f60SStefan Roese 	debug_exit();
986c0132f60SStefan Roese 	return ret;
987c0132f60SStefan Roese }
988c0132f60SStefan Roese 
989c0132f60SStefan Roese static int comphy_sgmii_power_up(u32 lane, u32 sgmii_speed,
990c0132f60SStefan Roese 				 void __iomem *hpipe_base,
991c0132f60SStefan Roese 				 void __iomem *comphy_base)
992c0132f60SStefan Roese {
993c0132f60SStefan Roese 	u32 mask, data, ret = 1;
994c0132f60SStefan Roese 	void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane);
995c0132f60SStefan Roese 	void __iomem *sd_ip_addr = SD_ADDR(hpipe_base, lane);
996c0132f60SStefan Roese 	void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane);
997c0132f60SStefan Roese 	void __iomem *addr;
998c0132f60SStefan Roese 
999c0132f60SStefan Roese 	debug_enter();
1000c0132f60SStefan Roese 	debug("stage: RFU configurations - hard reset comphy\n");
1001c0132f60SStefan Roese 	/* RFU configurations - hard reset comphy */
1002c0132f60SStefan Roese 	mask = COMMON_PHY_CFG1_PWR_UP_MASK;
1003c0132f60SStefan Roese 	data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET;
1004c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK;
1005c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET;
1006c0132f60SStefan Roese 	reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask);
1007c0132f60SStefan Roese 
1008c0132f60SStefan Roese 	/* Select Baud Rate of Comphy And PD_PLL/Tx/Rx */
1009c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK;
1010c0132f60SStefan Roese 	data = 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET;
1011c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK;
1012c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK;
1013c0132f60SStefan Roese 	if (sgmii_speed == PHY_SPEED_1_25G) {
1014c0132f60SStefan Roese 		data |= 0x6 << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET;
1015c0132f60SStefan Roese 		data |= 0x6 << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET;
1016c0132f60SStefan Roese 	} else {
1017c0132f60SStefan Roese 		/* 3.125G */
1018c0132f60SStefan Roese 		data |= 0x8 << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET;
1019c0132f60SStefan Roese 		data |= 0x8 << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET;
1020c0132f60SStefan Roese 	}
1021c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK;
1022c0132f60SStefan Roese 	data |= 0 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET;
1023c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK;
1024c0132f60SStefan Roese 	data |= 0 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET;
1025c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK;
1026c0132f60SStefan Roese 	data |= 1 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET;
1027c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask);
1028c0132f60SStefan Roese 
1029c0132f60SStefan Roese 	/* release from hard reset */
1030c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK;
1031c0132f60SStefan Roese 	data = 0x0 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET;
1032c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK;
1033c0132f60SStefan Roese 	data |= 0x0 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET;
1034c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK;
1035c0132f60SStefan Roese 	data |= 0x0 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET;
1036c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1037c0132f60SStefan Roese 
1038c0132f60SStefan Roese 	/* release from hard reset */
1039c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK;
1040c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET;
1041c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK;
1042c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET;
1043c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1044c0132f60SStefan Roese 
1045c0132f60SStefan Roese 
1046c0132f60SStefan Roese 	/* Wait 1ms - until band gap and ref clock ready */
1047c0132f60SStefan Roese 	mdelay(1);
1048c0132f60SStefan Roese 
1049c0132f60SStefan Roese 	/* Start comphy Configuration */
1050c0132f60SStefan Roese 	debug("stage: Comphy configuration\n");
1051c0132f60SStefan Roese 	/* set reference clock */
1052c0132f60SStefan Roese 	mask = HPIPE_MISC_REFCLK_SEL_MASK;
1053c0132f60SStefan Roese 	data = 0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET;
1054c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_MISC_REG, data, mask);
1055c0132f60SStefan Roese 	/* Power and PLL Control */
1056c0132f60SStefan Roese 	mask = HPIPE_PWR_PLL_REF_FREQ_MASK;
1057c0132f60SStefan Roese 	data = 0x1 << HPIPE_PWR_PLL_REF_FREQ_OFFSET;
1058c0132f60SStefan Roese 	mask |= HPIPE_PWR_PLL_PHY_MODE_MASK;
1059c0132f60SStefan Roese 	data |= 0x4 << HPIPE_PWR_PLL_PHY_MODE_OFFSET;
1060c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask);
1061c0132f60SStefan Roese 	/* Loopback register */
1062c0132f60SStefan Roese 	mask = HPIPE_LOOPBACK_SEL_MASK;
1063c0132f60SStefan Roese 	data = 0x1 << HPIPE_LOOPBACK_SEL_OFFSET;
1064c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_LOOPBACK_REG, data, mask);
1065c0132f60SStefan Roese 	/* rx control 1 */
1066c0132f60SStefan Roese 	mask = HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK;
1067c0132f60SStefan Roese 	data = 0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET;
1068c0132f60SStefan Roese 	mask |= HPIPE_RX_CONTROL_1_CLK8T_EN_MASK;
1069c0132f60SStefan Roese 	data |= 0x0 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET;
1070c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_RX_CONTROL_1_REG, data, mask);
1071c0132f60SStefan Roese 	/* DTL Control */
1072c0132f60SStefan Roese 	mask = HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK;
1073c0132f60SStefan Roese 	data = 0x0 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET;
1074c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG, data, mask);
1075c0132f60SStefan Roese 
1076c0132f60SStefan Roese 	/* Set analog paramters from ETP(HW) - for now use the default datas */
1077c0132f60SStefan Roese 	debug("stage: Analog paramters from ETP(HW)\n");
1078c0132f60SStefan Roese 
1079c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SET_0_REG,
1080c0132f60SStefan Roese 		0x1 << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET,
1081c0132f60SStefan Roese 		HPIPE_G1_SET_0_G1_TX_EMPH1_MASK);
1082c0132f60SStefan Roese 
1083c0132f60SStefan Roese 	debug("stage: RFU configurations- Power Up PLL,Tx,Rx\n");
1084c0132f60SStefan Roese 	/* SERDES External Configuration */
1085c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK;
1086c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET;
1087c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK;
1088c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET;
1089c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK;
1090c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET;
1091c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask);
1092c0132f60SStefan Roese 
1093c0132f60SStefan Roese 	/* check PLL rx & tx ready */
1094c0132f60SStefan Roese 	addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG;
1095c0132f60SStefan Roese 	data = SD_EXTERNAL_STATUS0_PLL_RX_MASK |
1096c0132f60SStefan Roese 		SD_EXTERNAL_STATUS0_PLL_TX_MASK;
1097c0132f60SStefan Roese 	mask = data;
1098c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 15000);
1099c0132f60SStefan Roese 	if (data != 0) {
1100c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n",
1101c0132f60SStefan Roese 		      sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data);
1102*9b643e31SMasahiro Yamada 		pr_err("SD_EXTERNAL_STATUS0_PLL_RX is %d, SD_EXTERNAL_STATUS0_PLL_TX is %d\n",
1103c0132f60SStefan Roese 		      (data & SD_EXTERNAL_STATUS0_PLL_RX_MASK),
1104c0132f60SStefan Roese 		      (data & SD_EXTERNAL_STATUS0_PLL_TX_MASK));
1105c0132f60SStefan Roese 		ret = 0;
1106c0132f60SStefan Roese 	}
1107c0132f60SStefan Roese 
1108c0132f60SStefan Roese 	/* RX init */
1109c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG1_RX_INIT_MASK;
1110c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET;
1111c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1112c0132f60SStefan Roese 
1113c0132f60SStefan Roese 	/* check that RX init done */
1114c0132f60SStefan Roese 	addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG;
1115c0132f60SStefan Roese 	data = SD_EXTERNAL_STATUS0_RX_INIT_MASK;
1116c0132f60SStefan Roese 	mask = data;
1117c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 100);
1118c0132f60SStefan Roese 	if (data != 0) {
1119c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n", sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data);
1120*9b643e31SMasahiro Yamada 		pr_err("SD_EXTERNAL_STATUS0_RX_INIT is 0\n");
1121c0132f60SStefan Roese 		ret = 0;
1122c0132f60SStefan Roese 	}
1123c0132f60SStefan Roese 
1124c0132f60SStefan Roese 	debug("stage: RF Reset\n");
1125c0132f60SStefan Roese 	/* RF Reset */
1126c0132f60SStefan Roese 	mask =  SD_EXTERNAL_CONFIG1_RX_INIT_MASK;
1127c0132f60SStefan Roese 	data = 0x0 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET;
1128c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK;
1129c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET;
1130c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1131c0132f60SStefan Roese 
1132c0132f60SStefan Roese 	debug_exit();
1133c0132f60SStefan Roese 	return ret;
1134c0132f60SStefan Roese }
1135c0132f60SStefan Roese 
1136cb686454SStefan Roese static int comphy_sfi_power_up(u32 lane, void __iomem *hpipe_base,
1137b617a0d7SIgal Liberman 			       void __iomem *comphy_base, u32 speed)
1138c0132f60SStefan Roese {
1139c0132f60SStefan Roese 	u32 mask, data, ret = 1;
1140c0132f60SStefan Roese 	void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane);
1141c0132f60SStefan Roese 	void __iomem *sd_ip_addr = SD_ADDR(hpipe_base, lane);
1142c0132f60SStefan Roese 	void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane);
1143c0132f60SStefan Roese 	void __iomem *addr;
1144c0132f60SStefan Roese 
1145c0132f60SStefan Roese 	debug_enter();
1146c0132f60SStefan Roese 	debug("stage: RFU configurations - hard reset comphy\n");
1147c0132f60SStefan Roese 	/* RFU configurations - hard reset comphy */
1148c0132f60SStefan Roese 	mask = COMMON_PHY_CFG1_PWR_UP_MASK;
1149c0132f60SStefan Roese 	data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET;
1150c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK;
1151c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET;
1152c0132f60SStefan Roese 	reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask);
1153c0132f60SStefan Roese 
1154c0132f60SStefan Roese 	/* Select Baud Rate of Comphy And PD_PLL/Tx/Rx */
1155c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK;
1156c0132f60SStefan Roese 	data = 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET;
1157c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK;
1158c0132f60SStefan Roese 	data |= 0xE << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET;
1159c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK;
1160c0132f60SStefan Roese 	data |= 0xE << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET;
1161c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK;
1162c0132f60SStefan Roese 	data |= 0 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET;
1163c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK;
1164c0132f60SStefan Roese 	data |= 0 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET;
1165c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK;
1166c0132f60SStefan Roese 	data |= 0 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET;
1167c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask);
1168c0132f60SStefan Roese 
1169c0132f60SStefan Roese 	/* release from hard reset */
1170c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK;
1171c0132f60SStefan Roese 	data = 0x0 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET;
1172c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK;
1173c0132f60SStefan Roese 	data |= 0x0 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET;
1174c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK;
1175c0132f60SStefan Roese 	data |= 0x0 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET;
1176c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1177c0132f60SStefan Roese 
1178c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK;
1179c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET;
1180c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK;
1181c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET;
1182c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1183c0132f60SStefan Roese 
1184c0132f60SStefan Roese 
1185c0132f60SStefan Roese 	/* Wait 1ms - until band gap and ref clock ready */
1186c0132f60SStefan Roese 	mdelay(1);
1187c0132f60SStefan Roese 
1188c0132f60SStefan Roese 	/* Start comphy Configuration */
1189c0132f60SStefan Roese 	debug("stage: Comphy configuration\n");
1190c0132f60SStefan Roese 	/* set reference clock */
1191c0132f60SStefan Roese 	mask = HPIPE_MISC_ICP_FORCE_MASK;
1192b617a0d7SIgal Liberman 	data = (speed == PHY_SPEED_5_15625G) ?
1193b617a0d7SIgal Liberman 		(0x0 << HPIPE_MISC_ICP_FORCE_OFFSET) :
1194b617a0d7SIgal Liberman 		(0x1 << HPIPE_MISC_ICP_FORCE_OFFSET);
1195c0132f60SStefan Roese 	mask |= HPIPE_MISC_REFCLK_SEL_MASK;
1196c0132f60SStefan Roese 	data |= 0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET;
1197c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_MISC_REG, data, mask);
1198c0132f60SStefan Roese 	/* Power and PLL Control */
1199c0132f60SStefan Roese 	mask = HPIPE_PWR_PLL_REF_FREQ_MASK;
1200c0132f60SStefan Roese 	data = 0x1 << HPIPE_PWR_PLL_REF_FREQ_OFFSET;
1201c0132f60SStefan Roese 	mask |= HPIPE_PWR_PLL_PHY_MODE_MASK;
1202c0132f60SStefan Roese 	data |= 0x4 << HPIPE_PWR_PLL_PHY_MODE_OFFSET;
1203c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask);
1204c0132f60SStefan Roese 	/* Loopback register */
1205c0132f60SStefan Roese 	mask = HPIPE_LOOPBACK_SEL_MASK;
1206c0132f60SStefan Roese 	data = 0x1 << HPIPE_LOOPBACK_SEL_OFFSET;
1207c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_LOOPBACK_REG, data, mask);
1208c0132f60SStefan Roese 	/* rx control 1 */
1209c0132f60SStefan Roese 	mask = HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK;
1210c0132f60SStefan Roese 	data = 0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET;
1211c0132f60SStefan Roese 	mask |= HPIPE_RX_CONTROL_1_CLK8T_EN_MASK;
1212c0132f60SStefan Roese 	data |= 0x1 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET;
1213c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_RX_CONTROL_1_REG, data, mask);
1214c0132f60SStefan Roese 	/* DTL Control */
1215c0132f60SStefan Roese 	mask = HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK;
1216c0132f60SStefan Roese 	data = 0x1 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET;
1217c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG, data, mask);
1218c0132f60SStefan Roese 
1219b617a0d7SIgal Liberman 	/* Transmitter/Receiver Speed Divider Force */
1220b617a0d7SIgal Liberman 	if (speed == PHY_SPEED_5_15625G) {
1221b617a0d7SIgal Liberman 		mask = HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_MASK;
1222b617a0d7SIgal Liberman 		data = 1 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_OFFSET;
1223b617a0d7SIgal Liberman 		mask |= HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_MASK;
1224b617a0d7SIgal Liberman 		data |= 1 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_OFFSET;
1225b617a0d7SIgal Liberman 		mask |= HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_MASK;
1226b617a0d7SIgal Liberman 		data |= 1 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_OFFSET;
1227b617a0d7SIgal Liberman 		mask |= HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_MASK;
1228b617a0d7SIgal Liberman 		data |= 1 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_OFFSET;
1229781ea0abSIgal Liberman 	} else {
1230781ea0abSIgal Liberman 		mask = HPIPE_TXDIGCK_DIV_FORCE_MASK;
1231781ea0abSIgal Liberman 		data = 0x1 << HPIPE_TXDIGCK_DIV_FORCE_OFFSET;
1232b617a0d7SIgal Liberman 	}
1233781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_SPD_DIV_FORCE_REG, data, mask);
1234b617a0d7SIgal Liberman 
1235c0132f60SStefan Roese 	/* Set analog paramters from ETP(HW) */
1236c0132f60SStefan Roese 	debug("stage: Analog paramters from ETP(HW)\n");
1237c0132f60SStefan Roese 	/* SERDES External Configuration 2 */
1238c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG2_PIN_DFE_EN_MASK;
1239c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET;
1240c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG2_REG, data, mask);
1241c0132f60SStefan Roese 	/* 0x7-DFE Resolution control */
1242c0132f60SStefan Roese 	mask = HPIPE_DFE_RES_FORCE_MASK;
1243c0132f60SStefan Roese 	data = 0x1 << HPIPE_DFE_RES_FORCE_OFFSET;
1244c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_DFE_REG0, data, mask);
1245c0132f60SStefan Roese 	/* 0xd-G1_Setting_0 */
1246b617a0d7SIgal Liberman 	if (speed == PHY_SPEED_5_15625G) {
1247b617a0d7SIgal Liberman 		mask = HPIPE_G1_SET_0_G1_TX_EMPH1_MASK;
1248b617a0d7SIgal Liberman 		data = 0x6 << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET;
1249b617a0d7SIgal Liberman 	} else {
1250c0132f60SStefan Roese 		mask = HPIPE_G1_SET_0_G1_TX_AMP_MASK;
1251c0132f60SStefan Roese 		data = 0x1c << HPIPE_G1_SET_0_G1_TX_AMP_OFFSET;
1252c0132f60SStefan Roese 		mask |= HPIPE_G1_SET_0_G1_TX_EMPH1_MASK;
1253c0132f60SStefan Roese 		data |= 0xe << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET;
1254b617a0d7SIgal Liberman 	}
1255c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SET_0_REG, data, mask);
1256c0132f60SStefan Roese 	/* Genration 1 setting 2 (G1_Setting_2) */
1257c0132f60SStefan Roese 	mask = HPIPE_G1_SET_2_G1_TX_EMPH0_MASK;
1258c0132f60SStefan Roese 	data = 0x0 << HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET;
1259c0132f60SStefan Roese 	mask |= HPIPE_G1_SET_2_G1_TX_EMPH0_EN_MASK;
1260c0132f60SStefan Roese 	data |= 0x1 << HPIPE_G1_SET_2_G1_TX_EMPH0_EN_OFFSET;
1261c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SET_2_REG, data, mask);
1262c0132f60SStefan Roese 	/* Transmitter Slew Rate Control register (tx_reg1) */
1263c0132f60SStefan Roese 	mask = HPIPE_TX_REG1_TX_EMPH_RES_MASK;
1264c0132f60SStefan Roese 	data = 0x3 << HPIPE_TX_REG1_TX_EMPH_RES_OFFSET;
1265c0132f60SStefan Roese 	mask |= HPIPE_TX_REG1_SLC_EN_MASK;
1266c0132f60SStefan Roese 	data |= 0x3f << HPIPE_TX_REG1_SLC_EN_OFFSET;
1267c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_TX_REG1_REG, data, mask);
1268c0132f60SStefan Roese 	/* Impedance Calibration Control register (cal_reg1) */
1269c0132f60SStefan Roese 	mask = HPIPE_CAL_REG_1_EXT_TXIMP_MASK;
1270c0132f60SStefan Roese 	data = 0xe << HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET;
1271c0132f60SStefan Roese 	mask |= HPIPE_CAL_REG_1_EXT_TXIMP_EN_MASK;
1272c0132f60SStefan Roese 	data |= 0x1 << HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET;
1273c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_CAL_REG1_REG, data, mask);
1274c0132f60SStefan Roese 	/* Generation 1 Setting 5 (g1_setting_5) */
1275c0132f60SStefan Roese 	mask = HPIPE_G1_SETTING_5_G1_ICP_MASK;
1276c0132f60SStefan Roese 	data = 0 << HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET;
1277c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SETTING_5_REG, data, mask);
1278c0132f60SStefan Roese 	/* 0xE-G1_Setting_1 */
1279781ea0abSIgal Liberman 	mask = HPIPE_G1_SET_1_G1_RX_DFE_EN_MASK;
1280781ea0abSIgal Liberman 	data = 0x1 << HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET;
1281781ea0abSIgal Liberman 	if (speed == PHY_SPEED_5_15625G) {
1282781ea0abSIgal Liberman 		mask |= HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK;
1283781ea0abSIgal Liberman 		data |= 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET;
1284c0132f60SStefan Roese 		mask |= HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK;
1285c0132f60SStefan Roese 		data |= 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET;
1286781ea0abSIgal Liberman 	} else {
1287781ea0abSIgal Liberman 		mask |= HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK;
1288781ea0abSIgal Liberman 		data |= 0x2 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET;
1289781ea0abSIgal Liberman 		mask |= HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK;
1290781ea0abSIgal Liberman 		data |= 0x2 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET;
1291781ea0abSIgal Liberman 		mask |= HPIPE_G1_SET_1_G1_RX_SELMUFI_MASK;
1292781ea0abSIgal Liberman 		data |= 0x0 << HPIPE_G1_SET_1_G1_RX_SELMUFI_OFFSET;
1293781ea0abSIgal Liberman 		mask |= HPIPE_G1_SET_1_G1_RX_SELMUFF_MASK;
1294781ea0abSIgal Liberman 		data |= 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUFF_OFFSET;
1295781ea0abSIgal Liberman 		mask |= HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_MASK;
1296781ea0abSIgal Liberman 		data |= 0x3 << HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_OFFSET;
1297781ea0abSIgal Liberman 	}
1298c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SET_1_REG, data, mask);
1299781ea0abSIgal Liberman 
1300c0132f60SStefan Roese 	/* 0xA-DFE_Reg3 */
1301c0132f60SStefan Roese 	mask = HPIPE_DFE_F3_F5_DFE_EN_MASK;
1302c0132f60SStefan Roese 	data = 0x0 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET;
1303c0132f60SStefan Roese 	mask |= HPIPE_DFE_F3_F5_DFE_CTRL_MASK;
1304c0132f60SStefan Roese 	data |= 0x0 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET;
1305c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_DFE_F3_F5_REG, data, mask);
1306c0132f60SStefan Roese 
1307c0132f60SStefan Roese 	/* 0x111-G1_Setting_4 */
1308c0132f60SStefan Roese 	mask = HPIPE_G1_SETTINGS_4_G1_DFE_RES_MASK;
1309c0132f60SStefan Roese 	data = 0x1 << HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET;
1310c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SETTINGS_4_REG, data, mask);
1311c0132f60SStefan Roese 	/* Genration 1 setting 3 (G1_Setting_3) */
1312c0132f60SStefan Roese 	mask = HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_MASK;
1313c0132f60SStefan Roese 	data = 0x1 << HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET;
1314b617a0d7SIgal Liberman 	if (speed == PHY_SPEED_5_15625G) {
1315b617a0d7SIgal Liberman 		/* Force FFE (Feed Forward Equalization) to 5G */
1316b617a0d7SIgal Liberman 		mask |= HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_MASK;
1317b617a0d7SIgal Liberman 		data |= 0xf << HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET;
1318b617a0d7SIgal Liberman 		mask |= HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_MASK;
1319b617a0d7SIgal Liberman 		data |= 0x4 << HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET;
1320b617a0d7SIgal Liberman 		mask |= HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_MASK;
1321b617a0d7SIgal Liberman 		data |= 0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET;
1322b617a0d7SIgal Liberman 	}
1323c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SETTINGS_3_REG, data, mask);
1324c0132f60SStefan Roese 
1325781ea0abSIgal Liberman 	/* Connfigure RX training timer */
1326781ea0abSIgal Liberman 	mask = HPIPE_RX_TRAIN_TIMER_MASK;
1327781ea0abSIgal Liberman 	data = 0x13 << HPIPE_RX_TRAIN_TIMER_OFFSET;
1328781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_5_REG, data, mask);
1329781ea0abSIgal Liberman 
1330781ea0abSIgal Liberman 	/* Enable TX train peak to peak hold */
1331781ea0abSIgal Liberman 	mask = HPIPE_TX_TRAIN_P2P_HOLD_MASK;
1332781ea0abSIgal Liberman 	data = 0x1 << HPIPE_TX_TRAIN_P2P_HOLD_OFFSET;
1333781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_CTRL_0_REG, data, mask);
1334781ea0abSIgal Liberman 
1335781ea0abSIgal Liberman 	/* Configure TX preset index */
1336781ea0abSIgal Liberman 	mask = HPIPE_TX_PRESET_INDEX_MASK;
1337781ea0abSIgal Liberman 	data = 0x2 << HPIPE_TX_PRESET_INDEX_OFFSET;
1338781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_TX_PRESET_INDEX_REG, data, mask);
1339781ea0abSIgal Liberman 
1340781ea0abSIgal Liberman 	/* Disable pattern lock lost timeout */
1341781ea0abSIgal Liberman 	mask = HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_MASK;
1342781ea0abSIgal Liberman 	data = 0x0 << HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_OFFSET;
1343781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_FRAME_DETECT_CTRL_3_REG, data, mask);
1344781ea0abSIgal Liberman 
1345781ea0abSIgal Liberman 	/* Configure TX training pattern and TX training 16bit auto */
1346781ea0abSIgal Liberman 	mask = HPIPE_TX_TRAIN_16BIT_AUTO_EN_MASK;
1347781ea0abSIgal Liberman 	data = 0x1 << HPIPE_TX_TRAIN_16BIT_AUTO_EN_OFFSET;
1348781ea0abSIgal Liberman 	mask |= HPIPE_TX_TRAIN_PAT_SEL_MASK;
1349781ea0abSIgal Liberman 	data |= 0x1 << HPIPE_TX_TRAIN_PAT_SEL_OFFSET;
1350781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_TX_TRAIN_REG, data, mask);
1351781ea0abSIgal Liberman 
1352781ea0abSIgal Liberman 	/* Configure Training patten number */
1353781ea0abSIgal Liberman 	mask = HPIPE_TRAIN_PAT_NUM_MASK;
1354781ea0abSIgal Liberman 	data = 0x88 << HPIPE_TRAIN_PAT_NUM_OFFSET;
1355781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_FRAME_DETECT_CTRL_0_REG, data, mask);
1356781ea0abSIgal Liberman 
1357781ea0abSIgal Liberman 	/* Configure differencial manchester encoter to ethernet mode */
1358781ea0abSIgal Liberman 	mask = HPIPE_DME_ETHERNET_MODE_MASK;
1359781ea0abSIgal Liberman 	data = 0x1 << HPIPE_DME_ETHERNET_MODE_OFFSET;
1360781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_DME_REG, data, mask);
1361781ea0abSIgal Liberman 
1362781ea0abSIgal Liberman 	/* Configure VDD Continuous Calibration */
1363781ea0abSIgal Liberman 	mask = HPIPE_CAL_VDD_CONT_MODE_MASK;
1364781ea0abSIgal Liberman 	data = 0x1 << HPIPE_CAL_VDD_CONT_MODE_OFFSET;
1365781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_VDD_CAL_0_REG, data, mask);
1366781ea0abSIgal Liberman 
1367781ea0abSIgal Liberman 	/* Trigger sampler enable pulse (by toggleing the bit) */
1368781ea0abSIgal Liberman 	mask = HPIPE_RX_SAMPLER_OS_GAIN_MASK;
1369781ea0abSIgal Liberman 	data = 0x3 << HPIPE_RX_SAMPLER_OS_GAIN_OFFSET;
1370781ea0abSIgal Liberman 	mask |= HPIPE_SMAPLER_MASK;
1371781ea0abSIgal Liberman 	data |= 0x1 << HPIPE_SMAPLER_OFFSET;
1372781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, data, mask);
1373781ea0abSIgal Liberman 	mask = HPIPE_SMAPLER_MASK;
1374781ea0abSIgal Liberman 	data = 0x0 << HPIPE_SMAPLER_OFFSET;
1375781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG, data, mask);
1376781ea0abSIgal Liberman 
1377781ea0abSIgal Liberman 	/* Set External RX Regulator Control */
1378781ea0abSIgal Liberman 	mask = HPIPE_EXT_SELLV_RXSAMPL_MASK;
1379781ea0abSIgal Liberman 	data = 0x1A << HPIPE_EXT_SELLV_RXSAMPL_OFFSET;
1380781ea0abSIgal Liberman 	reg_set(hpipe_addr + HPIPE_VDD_CAL_CTRL_REG, data, mask);
1381781ea0abSIgal Liberman 
1382c0132f60SStefan Roese 	debug("stage: RFU configurations- Power Up PLL,Tx,Rx\n");
1383c0132f60SStefan Roese 	/* SERDES External Configuration */
1384c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK;
1385c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET;
1386c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK;
1387c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET;
1388c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK;
1389c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET;
1390c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask);
1391c0132f60SStefan Roese 
1392c0132f60SStefan Roese 
1393c0132f60SStefan Roese 	/* check PLL rx & tx ready */
1394c0132f60SStefan Roese 	addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG;
1395c0132f60SStefan Roese 	data = SD_EXTERNAL_STATUS0_PLL_RX_MASK |
1396c0132f60SStefan Roese 		SD_EXTERNAL_STATUS0_PLL_TX_MASK;
1397c0132f60SStefan Roese 	mask = data;
1398c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 15000);
1399c0132f60SStefan Roese 	if (data != 0) {
1400c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n", sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data);
1401*9b643e31SMasahiro Yamada 		pr_err("SD_EXTERNAL_STATUS0_PLL_RX is %d, SD_EXTERNAL_STATUS0_PLL_TX is %d\n",
1402c0132f60SStefan Roese 		      (data & SD_EXTERNAL_STATUS0_PLL_RX_MASK),
1403c0132f60SStefan Roese 		      (data & SD_EXTERNAL_STATUS0_PLL_TX_MASK));
1404c0132f60SStefan Roese 		ret = 0;
1405c0132f60SStefan Roese 	}
1406c0132f60SStefan Roese 
1407c0132f60SStefan Roese 	/* RX init */
1408c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG1_RX_INIT_MASK;
1409c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET;
1410c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1411c0132f60SStefan Roese 
1412c0132f60SStefan Roese 
1413c0132f60SStefan Roese 	/* check that RX init done */
1414c0132f60SStefan Roese 	addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG;
1415c0132f60SStefan Roese 	data = SD_EXTERNAL_STATUS0_RX_INIT_MASK;
1416c0132f60SStefan Roese 	mask = data;
1417c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 100);
1418c0132f60SStefan Roese 	if (data != 0) {
1419c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n",
1420c0132f60SStefan Roese 		      sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data);
1421*9b643e31SMasahiro Yamada 		pr_err("SD_EXTERNAL_STATUS0_RX_INIT is 0\n");
1422c0132f60SStefan Roese 		ret = 0;
1423c0132f60SStefan Roese 	}
1424c0132f60SStefan Roese 
1425c0132f60SStefan Roese 	debug("stage: RF Reset\n");
1426c0132f60SStefan Roese 	/* RF Reset */
1427c0132f60SStefan Roese 	mask =  SD_EXTERNAL_CONFIG1_RX_INIT_MASK;
1428c0132f60SStefan Roese 	data = 0x0 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET;
1429c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK;
1430c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET;
1431c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1432c0132f60SStefan Roese 
1433c0132f60SStefan Roese 	debug_exit();
1434c0132f60SStefan Roese 	return ret;
1435c0132f60SStefan Roese }
1436c0132f60SStefan Roese 
1437c0132f60SStefan Roese static int comphy_rxauii_power_up(u32 lane, void __iomem *hpipe_base,
1438c0132f60SStefan Roese 				  void __iomem *comphy_base)
1439c0132f60SStefan Roese {
1440c0132f60SStefan Roese 	u32 mask, data, ret = 1;
1441c0132f60SStefan Roese 	void __iomem *hpipe_addr = HPIPE_ADDR(hpipe_base, lane);
1442c0132f60SStefan Roese 	void __iomem *sd_ip_addr = SD_ADDR(hpipe_base, lane);
1443c0132f60SStefan Roese 	void __iomem *comphy_addr = COMPHY_ADDR(comphy_base, lane);
1444c0132f60SStefan Roese 	void __iomem *addr;
1445c0132f60SStefan Roese 
1446c0132f60SStefan Roese 	debug_enter();
1447c0132f60SStefan Roese 	debug("stage: RFU configurations - hard reset comphy\n");
1448c0132f60SStefan Roese 	/* RFU configurations - hard reset comphy */
1449c0132f60SStefan Roese 	mask = COMMON_PHY_CFG1_PWR_UP_MASK;
1450c0132f60SStefan Roese 	data = 0x1 << COMMON_PHY_CFG1_PWR_UP_OFFSET;
1451c0132f60SStefan Roese 	mask |= COMMON_PHY_CFG1_PIPE_SELECT_MASK;
1452c0132f60SStefan Roese 	data |= 0x0 << COMMON_PHY_CFG1_PIPE_SELECT_OFFSET;
1453c0132f60SStefan Roese 	reg_set(comphy_addr + COMMON_PHY_CFG1_REG, data, mask);
1454c0132f60SStefan Roese 
1455c0132f60SStefan Roese 	if (lane == 2) {
1456c0132f60SStefan Roese 		reg_set(comphy_base + COMMON_PHY_SD_CTRL1,
1457c0132f60SStefan Roese 			0x1 << COMMON_PHY_SD_CTRL1_RXAUI0_OFFSET,
1458c0132f60SStefan Roese 			COMMON_PHY_SD_CTRL1_RXAUI0_MASK);
1459c0132f60SStefan Roese 	}
1460c0132f60SStefan Roese 	if (lane == 4) {
1461c0132f60SStefan Roese 		reg_set(comphy_base + COMMON_PHY_SD_CTRL1,
1462c0132f60SStefan Roese 			0x1 << COMMON_PHY_SD_CTRL1_RXAUI1_OFFSET,
1463c0132f60SStefan Roese 			COMMON_PHY_SD_CTRL1_RXAUI1_MASK);
1464c0132f60SStefan Roese 	}
1465c0132f60SStefan Roese 
1466c0132f60SStefan Roese 	/* Select Baud Rate of Comphy And PD_PLL/Tx/Rx */
1467c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK;
1468c0132f60SStefan Roese 	data = 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET;
1469c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK;
1470c0132f60SStefan Roese 	data |= 0xB << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET;
1471c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK;
1472c0132f60SStefan Roese 	data |= 0xB << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET;
1473c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK;
1474c0132f60SStefan Roese 	data |= 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET;
1475c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK;
1476c0132f60SStefan Roese 	data |= 0x0 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET;
1477c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK;
1478c0132f60SStefan Roese 	data |= 0x0 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET;
1479c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_MEDIA_MODE_MASK;
1480c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET;
1481c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask);
1482c0132f60SStefan Roese 
1483c0132f60SStefan Roese 	/* release from hard reset */
1484c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK;
1485c0132f60SStefan Roese 	data = 0x0 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET;
1486c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK;
1487c0132f60SStefan Roese 	data |= 0x0 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET;
1488c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK;
1489c0132f60SStefan Roese 	data |= 0x0 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET;
1490c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1491c0132f60SStefan Roese 
1492c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG1_RESET_IN_MASK;
1493c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET;
1494c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RESET_CORE_MASK;
1495c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET;
1496c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1497c0132f60SStefan Roese 
1498c0132f60SStefan Roese 	/* Wait 1ms - until band gap and ref clock ready */
1499c0132f60SStefan Roese 	mdelay(1);
1500c0132f60SStefan Roese 
1501c0132f60SStefan Roese 	/* Start comphy Configuration */
1502c0132f60SStefan Roese 	debug("stage: Comphy configuration\n");
1503c0132f60SStefan Roese 	/* set reference clock */
1504c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_MISC_REG,
1505c0132f60SStefan Roese 		0x0 << HPIPE_MISC_REFCLK_SEL_OFFSET,
1506c0132f60SStefan Roese 		HPIPE_MISC_REFCLK_SEL_MASK);
1507c0132f60SStefan Roese 	/* Power and PLL Control */
1508c0132f60SStefan Roese 	mask = HPIPE_PWR_PLL_REF_FREQ_MASK;
1509c0132f60SStefan Roese 	data = 0x1 << HPIPE_PWR_PLL_REF_FREQ_OFFSET;
1510c0132f60SStefan Roese 	mask |= HPIPE_PWR_PLL_PHY_MODE_MASK;
1511c0132f60SStefan Roese 	data |= 0x4 << HPIPE_PWR_PLL_PHY_MODE_OFFSET;
1512c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_PLL_REG, data, mask);
1513c0132f60SStefan Roese 	/* Loopback register */
1514c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_LOOPBACK_REG,
1515c0132f60SStefan Roese 		0x1 << HPIPE_LOOPBACK_SEL_OFFSET, HPIPE_LOOPBACK_SEL_MASK);
1516c0132f60SStefan Roese 	/* rx control 1 */
1517c0132f60SStefan Roese 	mask = HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK;
1518c0132f60SStefan Roese 	data = 0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET;
1519c0132f60SStefan Roese 	mask |= HPIPE_RX_CONTROL_1_CLK8T_EN_MASK;
1520c0132f60SStefan Roese 	data |= 0x1 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET;
1521c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_RX_CONTROL_1_REG, data, mask);
1522c0132f60SStefan Roese 	/* DTL Control */
1523c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_PWR_CTR_DTL_REG,
1524c0132f60SStefan Roese 		0x0 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET,
1525c0132f60SStefan Roese 		HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK);
1526c0132f60SStefan Roese 
1527c0132f60SStefan Roese 	/* Set analog paramters from ETP(HW) */
1528c0132f60SStefan Roese 	debug("stage: Analog paramters from ETP(HW)\n");
1529c0132f60SStefan Roese 	/* SERDES External Configuration 2 */
1530c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG2_REG,
1531c0132f60SStefan Roese 		0x1 << SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET,
1532c0132f60SStefan Roese 		SD_EXTERNAL_CONFIG2_PIN_DFE_EN_MASK);
1533c0132f60SStefan Roese 	/* 0x7-DFE Resolution control */
1534c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_DFE_REG0, 0x1 << HPIPE_DFE_RES_FORCE_OFFSET,
1535c0132f60SStefan Roese 		HPIPE_DFE_RES_FORCE_MASK);
1536c0132f60SStefan Roese 	/* 0xd-G1_Setting_0 */
1537c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SET_0_REG,
1538c0132f60SStefan Roese 		0xd << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET,
1539c0132f60SStefan Roese 		HPIPE_G1_SET_0_G1_TX_EMPH1_MASK);
1540c0132f60SStefan Roese 	/* 0xE-G1_Setting_1 */
1541c0132f60SStefan Roese 	mask = HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK;
1542c0132f60SStefan Roese 	data = 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET;
1543c0132f60SStefan Roese 	mask |= HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK;
1544c0132f60SStefan Roese 	data |= 0x1 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET;
1545c0132f60SStefan Roese 	mask |= HPIPE_G1_SET_1_G1_RX_DFE_EN_MASK;
1546c0132f60SStefan Roese 	data |= 0x1 << HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET;
1547c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SET_1_REG, data, mask);
1548c0132f60SStefan Roese 	/* 0xA-DFE_Reg3 */
1549c0132f60SStefan Roese 	mask = HPIPE_DFE_F3_F5_DFE_EN_MASK;
1550c0132f60SStefan Roese 	data = 0x0 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET;
1551c0132f60SStefan Roese 	mask |= HPIPE_DFE_F3_F5_DFE_CTRL_MASK;
1552c0132f60SStefan Roese 	data |= 0x0 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET;
1553c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_DFE_F3_F5_REG, data, mask);
1554c0132f60SStefan Roese 
1555c0132f60SStefan Roese 	/* 0x111-G1_Setting_4 */
1556c0132f60SStefan Roese 	mask = HPIPE_G1_SETTINGS_4_G1_DFE_RES_MASK;
1557c0132f60SStefan Roese 	data = 0x1 << HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET;
1558c0132f60SStefan Roese 	reg_set(hpipe_addr + HPIPE_G1_SETTINGS_4_REG, data, mask);
1559c0132f60SStefan Roese 
1560c0132f60SStefan Roese 	debug("stage: RFU configurations- Power Up PLL,Tx,Rx\n");
1561c0132f60SStefan Roese 	/* SERDES External Configuration */
1562c0132f60SStefan Roese 	mask = SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK;
1563c0132f60SStefan Roese 	data = 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET;
1564c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK;
1565c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET;
1566c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK;
1567c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET;
1568c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG0_REG, data, mask);
1569c0132f60SStefan Roese 
1570c0132f60SStefan Roese 
1571c0132f60SStefan Roese 	/* check PLL rx & tx ready */
1572c0132f60SStefan Roese 	addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG;
1573c0132f60SStefan Roese 	data = SD_EXTERNAL_STATUS0_PLL_RX_MASK |
1574c0132f60SStefan Roese 		SD_EXTERNAL_STATUS0_PLL_TX_MASK;
1575c0132f60SStefan Roese 	mask = data;
1576c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 15000);
1577c0132f60SStefan Roese 	if (data != 0) {
1578c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n",
1579c0132f60SStefan Roese 		      sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data);
1580*9b643e31SMasahiro Yamada 		pr_err("SD_EXTERNAL_STATUS0_PLL_RX is %d, SD_EXTERNAL_STATUS0_PLL_TX is %d\n",
1581c0132f60SStefan Roese 		      (data & SD_EXTERNAL_STATUS0_PLL_RX_MASK),
1582c0132f60SStefan Roese 		      (data & SD_EXTERNAL_STATUS0_PLL_TX_MASK));
1583c0132f60SStefan Roese 		ret = 0;
1584c0132f60SStefan Roese 	}
1585c0132f60SStefan Roese 
1586c0132f60SStefan Roese 	/* RX init */
1587c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG,
1588c0132f60SStefan Roese 		0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET,
1589c0132f60SStefan Roese 		SD_EXTERNAL_CONFIG1_RX_INIT_MASK);
1590c0132f60SStefan Roese 
1591c0132f60SStefan Roese 	/* check that RX init done */
1592c0132f60SStefan Roese 	addr = sd_ip_addr + SD_EXTERNAL_STATUS0_REG;
1593c0132f60SStefan Roese 	data = SD_EXTERNAL_STATUS0_RX_INIT_MASK;
1594c0132f60SStefan Roese 	mask = data;
1595c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 100);
1596c0132f60SStefan Roese 	if (data != 0) {
1597c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n",
1598c0132f60SStefan Roese 		      sd_ip_addr + SD_EXTERNAL_STATUS0_REG, data);
1599*9b643e31SMasahiro Yamada 		pr_err("SD_EXTERNAL_STATUS0_RX_INIT is 0\n");
1600c0132f60SStefan Roese 		ret = 0;
1601c0132f60SStefan Roese 	}
1602c0132f60SStefan Roese 
1603c0132f60SStefan Roese 	debug("stage: RF Reset\n");
1604c0132f60SStefan Roese 	/* RF Reset */
1605c0132f60SStefan Roese 	mask =  SD_EXTERNAL_CONFIG1_RX_INIT_MASK;
1606c0132f60SStefan Roese 	data = 0x0 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET;
1607c0132f60SStefan Roese 	mask |= SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK;
1608c0132f60SStefan Roese 	data |= 0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET;
1609c0132f60SStefan Roese 	reg_set(sd_ip_addr + SD_EXTERNAL_CONFIG1_REG, data, mask);
1610c0132f60SStefan Roese 
1611c0132f60SStefan Roese 	debug_exit();
1612c0132f60SStefan Roese 	return ret;
1613c0132f60SStefan Roese }
1614c0132f60SStefan Roese 
1615c0132f60SStefan Roese static void comphy_utmi_power_down(u32 utmi_index, void __iomem *utmi_base_addr,
1616c0132f60SStefan Roese 				   void __iomem *usb_cfg_addr,
1617c0132f60SStefan Roese 				   void __iomem *utmi_cfg_addr,
1618c0132f60SStefan Roese 				   u32 utmi_phy_port)
1619c0132f60SStefan Roese {
1620c0132f60SStefan Roese 	u32 mask, data;
1621c0132f60SStefan Roese 
1622c0132f60SStefan Roese 	debug_enter();
1623c0132f60SStefan Roese 	debug("stage:  UTMI %d - Power down transceiver (power down Phy), Power down PLL, and SuspendDM\n",
1624c0132f60SStefan Roese 	      utmi_index);
1625c0132f60SStefan Roese 	/* Power down UTMI PHY */
1626c0132f60SStefan Roese 	reg_set(utmi_cfg_addr, 0x0 << UTMI_PHY_CFG_PU_OFFSET,
1627c0132f60SStefan Roese 		UTMI_PHY_CFG_PU_MASK);
1628c0132f60SStefan Roese 
1629c0132f60SStefan Roese 	/*
1630c0132f60SStefan Roese 	 * If UTMI connected to USB Device, configure mux prior to PHY init
1631c0132f60SStefan Roese 	 * (Device can be connected to UTMI0 or to UTMI1)
1632c0132f60SStefan Roese 	 */
1633e89acc4bSStefan Roese 	if (utmi_phy_port == UTMI_PHY_TO_USB3_DEVICE0) {
1634c0132f60SStefan Roese 		debug("stage:  UTMI %d - Enable Device mode and configure UTMI mux\n",
1635c0132f60SStefan Roese 		      utmi_index);
1636c0132f60SStefan Roese 		/* USB3 Device UTMI enable */
1637c0132f60SStefan Roese 		mask = UTMI_USB_CFG_DEVICE_EN_MASK;
1638c0132f60SStefan Roese 		data = 0x1 << UTMI_USB_CFG_DEVICE_EN_OFFSET;
1639c0132f60SStefan Roese 		/* USB3 Device UTMI MUX */
1640c0132f60SStefan Roese 		mask |= UTMI_USB_CFG_DEVICE_MUX_MASK;
1641c0132f60SStefan Roese 		data |= utmi_index << UTMI_USB_CFG_DEVICE_MUX_OFFSET;
1642c0132f60SStefan Roese 		reg_set(usb_cfg_addr,  data, mask);
1643c0132f60SStefan Roese 	}
1644c0132f60SStefan Roese 
1645c0132f60SStefan Roese 	/* Set Test suspendm mode */
1646c0132f60SStefan Roese 	mask = UTMI_CTRL_STATUS0_SUSPENDM_MASK;
1647c0132f60SStefan Roese 	data = 0x1 << UTMI_CTRL_STATUS0_SUSPENDM_OFFSET;
1648c0132f60SStefan Roese 	/* Enable Test UTMI select */
1649c0132f60SStefan Roese 	mask |= UTMI_CTRL_STATUS0_TEST_SEL_MASK;
1650c0132f60SStefan Roese 	data |= 0x1 << UTMI_CTRL_STATUS0_TEST_SEL_OFFSET;
1651c0132f60SStefan Roese 	reg_set(utmi_base_addr + UTMI_CTRL_STATUS0_REG, data, mask);
1652c0132f60SStefan Roese 
1653c0132f60SStefan Roese 	/* Wait for UTMI power down */
1654c0132f60SStefan Roese 	mdelay(1);
1655c0132f60SStefan Roese 
1656c0132f60SStefan Roese 	debug_exit();
1657c0132f60SStefan Roese 	return;
1658c0132f60SStefan Roese }
1659c0132f60SStefan Roese 
1660c0132f60SStefan Roese static void comphy_utmi_phy_config(u32 utmi_index, void __iomem *utmi_base_addr,
1661c0132f60SStefan Roese 				   void __iomem *usb_cfg_addr,
1662c0132f60SStefan Roese 				   void __iomem *utmi_cfg_addr,
1663c0132f60SStefan Roese 				   u32 utmi_phy_port)
1664c0132f60SStefan Roese {
1665c0132f60SStefan Roese 	u32 mask, data;
1666c0132f60SStefan Roese 
1667c0132f60SStefan Roese 	debug_exit();
1668c0132f60SStefan Roese 	debug("stage: Configure UTMI PHY %d registers\n", utmi_index);
1669c0132f60SStefan Roese 	/* Reference Clock Divider Select */
1670c0132f60SStefan Roese 	mask = UTMI_PLL_CTRL_REFDIV_MASK;
1671c0132f60SStefan Roese 	data = 0x5 << UTMI_PLL_CTRL_REFDIV_OFFSET;
1672c0132f60SStefan Roese 	/* Feedback Clock Divider Select - 90 for 25Mhz*/
1673c0132f60SStefan Roese 	mask |= UTMI_PLL_CTRL_FBDIV_MASK;
1674c0132f60SStefan Roese 	data |= 0x60 << UTMI_PLL_CTRL_FBDIV_OFFSET;
1675c0132f60SStefan Roese 	/* Select LPFR - 0x0 for 25Mhz/5=5Mhz*/
1676c0132f60SStefan Roese 	mask |= UTMI_PLL_CTRL_SEL_LPFR_MASK;
1677c0132f60SStefan Roese 	data |= 0x0 << UTMI_PLL_CTRL_SEL_LPFR_OFFSET;
1678c0132f60SStefan Roese 	reg_set(utmi_base_addr + UTMI_PLL_CTRL_REG, data, mask);
1679c0132f60SStefan Roese 
1680c0132f60SStefan Roese 	/* Impedance Calibration Threshold Setting */
1681c0132f60SStefan Roese 	reg_set(utmi_base_addr + UTMI_CALIB_CTRL_REG,
1682c0132f60SStefan Roese 		0x6 << UTMI_CALIB_CTRL_IMPCAL_VTH_OFFSET,
1683c0132f60SStefan Roese 		UTMI_CALIB_CTRL_IMPCAL_VTH_MASK);
1684c0132f60SStefan Roese 
1685c0132f60SStefan Roese 	/* Set LS TX driver strength coarse control */
1686c0132f60SStefan Roese 	mask = UTMI_TX_CH_CTRL_DRV_EN_LS_MASK;
1687c0132f60SStefan Roese 	data = 0x3 << UTMI_TX_CH_CTRL_DRV_EN_LS_OFFSET;
1688c0132f60SStefan Roese 	/* Set LS TX driver fine adjustment */
1689c0132f60SStefan Roese 	mask |= UTMI_TX_CH_CTRL_IMP_SEL_LS_MASK;
1690c0132f60SStefan Roese 	data |= 0x3 << UTMI_TX_CH_CTRL_IMP_SEL_LS_OFFSET;
1691c0132f60SStefan Roese 	reg_set(utmi_base_addr + UTMI_TX_CH_CTRL_REG, data, mask);
1692c0132f60SStefan Roese 
1693c0132f60SStefan Roese 	/* Enable SQ */
1694c0132f60SStefan Roese 	mask = UTMI_RX_CH_CTRL0_SQ_DET_MASK;
1695c0132f60SStefan Roese 	data = 0x0 << UTMI_RX_CH_CTRL0_SQ_DET_OFFSET;
1696c0132f60SStefan Roese 	/* Enable analog squelch detect */
1697c0132f60SStefan Roese 	mask |= UTMI_RX_CH_CTRL0_SQ_ANA_DTC_MASK;
1698c0132f60SStefan Roese 	data |= 0x1 << UTMI_RX_CH_CTRL0_SQ_ANA_DTC_OFFSET;
1699c0132f60SStefan Roese 	reg_set(utmi_base_addr + UTMI_RX_CH_CTRL0_REG, data, mask);
1700c0132f60SStefan Roese 
1701c0132f60SStefan Roese 	/* Set External squelch calibration number */
1702c0132f60SStefan Roese 	mask = UTMI_RX_CH_CTRL1_SQ_AMP_CAL_MASK;
1703c0132f60SStefan Roese 	data = 0x1 << UTMI_RX_CH_CTRL1_SQ_AMP_CAL_OFFSET;
1704c0132f60SStefan Roese 	/* Enable the External squelch calibration */
1705c0132f60SStefan Roese 	mask |= UTMI_RX_CH_CTRL1_SQ_AMP_CAL_EN_MASK;
1706c0132f60SStefan Roese 	data |= 0x1 << UTMI_RX_CH_CTRL1_SQ_AMP_CAL_EN_OFFSET;
1707c0132f60SStefan Roese 	reg_set(utmi_base_addr + UTMI_RX_CH_CTRL1_REG, data, mask);
1708c0132f60SStefan Roese 
1709c0132f60SStefan Roese 	/* Set Control VDAT Reference Voltage - 0.325V */
1710c0132f60SStefan Roese 	mask = UTMI_CHGDTC_CTRL_VDAT_MASK;
1711c0132f60SStefan Roese 	data = 0x1 << UTMI_CHGDTC_CTRL_VDAT_OFFSET;
1712c0132f60SStefan Roese 	/* Set Control VSRC Reference Voltage - 0.6V */
1713c0132f60SStefan Roese 	mask |= UTMI_CHGDTC_CTRL_VSRC_MASK;
1714c0132f60SStefan Roese 	data |= 0x1 << UTMI_CHGDTC_CTRL_VSRC_OFFSET;
1715c0132f60SStefan Roese 	reg_set(utmi_base_addr + UTMI_CHGDTC_CTRL_REG, data, mask);
1716c0132f60SStefan Roese 
1717c0132f60SStefan Roese 	debug_exit();
1718c0132f60SStefan Roese 	return;
1719c0132f60SStefan Roese }
1720c0132f60SStefan Roese 
1721c0132f60SStefan Roese static int comphy_utmi_power_up(u32 utmi_index, void __iomem *utmi_base_addr,
1722c0132f60SStefan Roese 				void __iomem *usb_cfg_addr,
1723c0132f60SStefan Roese 				void __iomem *utmi_cfg_addr, u32 utmi_phy_port)
1724c0132f60SStefan Roese {
1725c0132f60SStefan Roese 	u32 data, mask, ret = 1;
1726c0132f60SStefan Roese 	void __iomem *addr;
1727c0132f60SStefan Roese 
1728c0132f60SStefan Roese 	debug_enter();
1729c0132f60SStefan Roese 	debug("stage: UTMI %d - Power up transceiver(Power up Phy), and exit SuspendDM\n",
1730c0132f60SStefan Roese 	      utmi_index);
1731c0132f60SStefan Roese 	/* Power UP UTMI PHY */
1732c0132f60SStefan Roese 	reg_set(utmi_cfg_addr, 0x1 << UTMI_PHY_CFG_PU_OFFSET,
1733c0132f60SStefan Roese 		UTMI_PHY_CFG_PU_MASK);
1734c0132f60SStefan Roese 	/* Disable Test UTMI select */
1735c0132f60SStefan Roese 	reg_set(utmi_base_addr + UTMI_CTRL_STATUS0_REG,
1736c0132f60SStefan Roese 		0x0 << UTMI_CTRL_STATUS0_TEST_SEL_OFFSET,
1737c0132f60SStefan Roese 		UTMI_CTRL_STATUS0_TEST_SEL_MASK);
1738c0132f60SStefan Roese 
1739c0132f60SStefan Roese 	debug("stage: Polling for PLL and impedance calibration done, and PLL ready done\n");
1740c0132f60SStefan Roese 	addr = utmi_base_addr + UTMI_CALIB_CTRL_REG;
1741c0132f60SStefan Roese 	data = UTMI_CALIB_CTRL_IMPCAL_DONE_MASK;
1742c0132f60SStefan Roese 	mask = data;
1743c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 100);
1744c0132f60SStefan Roese 	if (data != 0) {
1745*9b643e31SMasahiro Yamada 		pr_err("Impedance calibration is not done\n");
1746c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n", addr, data);
1747c0132f60SStefan Roese 		ret = 0;
1748c0132f60SStefan Roese 	}
1749c0132f60SStefan Roese 
1750c0132f60SStefan Roese 	data = UTMI_CALIB_CTRL_PLLCAL_DONE_MASK;
1751c0132f60SStefan Roese 	mask = data;
1752c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 100);
1753c0132f60SStefan Roese 	if (data != 0) {
1754*9b643e31SMasahiro Yamada 		pr_err("PLL calibration is not done\n");
1755c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n", addr, data);
1756c0132f60SStefan Roese 		ret = 0;
1757c0132f60SStefan Roese 	}
1758c0132f60SStefan Roese 
1759c0132f60SStefan Roese 	addr = utmi_base_addr + UTMI_PLL_CTRL_REG;
1760c0132f60SStefan Roese 	data = UTMI_PLL_CTRL_PLL_RDY_MASK;
1761c0132f60SStefan Roese 	mask = data;
1762c0132f60SStefan Roese 	data = polling_with_timeout(addr, data, mask, 100);
1763c0132f60SStefan Roese 	if (data != 0) {
1764*9b643e31SMasahiro Yamada 		pr_err("PLL is not ready\n");
1765c0132f60SStefan Roese 		debug("Read from reg = %p - value = 0x%x\n", addr, data);
1766c0132f60SStefan Roese 		ret = 0;
1767c0132f60SStefan Roese 	}
1768c0132f60SStefan Roese 
1769c0132f60SStefan Roese 	if (ret)
1770c0132f60SStefan Roese 		debug("Passed\n");
1771c0132f60SStefan Roese 	else
1772c0132f60SStefan Roese 		debug("\n");
1773c0132f60SStefan Roese 
1774c0132f60SStefan Roese 	debug_exit();
1775c0132f60SStefan Roese 	return ret;
1776c0132f60SStefan Roese }
1777c0132f60SStefan Roese 
1778c0132f60SStefan Roese /*
1779c0132f60SStefan Roese  * comphy_utmi_phy_init initialize the UTMI PHY
1780c0132f60SStefan Roese  * the init split in 3 parts:
1781c0132f60SStefan Roese  * 1. Power down transceiver and PLL
1782c0132f60SStefan Roese  * 2. UTMI PHY configure
1783c0132f60SStefan Roese  * 3. Powe up transceiver and PLL
1784c0132f60SStefan Roese  * Note: - Power down/up should be once for both UTMI PHYs
1785c0132f60SStefan Roese  *       - comphy_dedicated_phys_init call this function if at least there is
1786c0132f60SStefan Roese  *         one UTMI PHY exists in FDT blob. access to cp110_utmi_data[0] is
1787c0132f60SStefan Roese  *         legal
1788c0132f60SStefan Roese  */
1789c0132f60SStefan Roese static void comphy_utmi_phy_init(u32 utmi_phy_count,
1790c0132f60SStefan Roese 				 struct utmi_phy_data *cp110_utmi_data)
1791c0132f60SStefan Roese {
1792c0132f60SStefan Roese 	u32 i;
1793c0132f60SStefan Roese 
1794c0132f60SStefan Roese 	debug_enter();
1795c0132f60SStefan Roese 	/* UTMI Power down */
1796c0132f60SStefan Roese 	for (i = 0; i < utmi_phy_count; i++) {
1797c0132f60SStefan Roese 		comphy_utmi_power_down(i, cp110_utmi_data[i].utmi_base_addr,
1798c0132f60SStefan Roese 				       cp110_utmi_data[i].usb_cfg_addr,
1799c0132f60SStefan Roese 				       cp110_utmi_data[i].utmi_cfg_addr,
1800c0132f60SStefan Roese 				       cp110_utmi_data[i].utmi_phy_port);
1801c0132f60SStefan Roese 	}
1802c0132f60SStefan Roese 	/* PLL Power down */
1803c0132f60SStefan Roese 	debug("stage: UTMI PHY power down PLL\n");
1804c0132f60SStefan Roese 	for (i = 0; i < utmi_phy_count; i++) {
1805c0132f60SStefan Roese 		reg_set(cp110_utmi_data[i].usb_cfg_addr,
1806c0132f60SStefan Roese 			0x0 << UTMI_USB_CFG_PLL_OFFSET, UTMI_USB_CFG_PLL_MASK);
1807c0132f60SStefan Roese 	}
1808c0132f60SStefan Roese 	/* UTMI configure */
1809c0132f60SStefan Roese 	for (i = 0; i < utmi_phy_count; i++) {
1810c0132f60SStefan Roese 		comphy_utmi_phy_config(i, cp110_utmi_data[i].utmi_base_addr,
1811c0132f60SStefan Roese 				       cp110_utmi_data[i].usb_cfg_addr,
1812c0132f60SStefan Roese 				       cp110_utmi_data[i].utmi_cfg_addr,
1813c0132f60SStefan Roese 				       cp110_utmi_data[i].utmi_phy_port);
1814c0132f60SStefan Roese 	}
1815c0132f60SStefan Roese 	/* UTMI Power up */
1816c0132f60SStefan Roese 	for (i = 0; i < utmi_phy_count; i++) {
1817c0132f60SStefan Roese 		if (!comphy_utmi_power_up(i, cp110_utmi_data[i].utmi_base_addr,
1818c0132f60SStefan Roese 					  cp110_utmi_data[i].usb_cfg_addr,
1819c0132f60SStefan Roese 					  cp110_utmi_data[i].utmi_cfg_addr,
1820c0132f60SStefan Roese 					  cp110_utmi_data[i].utmi_phy_port)) {
1821*9b643e31SMasahiro Yamada 			pr_err("Failed to initialize UTMI PHY %d\n", i);
1822c0132f60SStefan Roese 			continue;
1823c0132f60SStefan Roese 		}
1824c0132f60SStefan Roese 		printf("UTMI PHY %d initialized to ", i);
1825e89acc4bSStefan Roese 		if (cp110_utmi_data[i].utmi_phy_port ==
1826e89acc4bSStefan Roese 		    UTMI_PHY_TO_USB3_DEVICE0)
1827c0132f60SStefan Roese 			printf("USB Device\n");
1828c0132f60SStefan Roese 		else
1829c0132f60SStefan Roese 			printf("USB Host%d\n",
1830c0132f60SStefan Roese 			       cp110_utmi_data[i].utmi_phy_port);
1831c0132f60SStefan Roese 	}
1832c0132f60SStefan Roese 	/* PLL Power up */
1833c0132f60SStefan Roese 	debug("stage: UTMI PHY power up PLL\n");
1834c0132f60SStefan Roese 	for (i = 0; i < utmi_phy_count; i++) {
1835c0132f60SStefan Roese 		reg_set(cp110_utmi_data[i].usb_cfg_addr,
1836c0132f60SStefan Roese 			0x1 << UTMI_USB_CFG_PLL_OFFSET, UTMI_USB_CFG_PLL_MASK);
1837c0132f60SStefan Roese 	}
1838c0132f60SStefan Roese 
1839c0132f60SStefan Roese 	debug_exit();
1840c0132f60SStefan Roese 	return;
1841c0132f60SStefan Roese }
1842c0132f60SStefan Roese 
1843c0132f60SStefan Roese /*
1844c0132f60SStefan Roese  * comphy_dedicated_phys_init initialize the dedicated PHYs
1845c0132f60SStefan Roese  * - not muxed SerDes lanes e.g. UTMI PHY
1846c0132f60SStefan Roese  */
1847c0132f60SStefan Roese void comphy_dedicated_phys_init(void)
1848c0132f60SStefan Roese {
1849c0132f60SStefan Roese 	struct utmi_phy_data cp110_utmi_data[MAX_UTMI_PHY_COUNT];
1850c0132f60SStefan Roese 	int node;
1851c0132f60SStefan Roese 	int i;
1852c0132f60SStefan Roese 
1853c0132f60SStefan Roese 	debug_enter();
1854c0132f60SStefan Roese 	debug("Initialize USB UTMI PHYs\n");
1855c0132f60SStefan Roese 
1856c0132f60SStefan Roese 	/* Find the UTMI phy node in device tree and go over them */
1857c0132f60SStefan Roese 	node = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
1858c0132f60SStefan Roese 					     "marvell,mvebu-utmi-2.6.0");
1859c0132f60SStefan Roese 
1860c0132f60SStefan Roese 	i = 0;
1861c0132f60SStefan Roese 	while (node > 0) {
1862c0132f60SStefan Roese 		/* get base address of UTMI phy */
1863c0132f60SStefan Roese 		cp110_utmi_data[i].utmi_base_addr =
1864c0132f60SStefan Roese 			(void __iomem *)fdtdec_get_addr_size_auto_noparent(
1865c0132f60SStefan Roese 				gd->fdt_blob, node, "reg", 0, NULL, true);
1866c0132f60SStefan Roese 		if (cp110_utmi_data[i].utmi_base_addr == NULL) {
1867*9b643e31SMasahiro Yamada 			pr_err("UTMI PHY base address is invalid\n");
1868c0132f60SStefan Roese 			i++;
1869c0132f60SStefan Roese 			continue;
1870c0132f60SStefan Roese 		}
1871c0132f60SStefan Roese 
1872c0132f60SStefan Roese 		/* get usb config address */
1873c0132f60SStefan Roese 		cp110_utmi_data[i].usb_cfg_addr =
1874c0132f60SStefan Roese 			(void __iomem *)fdtdec_get_addr_size_auto_noparent(
1875c0132f60SStefan Roese 				gd->fdt_blob, node, "reg", 1, NULL, true);
1876c0132f60SStefan Roese 		if (cp110_utmi_data[i].usb_cfg_addr == NULL) {
1877*9b643e31SMasahiro Yamada 			pr_err("UTMI PHY base address is invalid\n");
1878c0132f60SStefan Roese 			i++;
1879c0132f60SStefan Roese 			continue;
1880c0132f60SStefan Roese 		}
1881c0132f60SStefan Roese 
1882c0132f60SStefan Roese 		/* get UTMI config address */
1883c0132f60SStefan Roese 		cp110_utmi_data[i].utmi_cfg_addr =
1884c0132f60SStefan Roese 			(void __iomem *)fdtdec_get_addr_size_auto_noparent(
1885c0132f60SStefan Roese 				gd->fdt_blob, node, "reg", 2, NULL, true);
1886c0132f60SStefan Roese 		if (cp110_utmi_data[i].utmi_cfg_addr == NULL) {
1887*9b643e31SMasahiro Yamada 			pr_err("UTMI PHY base address is invalid\n");
1888c0132f60SStefan Roese 			i++;
1889c0132f60SStefan Roese 			continue;
1890c0132f60SStefan Roese 		}
1891c0132f60SStefan Roese 
1892c0132f60SStefan Roese 		/*
1893c0132f60SStefan Roese 		 * get the port number (to check if the utmi connected to
1894c0132f60SStefan Roese 		 * host/device)
1895c0132f60SStefan Roese 		 */
1896c0132f60SStefan Roese 		cp110_utmi_data[i].utmi_phy_port = fdtdec_get_int(
1897c0132f60SStefan Roese 			gd->fdt_blob, node, "utmi-port", UTMI_PHY_INVALID);
1898c0132f60SStefan Roese 		if (cp110_utmi_data[i].utmi_phy_port == UTMI_PHY_INVALID) {
1899*9b643e31SMasahiro Yamada 			pr_err("UTMI PHY port type is invalid\n");
1900c0132f60SStefan Roese 			i++;
1901c0132f60SStefan Roese 			continue;
1902c0132f60SStefan Roese 		}
1903c0132f60SStefan Roese 
1904c0132f60SStefan Roese 		node = fdt_node_offset_by_compatible(
1905c0132f60SStefan Roese 			gd->fdt_blob, node, "marvell,mvebu-utmi-2.6.0");
1906c0132f60SStefan Roese 		i++;
1907c0132f60SStefan Roese 	}
1908c0132f60SStefan Roese 
1909c0132f60SStefan Roese 	if (i > 0)
1910c0132f60SStefan Roese 		comphy_utmi_phy_init(i, cp110_utmi_data);
1911c0132f60SStefan Roese 
1912c0132f60SStefan Roese 	debug_exit();
1913c0132f60SStefan Roese }
1914c0132f60SStefan Roese 
1915c0132f60SStefan Roese static void comphy_mux_cp110_init(struct chip_serdes_phy_config *ptr_chip_cfg,
1916c0132f60SStefan Roese 				  struct comphy_map *serdes_map)
1917c0132f60SStefan Roese {
1918c0132f60SStefan Roese 	void __iomem *comphy_base_addr;
1919c0132f60SStefan Roese 	struct comphy_map comphy_map_pipe_data[MAX_LANE_OPTIONS];
1920c0132f60SStefan Roese 	struct comphy_map comphy_map_phy_data[MAX_LANE_OPTIONS];
1921c0132f60SStefan Roese 	u32 lane, comphy_max_count;
1922c0132f60SStefan Roese 
1923c0132f60SStefan Roese 	comphy_max_count = ptr_chip_cfg->comphy_lanes_count;
1924c0132f60SStefan Roese 	comphy_base_addr = ptr_chip_cfg->comphy_base_addr;
1925c0132f60SStefan Roese 
1926c0132f60SStefan Roese 	/*
1927c0132f60SStefan Roese 	 * Copy the SerDes map configuration for PIPE map and PHY map
1928c0132f60SStefan Roese 	 * the comphy_mux_init modify the type of the lane if the type
1929c0132f60SStefan Roese 	 * is not valid because we have 2 selectores run the
1930c0132f60SStefan Roese 	 * comphy_mux_init twice and after that update the original
1931c0132f60SStefan Roese 	 * serdes_map
1932c0132f60SStefan Roese 	 */
1933c0132f60SStefan Roese 	for (lane = 0; lane < comphy_max_count; lane++) {
1934c0132f60SStefan Roese 		comphy_map_pipe_data[lane].type = serdes_map[lane].type;
1935c0132f60SStefan Roese 		comphy_map_pipe_data[lane].speed = serdes_map[lane].speed;
1936c0132f60SStefan Roese 		comphy_map_phy_data[lane].type = serdes_map[lane].type;
1937c0132f60SStefan Roese 		comphy_map_phy_data[lane].speed = serdes_map[lane].speed;
1938c0132f60SStefan Roese 	}
1939c0132f60SStefan Roese 	ptr_chip_cfg->mux_data = cp110_comphy_phy_mux_data;
1940c0132f60SStefan Roese 	comphy_mux_init(ptr_chip_cfg, comphy_map_phy_data,
1941c0132f60SStefan Roese 			comphy_base_addr + COMMON_SELECTOR_PHY_OFFSET);
1942c0132f60SStefan Roese 
1943c0132f60SStefan Roese 	ptr_chip_cfg->mux_data = cp110_comphy_pipe_mux_data;
1944c0132f60SStefan Roese 	comphy_mux_init(ptr_chip_cfg, comphy_map_pipe_data,
1945c0132f60SStefan Roese 			comphy_base_addr + COMMON_SELECTOR_PIPE_OFFSET);
1946c0132f60SStefan Roese 	/* Fix the type after check the PHY and PIPE configuration */
1947c0132f60SStefan Roese 	for (lane = 0; lane < comphy_max_count; lane++) {
1948c0132f60SStefan Roese 		if ((comphy_map_pipe_data[lane].type == PHY_TYPE_UNCONNECTED) &&
1949c0132f60SStefan Roese 		    (comphy_map_phy_data[lane].type == PHY_TYPE_UNCONNECTED))
1950c0132f60SStefan Roese 			serdes_map[lane].type = PHY_TYPE_UNCONNECTED;
1951c0132f60SStefan Roese 	}
1952c0132f60SStefan Roese }
1953c0132f60SStefan Roese 
1954c0132f60SStefan Roese int comphy_cp110_init(struct chip_serdes_phy_config *ptr_chip_cfg,
1955c0132f60SStefan Roese 		      struct comphy_map *serdes_map)
1956c0132f60SStefan Roese {
1957c0132f60SStefan Roese 	struct comphy_map *ptr_comphy_map;
1958c0132f60SStefan Roese 	void __iomem *comphy_base_addr, *hpipe_base_addr;
1959c0132f60SStefan Roese 	u32 comphy_max_count, lane, ret = 0;
1960c0132f60SStefan Roese 	u32 pcie_width = 0;
1961c0132f60SStefan Roese 
1962c0132f60SStefan Roese 	debug_enter();
1963c0132f60SStefan Roese 
1964c0132f60SStefan Roese 	comphy_max_count = ptr_chip_cfg->comphy_lanes_count;
1965c0132f60SStefan Roese 	comphy_base_addr = ptr_chip_cfg->comphy_base_addr;
1966c0132f60SStefan Roese 	hpipe_base_addr = ptr_chip_cfg->hpipe3_base_addr;
1967c0132f60SStefan Roese 
1968c0132f60SStefan Roese 	/* Config Comphy mux configuration */
1969c0132f60SStefan Roese 	comphy_mux_cp110_init(ptr_chip_cfg, serdes_map);
1970c0132f60SStefan Roese 
1971c0132f60SStefan Roese 	/* Check if the first 4 lanes configured as By-4 */
1972c0132f60SStefan Roese 	for (lane = 0, ptr_comphy_map = serdes_map; lane < 4;
1973c0132f60SStefan Roese 	     lane++, ptr_comphy_map++) {
1974c0132f60SStefan Roese 		if (ptr_comphy_map->type != PHY_TYPE_PEX0)
1975c0132f60SStefan Roese 			break;
1976c0132f60SStefan Roese 		pcie_width++;
1977c0132f60SStefan Roese 	}
1978c0132f60SStefan Roese 
1979c0132f60SStefan Roese 	for (lane = 0, ptr_comphy_map = serdes_map; lane < comphy_max_count;
1980c0132f60SStefan Roese 	     lane++, ptr_comphy_map++) {
1981c0132f60SStefan Roese 		debug("Initialize serdes number %d\n", lane);
1982c0132f60SStefan Roese 		debug("Serdes type = 0x%x\n", ptr_comphy_map->type);
1983c0132f60SStefan Roese 		if (lane == 4) {
1984c0132f60SStefan Roese 			/*
1985c0132f60SStefan Roese 			 * PCIe lanes above the first 4 lanes, can be only
1986c0132f60SStefan Roese 			 * by1
1987c0132f60SStefan Roese 			 */
1988c0132f60SStefan Roese 			pcie_width = 1;
1989c0132f60SStefan Roese 		}
1990c0132f60SStefan Roese 		switch (ptr_comphy_map->type) {
1991c0132f60SStefan Roese 		case PHY_TYPE_UNCONNECTED:
19926ecc0b1cSStefan Roese 		case PHY_TYPE_IGNORE:
1993c0132f60SStefan Roese 			continue;
1994c0132f60SStefan Roese 			break;
1995c0132f60SStefan Roese 		case PHY_TYPE_PEX0:
1996c0132f60SStefan Roese 		case PHY_TYPE_PEX1:
1997c0132f60SStefan Roese 		case PHY_TYPE_PEX2:
1998c0132f60SStefan Roese 		case PHY_TYPE_PEX3:
1999c0132f60SStefan Roese 			ret = comphy_pcie_power_up(
2000c0132f60SStefan Roese 				lane, pcie_width, ptr_comphy_map->clk_src,
20017dda98e0SStefan Roese 				serdes_map->end_point,
2002c0132f60SStefan Roese 				hpipe_base_addr, comphy_base_addr);
2003c0132f60SStefan Roese 			break;
2004c0132f60SStefan Roese 		case PHY_TYPE_SATA0:
2005c0132f60SStefan Roese 		case PHY_TYPE_SATA1:
2006c0132f60SStefan Roese 		case PHY_TYPE_SATA2:
2007c0132f60SStefan Roese 		case PHY_TYPE_SATA3:
2008c0132f60SStefan Roese 			ret = comphy_sata_power_up(
2009c0132f60SStefan Roese 				lane, hpipe_base_addr, comphy_base_addr,
2010528213d3SIgal Liberman 				ptr_chip_cfg->cp_index);
2011c0132f60SStefan Roese 			break;
2012c0132f60SStefan Roese 		case PHY_TYPE_USB3_HOST0:
2013c0132f60SStefan Roese 		case PHY_TYPE_USB3_HOST1:
2014c0132f60SStefan Roese 		case PHY_TYPE_USB3_DEVICE:
2015c0132f60SStefan Roese 			ret = comphy_usb3_power_up(lane, hpipe_base_addr,
2016c0132f60SStefan Roese 						   comphy_base_addr);
2017c0132f60SStefan Roese 			break;
2018c0132f60SStefan Roese 		case PHY_TYPE_SGMII0:
2019c0132f60SStefan Roese 		case PHY_TYPE_SGMII1:
2020c0132f60SStefan Roese 		case PHY_TYPE_SGMII2:
2021c0132f60SStefan Roese 		case PHY_TYPE_SGMII3:
2022c0132f60SStefan Roese 			if (ptr_comphy_map->speed == PHY_SPEED_INVALID) {
2023c0132f60SStefan Roese 				debug("Warning: SGMII PHY speed in lane %d is invalid, set PHY speed to 1.25G\n",
2024c0132f60SStefan Roese 				      lane);
2025c0132f60SStefan Roese 				ptr_comphy_map->speed = PHY_SPEED_1_25G;
2026c0132f60SStefan Roese 			}
2027c0132f60SStefan Roese 			ret = comphy_sgmii_power_up(
2028c0132f60SStefan Roese 				lane, ptr_comphy_map->speed, hpipe_base_addr,
2029c0132f60SStefan Roese 				comphy_base_addr);
2030c0132f60SStefan Roese 			break;
2031cb686454SStefan Roese 		case PHY_TYPE_SFI:
2032cb686454SStefan Roese 			ret = comphy_sfi_power_up(lane, hpipe_base_addr,
2033b617a0d7SIgal Liberman 						  comphy_base_addr,
2034b617a0d7SIgal Liberman 						  ptr_comphy_map->speed);
2035c0132f60SStefan Roese 			break;
2036c0132f60SStefan Roese 		case PHY_TYPE_RXAUI0:
2037c0132f60SStefan Roese 		case PHY_TYPE_RXAUI1:
2038c0132f60SStefan Roese 			ret = comphy_rxauii_power_up(lane, hpipe_base_addr,
2039c0132f60SStefan Roese 						     comphy_base_addr);
2040c0132f60SStefan Roese 			break;
2041c0132f60SStefan Roese 		default:
2042c0132f60SStefan Roese 			debug("Unknown SerDes type, skip initialize SerDes %d\n",
2043c0132f60SStefan Roese 			      lane);
2044c0132f60SStefan Roese 			break;
2045c0132f60SStefan Roese 		}
2046c0132f60SStefan Roese 		if (ret == 0) {
2047c0132f60SStefan Roese 			/*
2048d37f020eSStefan Roese 			 * If interface wans't initialized, set the lane to
2049c0132f60SStefan Roese 			 * PHY_TYPE_UNCONNECTED state.
2050c0132f60SStefan Roese 			 */
2051c0132f60SStefan Roese 			ptr_comphy_map->type = PHY_TYPE_UNCONNECTED;
2052*9b643e31SMasahiro Yamada 			pr_err("PLL is not locked - Failed to initialize lane %d\n",
2053c0132f60SStefan Roese 			      lane);
2054c0132f60SStefan Roese 		}
2055c0132f60SStefan Roese 	}
2056c0132f60SStefan Roese 
2057c0132f60SStefan Roese 	debug_exit();
2058c0132f60SStefan Roese 	return 0;
2059c0132f60SStefan Roese }
2060