xref: /openbmc/u-boot/drivers/clk/aspeed/clk_ast2600.c (revision fa59add10b53d9860ac37ed625bb8c3ff2597954)
1550e691bSryan_chen // SPDX-License-Identifier: GPL-2.0
2550e691bSryan_chen /*
3550e691bSryan_chen  * Copyright (C) ASPEED Technology Inc.
4550e691bSryan_chen  */
5550e691bSryan_chen 
6550e691bSryan_chen #include <common.h>
7550e691bSryan_chen #include <clk-uclass.h>
8550e691bSryan_chen #include <dm.h>
9550e691bSryan_chen #include <asm/io.h>
10550e691bSryan_chen #include <dm/lists.h>
1162a6bcbfSryan_chen #include <asm/arch/scu_ast2600.h>
12d6e349c7Sryan_chen #include <dt-bindings/clock/ast2600-clock.h>
1339283ea7Sryan_chen #include <dt-bindings/reset/ast2600-reset.h>
14550e691bSryan_chen 
15550e691bSryan_chen /*
16a8fc7648SRyan Chen  * MAC Clock Delay settings
17550e691bSryan_chen  */
18550e691bSryan_chen #define RGMII_TXCLK_ODLY		8
19550e691bSryan_chen #define RMII_RXCLK_IDLY			2
20550e691bSryan_chen 
213dc90377SDylan Hung #define MAC_DEF_DELAY_1G		0x0041b75d
2275605a4bSDylan Hung #define MAC_DEF_DELAY_100M		0x00417410
2375605a4bSDylan Hung #define MAC_DEF_DELAY_10M		0x00417410
2454f9cba1SDylan Hung 
253dc90377SDylan Hung #define MAC34_DEF_DELAY_1G		0x0010438a
2654f9cba1SDylan Hung #define MAC34_DEF_DELAY_100M	0x00104208
2754f9cba1SDylan Hung #define MAC34_DEF_DELAY_10M		0x00104208
284760b3f8SDylan Hung 
29550e691bSryan_chen /*
30550e691bSryan_chen  * TGMII Clock Duty constants, taken from Aspeed SDK
31550e691bSryan_chen  */
32550e691bSryan_chen #define RGMII2_TXCK_DUTY		0x66
33550e691bSryan_chen #define RGMII1_TXCK_DUTY		0x64
34550e691bSryan_chen #define D2PLL_DEFAULT_RATE		(250 * 1000 * 1000)
3585d48d8cSryan_chen #define CHIP_REVISION_ID		GENMASK(23, 16)
3685d48d8cSryan_chen 
37550e691bSryan_chen DECLARE_GLOBAL_DATA_PTR;
38550e691bSryan_chen 
39550e691bSryan_chen /*
40550e691bSryan_chen  * Clock divider/multiplier configuration struct.
41550e691bSryan_chen  * For H-PLL and M-PLL the formula is
42550e691bSryan_chen  * (Output Frequency) = CLKIN * ((M + 1) / (N + 1)) / (P + 1)
43550e691bSryan_chen  * M - Numerator
44550e691bSryan_chen  * N - Denumerator
45550e691bSryan_chen  * P - Post Divider
46550e691bSryan_chen  * They have the same layout in their control register.
47550e691bSryan_chen  *
48550e691bSryan_chen  * D-PLL and D2-PLL have extra divider (OD + 1), which is not
49550e691bSryan_chen  * yet needed and ignored by clock configurations.
50550e691bSryan_chen  */
51577fcdaeSDylan Hung union ast2600_pll_reg {
52577fcdaeSDylan Hung 	unsigned int w;
53577fcdaeSDylan Hung 	struct {
54fd52be0bSDylan Hung 		unsigned int m : 13;		/* bit[12:0]	*/
55fd52be0bSDylan Hung 		unsigned int n : 6;			/* bit[18:13]	*/
56fd52be0bSDylan Hung 		unsigned int p : 4;			/* bit[22:19]	*/
57fd52be0bSDylan Hung 		unsigned int off : 1;		/* bit[23]	*/
58fd52be0bSDylan Hung 		unsigned int bypass : 1;	/* bit[24]	*/
59fd52be0bSDylan Hung 		unsigned int reset : 1;		/* bit[25]	*/
60fd52be0bSDylan Hung 		unsigned int reserved : 6;	/* bit[31:26]	*/
61577fcdaeSDylan Hung 	} b;
62577fcdaeSDylan Hung };
63577fcdaeSDylan Hung 
64577fcdaeSDylan Hung struct ast2600_pll_cfg {
65577fcdaeSDylan Hung 	union ast2600_pll_reg reg;
66577fcdaeSDylan Hung 	unsigned int ext_reg;
67577fcdaeSDylan Hung };
68577fcdaeSDylan Hung 
69577fcdaeSDylan Hung struct ast2600_pll_desc {
70577fcdaeSDylan Hung 	u32 in;
71577fcdaeSDylan Hung 	u32 out;
72577fcdaeSDylan Hung 	struct ast2600_pll_cfg cfg;
73577fcdaeSDylan Hung };
74577fcdaeSDylan Hung 
75577fcdaeSDylan Hung static const struct ast2600_pll_desc ast2600_pll_lookup[] = {
76a8fc7648SRyan Chen 	{
775d05f4fcSRyan Chen 		.in = AST2600_CLK_IN,
785d05f4fcSRyan Chen 		.out = 400000000,
795d05f4fcSRyan Chen 		.cfg.reg.b.m = 95,
805d05f4fcSRyan Chen 		.cfg.reg.b.n = 2,
815d05f4fcSRyan Chen 		.cfg.reg.b.p = 1,
82577fcdaeSDylan Hung 		.cfg.ext_reg = 0x31,
83*fa59add1SRyan Chen 	}, {
84*fa59add1SRyan Chen 		.in = AST2600_CLK_IN,
855d05f4fcSRyan Chen 		.out = 200000000,
865d05f4fcSRyan Chen 		.cfg.reg.b.m = 127,
875d05f4fcSRyan Chen 		.cfg.reg.b.n = 0,
885d05f4fcSRyan Chen 		.cfg.reg.b.p = 15,
89*fa59add1SRyan Chen 		.cfg.ext_reg = 0x3f,
90*fa59add1SRyan Chen 	}, {
91*fa59add1SRyan Chen 		.in = AST2600_CLK_IN,
925d05f4fcSRyan Chen 		.out = 334000000,
935d05f4fcSRyan Chen 		.cfg.reg.b.m = 667,
945d05f4fcSRyan Chen 		.cfg.reg.b.n = 4,
955d05f4fcSRyan Chen 		.cfg.reg.b.p = 9,
96*fa59add1SRyan Chen 		.cfg.ext_reg = 0x14d,
97*fa59add1SRyan Chen 	}, {
98*fa59add1SRyan Chen 		.in = AST2600_CLK_IN,
995d05f4fcSRyan Chen 		.out = 1000000000,
1005d05f4fcSRyan Chen 		.cfg.reg.b.m = 119,
1015d05f4fcSRyan Chen 		.cfg.reg.b.n = 2,
1025d05f4fcSRyan Chen 		.cfg.reg.b.p = 0,
103*fa59add1SRyan Chen 		.cfg.ext_reg = 0x3d,
104*fa59add1SRyan Chen 	}, {
105*fa59add1SRyan Chen 		.in = AST2600_CLK_IN,
1065d05f4fcSRyan Chen 		.out = 50000000,
1075d05f4fcSRyan Chen 		.cfg.reg.b.m = 95,
1085d05f4fcSRyan Chen 		.cfg.reg.b.n = 2,
1095d05f4fcSRyan Chen 		.cfg.reg.b.p = 15,
110*fa59add1SRyan Chen 		.cfg.ext_reg = 0x31,
111*fa59add1SRyan Chen 	},
112550e691bSryan_chen };
113550e691bSryan_chen 
114bbbfb0c5Sryan_chen extern u32 ast2600_get_pll_rate(struct ast2600_scu *scu, int pll_idx)
115550e691bSryan_chen {
116d6e349c7Sryan_chen 	u32 clkin = AST2600_CLK_IN;
117bbbfb0c5Sryan_chen 	u32 pll_reg = 0;
1189639db61Sryan_chen 	unsigned int mult, div = 1;
119550e691bSryan_chen 
120bbbfb0c5Sryan_chen 	switch (pll_idx) {
121bbbfb0c5Sryan_chen 	case ASPEED_CLK_HPLL:
122bbbfb0c5Sryan_chen 		pll_reg = readl(&scu->h_pll_param);
123bbbfb0c5Sryan_chen 		break;
124bbbfb0c5Sryan_chen 	case ASPEED_CLK_MPLL:
125bbbfb0c5Sryan_chen 		pll_reg = readl(&scu->m_pll_param);
126bbbfb0c5Sryan_chen 		break;
127bbbfb0c5Sryan_chen 	case ASPEED_CLK_DPLL:
128bbbfb0c5Sryan_chen 		pll_reg = readl(&scu->d_pll_param);
129bbbfb0c5Sryan_chen 		break;
130bbbfb0c5Sryan_chen 	case ASPEED_CLK_EPLL:
131bbbfb0c5Sryan_chen 		pll_reg = readl(&scu->e_pll_param);
132bbbfb0c5Sryan_chen 		break;
133bbbfb0c5Sryan_chen 	}
134bbbfb0c5Sryan_chen 	if (pll_reg & BIT(24)) {
1359639db61Sryan_chen 		/* Pass through mode */
136ed3899c5SRyan Chen 		mult = 1;
137ed3899c5SRyan Chen 		div = 1;
1389639db61Sryan_chen 	} else {
13975ced45aSDylan Hung 		union ast2600_pll_reg reg;
140ed3899c5SRyan Chen 		/* F = 25Mhz * [(M + 2) / (n + 1)] / (p + 1)
141ed3899c5SRyan Chen 		 * HPLL Numerator (M) = fix 0x5F when SCU500[10]=1
142ed3899c5SRyan Chen 		 * Fixed 0xBF when SCU500[10]=0 and SCU500[8]=1
143ed3899c5SRyan Chen 		 * SCU200[12:0] (default 0x8F) when SCU510[10]=0 and SCU510[8]=0
144ed3899c5SRyan Chen 		 * HPLL Denumerator (N) =	SCU200[18:13] (default 0x2)
145ed3899c5SRyan Chen 		 * HPLL Divider (P)	 =	SCU200[22:19] (default 0x0)
146ed3899c5SRyan Chen 		 * HPLL Bandwidth Adj (NB) =  fix 0x2F when SCU500[10]=1
147ed3899c5SRyan Chen 		 * Fixed 0x5F when SCU500[10]=0 and SCU500[8]=1
148ed3899c5SRyan Chen 		 * SCU204[11:0] (default 0x31) when SCU500[10]=0 and SCU500[8]=0
149e5c4f4dfSryan_chen 		 */
150ed3899c5SRyan Chen 		reg.w = pll_reg;
151f27685ebSRyan Chen 		if (pll_idx == ASPEED_CLK_HPLL) {
152e5c4f4dfSryan_chen 			u32 hwstrap1 = readl(&scu->hwstrap1.hwstrap);
153ed3899c5SRyan Chen 
154ed3899c5SRyan Chen 			if (hwstrap1 & BIT(10)) {
155e5c4f4dfSryan_chen 				reg.b.m = 0x5F;
156ed3899c5SRyan Chen 			} else {
157e5c4f4dfSryan_chen 				if (hwstrap1 & BIT(8))
158e5c4f4dfSryan_chen 					reg.b.m = 0xBF;
159a8fc7648SRyan Chen 				/* Otherwise keep default 0x8F */
160e5c4f4dfSryan_chen 			}
161e5c4f4dfSryan_chen 		}
16275ced45aSDylan Hung 		mult = (reg.b.m + 1) / (reg.b.n + 1);
16375ced45aSDylan Hung 		div = (reg.b.p + 1);
1649639db61Sryan_chen 	}
165a8fc7648SRyan Chen 
1669639db61Sryan_chen 	return ((clkin * mult) / div);
167550e691bSryan_chen }
168550e691bSryan_chen 
1694f22e838Sryan_chen extern u32 ast2600_get_apll_rate(struct ast2600_scu *scu)
170550e691bSryan_chen {
17185d48d8cSryan_chen 	u32 hw_rev = readl(&scu->chip_id1);
172bbbfb0c5Sryan_chen 	u32 clkin = AST2600_CLK_IN;
17339283ea7Sryan_chen 	u32 apll_reg = readl(&scu->a_pll_param);
17439283ea7Sryan_chen 	unsigned int mult, div = 1;
175d6e349c7Sryan_chen 
176a8fc7648SRyan Chen 	if (((hw_rev & CHIP_REVISION_ID) >> 16) >= 3) {
177a8fc7648SRyan Chen 		//after A2 version
17885d48d8cSryan_chen 		if (apll_reg & BIT(24)) {
17985d48d8cSryan_chen 			/* Pass through mode */
180ed3899c5SRyan Chen 			mult = 1;
181ed3899c5SRyan Chen 			div = 1;
18285d48d8cSryan_chen 		} else {
18385d48d8cSryan_chen 			/* F = 25Mhz * [(m + 1) / (n + 1)] / (p + 1) */
18485d48d8cSryan_chen 			u32 m = apll_reg & 0x1fff;
18585d48d8cSryan_chen 			u32 n = (apll_reg >> 13) & 0x3f;
18685d48d8cSryan_chen 			u32 p = (apll_reg >> 19) & 0xf;
18785d48d8cSryan_chen 
18885d48d8cSryan_chen 			mult = (m + 1);
18985d48d8cSryan_chen 			div = (n + 1) * (p + 1);
19085d48d8cSryan_chen 		}
19185d48d8cSryan_chen 
19285d48d8cSryan_chen 	} else {
19339283ea7Sryan_chen 		if (apll_reg & BIT(20)) {
194d6e349c7Sryan_chen 			/* Pass through mode */
195ed3899c5SRyan Chen 			mult = 1;
196ed3899c5SRyan Chen 			div = 1;
197d6e349c7Sryan_chen 		} else {
198bbbfb0c5Sryan_chen 			/* F = 25Mhz * (2-od) * [(m + 2) / (n + 1)] */
19939283ea7Sryan_chen 			u32 m = (apll_reg >> 5) & 0x3f;
20039283ea7Sryan_chen 			u32 od = (apll_reg >> 4) & 0x1;
20139283ea7Sryan_chen 			u32 n = apll_reg & 0xf;
202d6e349c7Sryan_chen 
203bbbfb0c5Sryan_chen 			mult = (2 - od) * (m + 2);
204bbbfb0c5Sryan_chen 			div = n + 1;
205d6e349c7Sryan_chen 		}
20685d48d8cSryan_chen 	}
207a8fc7648SRyan Chen 
208bbbfb0c5Sryan_chen 	return ((clkin * mult) / div);
20939283ea7Sryan_chen }
21039283ea7Sryan_chen 
211d812df15Sryan_chen static u32 ast2600_a0_axi_ahb_div_table[] = {
2125d05f4fcSRyan Chen 	2,
2135d05f4fcSRyan Chen 	2,
2145d05f4fcSRyan Chen 	3,
2155d05f4fcSRyan Chen 	4,
216d812df15Sryan_chen };
217d812df15Sryan_chen 
21845e0908aSryan_chen static u32 ast2600_a1_axi_ahb_div0_table[] = {
2195d05f4fcSRyan Chen 	3,
2205d05f4fcSRyan Chen 	2,
2215d05f4fcSRyan Chen 	3,
2225d05f4fcSRyan Chen 	4,
22345e0908aSryan_chen };
22445e0908aSryan_chen 
22545e0908aSryan_chen static u32 ast2600_a1_axi_ahb_div1_table[] = {
2265d05f4fcSRyan Chen 	3,
2275d05f4fcSRyan Chen 	4,
2285d05f4fcSRyan Chen 	6,
2295d05f4fcSRyan Chen 	8,
230e29dc694Sryan_chen };
231e29dc694Sryan_chen 
232e29dc694Sryan_chen static u32 ast2600_a1_axi_ahb_default_table[] = {
233e29dc694Sryan_chen 	3, 4, 3, 4, 2, 2, 2, 2,
234d812df15Sryan_chen };
235d812df15Sryan_chen 
236d812df15Sryan_chen static u32 ast2600_get_hclk(struct ast2600_scu *scu)
237d812df15Sryan_chen {
23885d48d8cSryan_chen 	u32 hw_rev = readl(&scu->chip_id1);
23945e0908aSryan_chen 	u32 hwstrap1 = readl(&scu->hwstrap1.hwstrap);
240d812df15Sryan_chen 	u32 axi_div = 1;
241d812df15Sryan_chen 	u32 ahb_div = 0;
242d812df15Sryan_chen 	u32 rate = 0;
243d812df15Sryan_chen 
24485d48d8cSryan_chen 	if ((hw_rev & CHIP_REVISION_ID) >> 16) {
245a8fc7648SRyan Chen 		//After A0
24645e0908aSryan_chen 		if (hwstrap1 & BIT(16)) {
247a8fc7648SRyan Chen 			ast2600_a1_axi_ahb_div1_table[0] =
2485d05f4fcSRyan Chen 				ast2600_a1_axi_ahb_default_table[(hwstrap1 >> 8) &
2495d05f4fcSRyan Chen 								 0x3];
250d812df15Sryan_chen 			axi_div = 1;
2515d05f4fcSRyan Chen 			ahb_div =
2525d05f4fcSRyan Chen 				ast2600_a1_axi_ahb_div1_table[(hwstrap1 >> 11) &
2535d05f4fcSRyan Chen 							      0x3];
25445e0908aSryan_chen 		} else {
255a8fc7648SRyan Chen 			ast2600_a1_axi_ahb_div0_table[0] =
2565d05f4fcSRyan Chen 				ast2600_a1_axi_ahb_default_table[(hwstrap1 >> 8) &
2575d05f4fcSRyan Chen 								 0x3];
258d812df15Sryan_chen 			axi_div = 2;
2595d05f4fcSRyan Chen 			ahb_div =
2605d05f4fcSRyan Chen 				ast2600_a1_axi_ahb_div0_table[(hwstrap1 >> 11) &
2615d05f4fcSRyan Chen 							      0x3];
26245e0908aSryan_chen 		}
26345e0908aSryan_chen 	} else {
264a8fc7648SRyan Chen 		//A0 : fix axi = hpll / 2
26545e0908aSryan_chen 		axi_div = 2;
266d812df15Sryan_chen 		ahb_div = ast2600_a0_axi_ahb_div_table[(hwstrap1 >> 11) & 0x3];
26745e0908aSryan_chen 	}
268bbbfb0c5Sryan_chen 	rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL);
269a8fc7648SRyan Chen 
2702717883aSryan_chen 	return (rate / axi_div / ahb_div);
2712717883aSryan_chen }
2722717883aSryan_chen 
273c304f173Sryan_chen static u32 ast2600_get_bclk_rate(struct ast2600_scu *scu)
274c304f173Sryan_chen {
275c304f173Sryan_chen 	u32 rate;
276c304f173Sryan_chen 	u32 bclk_sel = (readl(&scu->clk_sel1) >> 20) & 0x7;
277ed3899c5SRyan Chen 
278c304f173Sryan_chen 	rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL);
279c304f173Sryan_chen 
280c304f173Sryan_chen 	return (rate / ((bclk_sel + 1) * 4));
281c304f173Sryan_chen }
282c304f173Sryan_chen 
2836fa1ef3dSryan_chen static u32 ast2600_hpll_pclk1_div_table[] = {
2842717883aSryan_chen 	4, 8, 12, 16, 20, 24, 28, 32,
2852717883aSryan_chen };
2862717883aSryan_chen 
2876fa1ef3dSryan_chen static u32 ast2600_hpll_pclk2_div_table[] = {
2886fa1ef3dSryan_chen 	2, 4, 6, 8, 10, 12, 14, 16,
2896fa1ef3dSryan_chen };
2906fa1ef3dSryan_chen 
2916fa1ef3dSryan_chen static u32 ast2600_get_pclk1(struct ast2600_scu *scu)
2922717883aSryan_chen {
2932717883aSryan_chen 	u32 clk_sel1 = readl(&scu->clk_sel1);
2946fa1ef3dSryan_chen 	u32 apb_div = ast2600_hpll_pclk1_div_table[((clk_sel1 >> 23) & 0x7)];
295bbbfb0c5Sryan_chen 	u32 rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL);
2962717883aSryan_chen 
2972717883aSryan_chen 	return (rate / apb_div);
298d812df15Sryan_chen }
299d812df15Sryan_chen 
3006fa1ef3dSryan_chen static u32 ast2600_get_pclk2(struct ast2600_scu *scu)
3016fa1ef3dSryan_chen {
3026fa1ef3dSryan_chen 	u32 clk_sel4 = readl(&scu->clk_sel4);
3036fa1ef3dSryan_chen 	u32 apb_div = ast2600_hpll_pclk2_div_table[((clk_sel4 >> 9) & 0x7)];
3046fa1ef3dSryan_chen 	u32 rate = ast2600_get_hclk(scu);
3056fa1ef3dSryan_chen 
3066fa1ef3dSryan_chen 	return (rate / apb_div);
3076fa1ef3dSryan_chen }
3086fa1ef3dSryan_chen 
3092e195992Sryan_chen static u32 ast2600_get_uxclk_in_rate(struct ast2600_scu *scu)
310d6e349c7Sryan_chen {
31127881d20Sryan_chen 	u32 clk_in = 0;
3122e195992Sryan_chen 	u32 uxclk_sel = readl(&scu->clk_sel5);
313550e691bSryan_chen 
31427881d20Sryan_chen 	uxclk_sel &= 0x3;
31527881d20Sryan_chen 	switch (uxclk_sel) {
31627881d20Sryan_chen 	case 0:
31727881d20Sryan_chen 		clk_in = ast2600_get_apll_rate(scu) / 4;
31827881d20Sryan_chen 		break;
31927881d20Sryan_chen 	case 1:
32027881d20Sryan_chen 		clk_in = ast2600_get_apll_rate(scu) / 2;
32127881d20Sryan_chen 		break;
32227881d20Sryan_chen 	case 2:
32327881d20Sryan_chen 		clk_in = ast2600_get_apll_rate(scu);
32427881d20Sryan_chen 		break;
32527881d20Sryan_chen 	case 3:
32627881d20Sryan_chen 		clk_in = ast2600_get_hclk(scu);
32727881d20Sryan_chen 		break;
32827881d20Sryan_chen 	}
329d6e349c7Sryan_chen 
33027881d20Sryan_chen 	return clk_in;
33127881d20Sryan_chen }
33227881d20Sryan_chen 
3332e195992Sryan_chen static u32 ast2600_get_huxclk_in_rate(struct ast2600_scu *scu)
33427881d20Sryan_chen {
33527881d20Sryan_chen 	u32 clk_in = 0;
3362e195992Sryan_chen 	u32 huclk_sel = readl(&scu->clk_sel5);
33727881d20Sryan_chen 
33827881d20Sryan_chen 	huclk_sel = ((huclk_sel >> 3) & 0x3);
33927881d20Sryan_chen 	switch (huclk_sel) {
34027881d20Sryan_chen 	case 0:
34127881d20Sryan_chen 		clk_in = ast2600_get_apll_rate(scu) / 4;
34227881d20Sryan_chen 		break;
34327881d20Sryan_chen 	case 1:
34427881d20Sryan_chen 		clk_in = ast2600_get_apll_rate(scu) / 2;
34527881d20Sryan_chen 		break;
34627881d20Sryan_chen 	case 2:
34727881d20Sryan_chen 		clk_in = ast2600_get_apll_rate(scu);
34827881d20Sryan_chen 		break;
34927881d20Sryan_chen 	case 3:
35027881d20Sryan_chen 		clk_in = ast2600_get_hclk(scu);
35127881d20Sryan_chen 		break;
35227881d20Sryan_chen 	}
35327881d20Sryan_chen 
35427881d20Sryan_chen 	return clk_in;
35527881d20Sryan_chen }
35627881d20Sryan_chen 
3572e195992Sryan_chen static u32 ast2600_get_uart_uxclk_rate(struct ast2600_scu *scu)
35827881d20Sryan_chen {
3592e195992Sryan_chen 	u32 clk_in = ast2600_get_uxclk_in_rate(scu);
36027881d20Sryan_chen 	u32 div_reg = readl(&scu->uart_24m_ref_uxclk);
36127881d20Sryan_chen 	unsigned int mult, div;
36227881d20Sryan_chen 
36327881d20Sryan_chen 	u32 n = (div_reg >> 8) & 0x3ff;
36427881d20Sryan_chen 	u32 r = div_reg & 0xff;
36527881d20Sryan_chen 
36627881d20Sryan_chen 	mult = r;
3672e195992Sryan_chen 	div = (n * 2);
36827881d20Sryan_chen 	return (clk_in * mult) / div;
36927881d20Sryan_chen }
37027881d20Sryan_chen 
3712e195992Sryan_chen static u32 ast2600_get_uart_huxclk_rate(struct ast2600_scu *scu)
37227881d20Sryan_chen {
3732e195992Sryan_chen 	u32 clk_in = ast2600_get_huxclk_in_rate(scu);
37427881d20Sryan_chen 	u32 div_reg = readl(&scu->uart_24m_ref_huxclk);
37527881d20Sryan_chen 
37627881d20Sryan_chen 	unsigned int mult, div;
37727881d20Sryan_chen 
37827881d20Sryan_chen 	u32 n = (div_reg >> 8) & 0x3ff;
37927881d20Sryan_chen 	u32 r = div_reg & 0xff;
38027881d20Sryan_chen 
38127881d20Sryan_chen 	mult = r;
3822e195992Sryan_chen 	div = (n * 2);
38327881d20Sryan_chen 	return (clk_in * mult) / div;
38427881d20Sryan_chen }
38527881d20Sryan_chen 
386f51926eeSryan_chen static u32 ast2600_get_sdio_clk_rate(struct ast2600_scu *scu)
387f51926eeSryan_chen {
388f51926eeSryan_chen 	u32 clkin = 0;
389f51926eeSryan_chen 	u32 clk_sel = readl(&scu->clk_sel4);
390f51926eeSryan_chen 	u32 div = (clk_sel >> 28) & 0x7;
391f51926eeSryan_chen 
392ed3899c5SRyan Chen 	if (clk_sel & BIT(8))
393f51926eeSryan_chen 		clkin = ast2600_get_apll_rate(scu);
394ed3899c5SRyan Chen 	else
39510069884Sryan_chen 		clkin = ast2600_get_hclk(scu);
396ed3899c5SRyan Chen 
397f51926eeSryan_chen 	div = (div + 1) << 1;
398f51926eeSryan_chen 
399f51926eeSryan_chen 	return (clkin / div);
400f51926eeSryan_chen }
401f51926eeSryan_chen 
402f51926eeSryan_chen static u32 ast2600_get_emmc_clk_rate(struct ast2600_scu *scu)
403f51926eeSryan_chen {
404bbbfb0c5Sryan_chen 	u32 clkin = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL);
405f51926eeSryan_chen 	u32 clk_sel = readl(&scu->clk_sel1);
406f51926eeSryan_chen 	u32 div = (clk_sel >> 12) & 0x7;
407f51926eeSryan_chen 
408f51926eeSryan_chen 	div = (div + 1) << 2;
409f51926eeSryan_chen 
410f51926eeSryan_chen 	return (clkin / div);
411f51926eeSryan_chen }
412f51926eeSryan_chen 
413f51926eeSryan_chen static u32 ast2600_get_uart_clk_rate(struct ast2600_scu *scu, int uart_idx)
41427881d20Sryan_chen {
41527881d20Sryan_chen 	u32 uart_sel = readl(&scu->clk_sel4);
41627881d20Sryan_chen 	u32 uart_sel5 = readl(&scu->clk_sel5);
41727881d20Sryan_chen 	ulong uart_clk = 0;
41827881d20Sryan_chen 
41927881d20Sryan_chen 	switch (uart_idx) {
42027881d20Sryan_chen 	case 1:
42127881d20Sryan_chen 	case 2:
42227881d20Sryan_chen 	case 3:
42327881d20Sryan_chen 	case 4:
42427881d20Sryan_chen 	case 6:
42527881d20Sryan_chen 		if (uart_sel & BIT(uart_idx - 1))
4262e195992Sryan_chen 			uart_clk = ast2600_get_uart_huxclk_rate(scu);
427550e691bSryan_chen 		else
4282e195992Sryan_chen 			uart_clk = ast2600_get_uart_uxclk_rate(scu);
42927881d20Sryan_chen 		break;
43027881d20Sryan_chen 	case 5: //24mhz is come form usb phy 48Mhz
43127881d20Sryan_chen 	{
43227881d20Sryan_chen 		u8 uart5_clk_sel = 0;
43327881d20Sryan_chen 		//high bit
43427881d20Sryan_chen 		if (readl(&scu->misc_ctrl1) & BIT(12))
43527881d20Sryan_chen 			uart5_clk_sel = 0x2;
43627881d20Sryan_chen 		else
43727881d20Sryan_chen 			uart5_clk_sel = 0x0;
438550e691bSryan_chen 
43927881d20Sryan_chen 		if (readl(&scu->clk_sel2) & BIT(14))
44027881d20Sryan_chen 			uart5_clk_sel |= 0x1;
441550e691bSryan_chen 
44227881d20Sryan_chen 		switch (uart5_clk_sel) {
44327881d20Sryan_chen 		case 0:
44427881d20Sryan_chen 			uart_clk = 24000000;
44527881d20Sryan_chen 			break;
44627881d20Sryan_chen 		case 1:
447def99fcbSryan_chen 			uart_clk = 192000000;
44827881d20Sryan_chen 			break;
44927881d20Sryan_chen 		case 2:
45027881d20Sryan_chen 			uart_clk = 24000000 / 13;
45127881d20Sryan_chen 			break;
45227881d20Sryan_chen 		case 3:
45327881d20Sryan_chen 			uart_clk = 192000000 / 13;
45427881d20Sryan_chen 			break;
45527881d20Sryan_chen 		}
4565d05f4fcSRyan Chen 	} break;
45727881d20Sryan_chen 	case 7:
45827881d20Sryan_chen 	case 8:
45927881d20Sryan_chen 	case 9:
46027881d20Sryan_chen 	case 10:
46127881d20Sryan_chen 	case 11:
46227881d20Sryan_chen 	case 12:
46327881d20Sryan_chen 	case 13:
46427881d20Sryan_chen 		if (uart_sel5 & BIT(uart_idx - 1))
4652e195992Sryan_chen 			uart_clk = ast2600_get_uart_huxclk_rate(scu);
46627881d20Sryan_chen 		else
4672e195992Sryan_chen 			uart_clk = ast2600_get_uart_uxclk_rate(scu);
46827881d20Sryan_chen 		break;
46927881d20Sryan_chen 	}
47027881d20Sryan_chen 
47127881d20Sryan_chen 	return uart_clk;
472550e691bSryan_chen }
473550e691bSryan_chen 
474feb42054Sryan_chen static ulong ast2600_clk_get_rate(struct clk *clk)
475feb42054Sryan_chen {
476feb42054Sryan_chen 	struct ast2600_clk_priv *priv = dev_get_priv(clk->dev);
477feb42054Sryan_chen 	ulong rate = 0;
478feb42054Sryan_chen 
479feb42054Sryan_chen 	switch (clk->id) {
480feb42054Sryan_chen 	case ASPEED_CLK_HPLL:
481bbbfb0c5Sryan_chen 	case ASPEED_CLK_EPLL:
482bbbfb0c5Sryan_chen 	case ASPEED_CLK_DPLL:
483d812df15Sryan_chen 	case ASPEED_CLK_MPLL:
484bbbfb0c5Sryan_chen 		rate = ast2600_get_pll_rate(priv->scu, clk->id);
485d812df15Sryan_chen 		break;
486feb42054Sryan_chen 	case ASPEED_CLK_AHB:
487feb42054Sryan_chen 		rate = ast2600_get_hclk(priv->scu);
488feb42054Sryan_chen 		break;
4896fa1ef3dSryan_chen 	case ASPEED_CLK_APB1:
4906fa1ef3dSryan_chen 		rate = ast2600_get_pclk1(priv->scu);
4916fa1ef3dSryan_chen 		break;
4926fa1ef3dSryan_chen 	case ASPEED_CLK_APB2:
4936fa1ef3dSryan_chen 		rate = ast2600_get_pclk2(priv->scu);
494feb42054Sryan_chen 		break;
495bbbfb0c5Sryan_chen 	case ASPEED_CLK_APLL:
496bbbfb0c5Sryan_chen 		rate = ast2600_get_apll_rate(priv->scu);
497bbbfb0c5Sryan_chen 		break;
498feb42054Sryan_chen 	case ASPEED_CLK_GATE_UART1CLK:
499feb42054Sryan_chen 		rate = ast2600_get_uart_clk_rate(priv->scu, 1);
500feb42054Sryan_chen 		break;
501feb42054Sryan_chen 	case ASPEED_CLK_GATE_UART2CLK:
502feb42054Sryan_chen 		rate = ast2600_get_uart_clk_rate(priv->scu, 2);
503feb42054Sryan_chen 		break;
504feb42054Sryan_chen 	case ASPEED_CLK_GATE_UART3CLK:
505feb42054Sryan_chen 		rate = ast2600_get_uart_clk_rate(priv->scu, 3);
506feb42054Sryan_chen 		break;
507feb42054Sryan_chen 	case ASPEED_CLK_GATE_UART4CLK:
508feb42054Sryan_chen 		rate = ast2600_get_uart_clk_rate(priv->scu, 4);
509feb42054Sryan_chen 		break;
510feb42054Sryan_chen 	case ASPEED_CLK_GATE_UART5CLK:
511feb42054Sryan_chen 		rate = ast2600_get_uart_clk_rate(priv->scu, 5);
512feb42054Sryan_chen 		break;
513c304f173Sryan_chen 	case ASPEED_CLK_BCLK:
514c304f173Sryan_chen 		rate = ast2600_get_bclk_rate(priv->scu);
515c304f173Sryan_chen 		break;
516f51926eeSryan_chen 	case ASPEED_CLK_SDIO:
517f51926eeSryan_chen 		rate = ast2600_get_sdio_clk_rate(priv->scu);
518f51926eeSryan_chen 		break;
519f51926eeSryan_chen 	case ASPEED_CLK_EMMC:
520f51926eeSryan_chen 		rate = ast2600_get_emmc_clk_rate(priv->scu);
521f51926eeSryan_chen 		break;
5222e195992Sryan_chen 	case ASPEED_CLK_UARTX:
5232e195992Sryan_chen 		rate = ast2600_get_uart_uxclk_rate(priv->scu);
5242e195992Sryan_chen 		break;
5250998ddefSryan_chen 	case ASPEED_CLK_HUARTX:
5262e195992Sryan_chen 		rate = ast2600_get_uart_huxclk_rate(priv->scu);
5272e195992Sryan_chen 		break;
528feb42054Sryan_chen 	default:
529d812df15Sryan_chen 		pr_debug("can't get clk rate\n");
530feb42054Sryan_chen 		return -ENOENT;
531feb42054Sryan_chen 	}
532feb42054Sryan_chen 
533feb42054Sryan_chen 	return rate;
534feb42054Sryan_chen }
535feb42054Sryan_chen 
536577fcdaeSDylan Hung /**
537577fcdaeSDylan Hung  * @brief	lookup PLL divider config by input/output rate
538577fcdaeSDylan Hung  * @param[in]	*pll - PLL descriptor
539577fcdaeSDylan Hung  * @return	true - if PLL divider config is found, false - else
540a8fc7648SRyan Chen  * The function caller shall fill "pll->in" and "pll->out",
541a8fc7648SRyan Chen  * then this function will search the lookup table
542a8fc7648SRyan Chen  * to find a valid PLL divider configuration.
543550e691bSryan_chen  */
544577fcdaeSDylan Hung static bool ast2600_search_clock_config(struct ast2600_pll_desc *pll)
545550e691bSryan_chen {
546577fcdaeSDylan Hung 	u32 i;
547577fcdaeSDylan Hung 	bool is_found = false;
548550e691bSryan_chen 
549577fcdaeSDylan Hung 	for (i = 0; i < ARRAY_SIZE(ast2600_pll_lookup); i++) {
550577fcdaeSDylan Hung 		const struct ast2600_pll_desc *def_cfg = &ast2600_pll_lookup[i];
551ed3899c5SRyan Chen 
552ed3899c5SRyan Chen 		if (def_cfg->in == pll->in && def_cfg->out == pll->out) {
553577fcdaeSDylan Hung 			is_found = true;
554577fcdaeSDylan Hung 			pll->cfg.reg.w = def_cfg->cfg.reg.w;
555577fcdaeSDylan Hung 			pll->cfg.ext_reg = def_cfg->cfg.ext_reg;
556577fcdaeSDylan Hung 			break;
557550e691bSryan_chen 		}
558550e691bSryan_chen 	}
559577fcdaeSDylan Hung 	return is_found;
560550e691bSryan_chen }
561ed3899c5SRyan Chen 
562fd52be0bSDylan Hung static u32 ast2600_configure_pll(struct ast2600_scu *scu,
563fd52be0bSDylan Hung 				 struct ast2600_pll_cfg *p_cfg, int pll_idx)
564fd52be0bSDylan Hung {
565fd52be0bSDylan Hung 	u32 addr, addr_ext;
566fd52be0bSDylan Hung 	u32 reg;
567550e691bSryan_chen 
568fd52be0bSDylan Hung 	switch (pll_idx) {
569fd52be0bSDylan Hung 	case ASPEED_CLK_HPLL:
570fd52be0bSDylan Hung 		addr = (u32)(&scu->h_pll_param);
571fd52be0bSDylan Hung 		addr_ext = (u32)(&scu->h_pll_ext_param);
572fd52be0bSDylan Hung 		break;
573fd52be0bSDylan Hung 	case ASPEED_CLK_MPLL:
574fd52be0bSDylan Hung 		addr = (u32)(&scu->m_pll_param);
575fd52be0bSDylan Hung 		addr_ext = (u32)(&scu->m_pll_ext_param);
576fd52be0bSDylan Hung 		break;
577fd52be0bSDylan Hung 	case ASPEED_CLK_DPLL:
578fd52be0bSDylan Hung 		addr = (u32)(&scu->d_pll_param);
579fd52be0bSDylan Hung 		addr_ext = (u32)(&scu->d_pll_ext_param);
580fd52be0bSDylan Hung 		break;
581fd52be0bSDylan Hung 	case ASPEED_CLK_EPLL:
582fd52be0bSDylan Hung 		addr = (u32)(&scu->e_pll_param);
583fd52be0bSDylan Hung 		addr_ext = (u32)(&scu->e_pll_ext_param);
584fd52be0bSDylan Hung 		break;
585fd52be0bSDylan Hung 	default:
586fd52be0bSDylan Hung 		debug("unknown PLL index\n");
587fd52be0bSDylan Hung 		return 1;
588fd52be0bSDylan Hung 	}
589fd52be0bSDylan Hung 
590fd52be0bSDylan Hung 	p_cfg->reg.b.bypass = 0;
591fd52be0bSDylan Hung 	p_cfg->reg.b.off = 1;
592fd52be0bSDylan Hung 	p_cfg->reg.b.reset = 1;
593fd52be0bSDylan Hung 
594fd52be0bSDylan Hung 	reg = readl(addr);
595fd52be0bSDylan Hung 	reg &= ~GENMASK(25, 0);
596fd52be0bSDylan Hung 	reg |= p_cfg->reg.w;
597fd52be0bSDylan Hung 	writel(reg, addr);
598fd52be0bSDylan Hung 
599fd52be0bSDylan Hung 	/* write extend parameter */
600fd52be0bSDylan Hung 	writel(p_cfg->ext_reg, addr_ext);
601fd52be0bSDylan Hung 	udelay(100);
602fd52be0bSDylan Hung 	p_cfg->reg.b.off = 0;
603fd52be0bSDylan Hung 	p_cfg->reg.b.reset = 0;
604fd52be0bSDylan Hung 	reg &= ~GENMASK(25, 0);
605fd52be0bSDylan Hung 	reg |= p_cfg->reg.w;
606fd52be0bSDylan Hung 	writel(reg, addr);
607ed3899c5SRyan Chen 	while (!(readl(addr_ext) & BIT(31)))
608ed3899c5SRyan Chen 		;
609fd52be0bSDylan Hung 
610fd52be0bSDylan Hung 	return 0;
611fd52be0bSDylan Hung }
612ed3899c5SRyan Chen 
613feb42054Sryan_chen static u32 ast2600_configure_ddr(struct ast2600_scu *scu, ulong rate)
614550e691bSryan_chen {
615577fcdaeSDylan Hung 	struct ast2600_pll_desc mpll;
616550e691bSryan_chen 
617577fcdaeSDylan Hung 	mpll.in = AST2600_CLK_IN;
618577fcdaeSDylan Hung 	mpll.out = rate;
619f27685ebSRyan Chen 	if (ast2600_search_clock_config(&mpll) == false) {
620577fcdaeSDylan Hung 		printf("error!! unable to find valid DDR clock setting\n");
621577fcdaeSDylan Hung 		return 0;
622577fcdaeSDylan Hung 	}
623ed3899c5SRyan Chen 	ast2600_configure_pll(scu, &mpll.cfg, ASPEED_CLK_MPLL);
624577fcdaeSDylan Hung 
625cc476ffcSDylan Hung 	return ast2600_get_pll_rate(scu, ASPEED_CLK_MPLL);
626d6e349c7Sryan_chen }
627d6e349c7Sryan_chen 
628d6e349c7Sryan_chen static ulong ast2600_clk_set_rate(struct clk *clk, ulong rate)
629550e691bSryan_chen {
630f0d895afSryan_chen 	struct ast2600_clk_priv *priv = dev_get_priv(clk->dev);
631550e691bSryan_chen 	ulong new_rate;
632ed3899c5SRyan Chen 
633550e691bSryan_chen 	switch (clk->id) {
634f0d895afSryan_chen 	case ASPEED_CLK_MPLL:
635feb42054Sryan_chen 		new_rate = ast2600_configure_ddr(priv->scu, rate);
636550e691bSryan_chen 		break;
637550e691bSryan_chen 	default:
638550e691bSryan_chen 		return -ENOENT;
639550e691bSryan_chen 	}
640550e691bSryan_chen 
641550e691bSryan_chen 	return new_rate;
642550e691bSryan_chen }
643feb42054Sryan_chen 
644f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC1	(20)
645f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC2	(21)
646f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC3	(20)
647f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC4	(21)
648f9aa0ee1Sryan_chen 
649cc476ffcSDylan Hung static u32 ast2600_configure_mac12_clk(struct ast2600_scu *scu)
650cc476ffcSDylan Hung {
651eff28274SJohnny Huang 	/* scu340[25:0]: 1G default delay */
652eff28274SJohnny Huang 	clrsetbits_le32(&scu->mac12_clk_delay, GENMASK(25, 0),
653eff28274SJohnny Huang 			MAC_DEF_DELAY_1G);
6544760b3f8SDylan Hung 
6554760b3f8SDylan Hung 	/* set 100M/10M default delay */
6564760b3f8SDylan Hung 	writel(MAC_DEF_DELAY_100M, &scu->mac12_clk_delay_100M);
6574760b3f8SDylan Hung 	writel(MAC_DEF_DELAY_10M, &scu->mac12_clk_delay_10M);
658cc476ffcSDylan Hung 
659ed30249cSDylan Hung 	/* MAC AHB = HPLL / 6 */
660eff28274SJohnny Huang 	clrsetbits_le32(&scu->clk_sel1, GENMASK(18, 16), (0x2 << 16));
661894c19cfSDylan Hung 
662cc476ffcSDylan Hung 	return 0;
663cc476ffcSDylan Hung }
664cc476ffcSDylan Hung 
66554f9cba1SDylan Hung static u32 ast2600_configure_mac34_clk(struct ast2600_scu *scu)
66654f9cba1SDylan Hung {
66754f9cba1SDylan Hung 	/*
668eff28274SJohnny Huang 	 * scu350[31]   RGMII 125M source: 0 = from IO pin
669eff28274SJohnny Huang 	 * scu350[25:0] MAC 1G delay
67054f9cba1SDylan Hung 	 */
671eff28274SJohnny Huang 	clrsetbits_le32(&scu->mac34_clk_delay, (BIT(31) | GENMASK(25, 0)),
672eff28274SJohnny Huang 			MAC34_DEF_DELAY_1G);
67354f9cba1SDylan Hung 	writel(MAC34_DEF_DELAY_100M, &scu->mac34_clk_delay_100M);
67454f9cba1SDylan Hung 	writel(MAC34_DEF_DELAY_10M, &scu->mac34_clk_delay_10M);
67554f9cba1SDylan Hung 
676eff28274SJohnny Huang 	/*
677eff28274SJohnny Huang 	 * clock source seletion and divider
678eff28274SJohnny Huang 	 * scu310[26:24] : MAC AHB bus clock = HCLK / 2
679eff28274SJohnny Huang 	 * scu310[18:16] : RMII 50M = HCLK_200M / 4
680eff28274SJohnny Huang 	 */
681eff28274SJohnny Huang 	clrsetbits_le32(&scu->clk_sel4, (GENMASK(26, 24) | GENMASK(18, 16)),
682eff28274SJohnny Huang 			((0x0 << 24) | (0x3 << 16)));
68354f9cba1SDylan Hung 
684eff28274SJohnny Huang 	/*
685eff28274SJohnny Huang 	 * set driving strength
686eff28274SJohnny Huang 	 * scu458[3:2] : MAC4 driving strength
687eff28274SJohnny Huang 	 * scu458[1:0] : MAC3 driving strength
688eff28274SJohnny Huang 	 */
689eff28274SJohnny Huang 	clrsetbits_le32(&scu->pinmux_ctrl16, GENMASK(3, 0),
690a961159eSDylan Hung 			(0x3 << 2) | (0x3 << 0));
69154f9cba1SDylan Hung 
69254f9cba1SDylan Hung 	return 0;
69354f9cba1SDylan Hung }
694eff28274SJohnny Huang 
69554f9cba1SDylan Hung /**
6965b5c3d44SDylan Hung  * ast2600 RGMII clock source tree
69754f9cba1SDylan Hung  * 125M from external PAD -------->|\
69854f9cba1SDylan Hung  * HPLL -->|\                      | |---->RGMII 125M for MAC#1 & MAC#2
69954f9cba1SDylan Hung  *         | |---->| divider |---->|/                             +
70054f9cba1SDylan Hung  * EPLL -->|/                                                     |
70154f9cba1SDylan Hung  *                                                                |
702eff28274SJohnny Huang  * +---------<-----------|RGMIICK PAD output enable|<-------------+
70354f9cba1SDylan Hung  * |
704eff28274SJohnny Huang  * +--------------------------->|\
70554f9cba1SDylan Hung  *                              | |----> RGMII 125M for MAC#3 & MAC#4
706eff28274SJohnny Huang  * HCLK 200M ---->|divider|---->|/
707eff28274SJohnny Huang  * To simplify the control flow:
708eff28274SJohnny Huang  * 1. RGMII 1/2 always use EPLL as the internal clock source
709eff28274SJohnny Huang  * 2. RGMII 3/4 always use RGMIICK pad as the RGMII 125M source
710eff28274SJohnny Huang  * 125M from external PAD -------->|\
711eff28274SJohnny Huang  *                                 | |---->RGMII 125M for MAC#1 & MAC#2
712eff28274SJohnny Huang  *         EPLL---->| divider |--->|/                             +
713eff28274SJohnny Huang  *                                                                |
714eff28274SJohnny Huang  * +<--------------------|RGMIICK PAD output enable|<-------------+
715eff28274SJohnny Huang  * |
716eff28274SJohnny Huang  * +--------------------------->RGMII 125M for MAC#3 & MAC#4
717eff28274SJohnny Huang  */
718eff28274SJohnny Huang #define RGMIICK_SRC_PAD		0
719eff28274SJohnny Huang #define RGMIICK_SRC_EPLL	1 /* recommended */
720eff28274SJohnny Huang #define RGMIICK_SRC_HPLL	2
721eff28274SJohnny Huang 
722eff28274SJohnny Huang #define RGMIICK_DIV2	1
723eff28274SJohnny Huang #define RGMIICK_DIV3	2
724eff28274SJohnny Huang #define RGMIICK_DIV4	3
725eff28274SJohnny Huang #define RGMIICK_DIV5	4
726eff28274SJohnny Huang #define RGMIICK_DIV6	5
727eff28274SJohnny Huang #define RGMIICK_DIV7	6
728eff28274SJohnny Huang #define RGMIICK_DIV8	7 /* recommended */
729eff28274SJohnny Huang 
730eff28274SJohnny Huang #define RMIICK_DIV4		0
731eff28274SJohnny Huang #define RMIICK_DIV8		1
732eff28274SJohnny Huang #define RMIICK_DIV12	2
733eff28274SJohnny Huang #define RMIICK_DIV16	3
734eff28274SJohnny Huang #define RMIICK_DIV20	4 /* recommended */
735eff28274SJohnny Huang #define RMIICK_DIV24	5
736eff28274SJohnny Huang #define RMIICK_DIV28	6
737eff28274SJohnny Huang #define RMIICK_DIV32	7
738eff28274SJohnny Huang 
739eff28274SJohnny Huang struct ast2600_mac_clk_div {
740eff28274SJohnny Huang 	u32 src; /* 0=external PAD, 1=internal PLL */
741eff28274SJohnny Huang 	u32 fin; /* divider input speed */
742eff28274SJohnny Huang 	u32 n; /* 0=div2, 1=div2, 2=div3, 3=div4,...,7=div8 */
743eff28274SJohnny Huang 	u32 fout; /* fout = fin / n */
744eff28274SJohnny Huang };
745eff28274SJohnny Huang 
746eff28274SJohnny Huang struct ast2600_mac_clk_div rgmii_clk_defconfig = {
747eff28274SJohnny Huang 	.src = ASPEED_CLK_EPLL,
748eff28274SJohnny Huang 	.fin = 1000000000,
749eff28274SJohnny Huang 	.n = RGMIICK_DIV8,
750eff28274SJohnny Huang 	.fout = 125000000,
751eff28274SJohnny Huang };
752eff28274SJohnny Huang 
753eff28274SJohnny Huang struct ast2600_mac_clk_div rmii_clk_defconfig = {
754eff28274SJohnny Huang 	.src = ASPEED_CLK_EPLL,
755eff28274SJohnny Huang 	.fin = 1000000000,
756eff28274SJohnny Huang 	.n = RMIICK_DIV20,
757eff28274SJohnny Huang 	.fout = 50000000,
758eff28274SJohnny Huang };
759ed3899c5SRyan Chen 
760eff28274SJohnny Huang static void ast2600_init_mac_pll(struct ast2600_scu *p_scu,
761eff28274SJohnny Huang 				 struct ast2600_mac_clk_div *p_cfg)
762eff28274SJohnny Huang {
763eff28274SJohnny Huang 	struct ast2600_pll_desc pll;
764eff28274SJohnny Huang 
765eff28274SJohnny Huang 	pll.in = AST2600_CLK_IN;
766eff28274SJohnny Huang 	pll.out = p_cfg->fin;
767ed3899c5SRyan Chen 	if (ast2600_search_clock_config(&pll) == false) {
768ed3899c5SRyan Chen 		pr_err("unable to find valid ETHNET MAC clock setting\n");
7693f295164SRyan Chen 		debug("%s: pll cfg = 0x%08x 0x%08x\n", __func__, pll.cfg.reg.w,
7703f295164SRyan Chen 		      pll.cfg.ext_reg);
7713f295164SRyan Chen 		debug("%s: pll cfg = %02x %02x %02x\n", __func__,
7723f295164SRyan Chen 		      pll.cfg.reg.b.m, pll.cfg.reg.b.n, pll.cfg.reg.b.p);
773eff28274SJohnny Huang 		return;
774eff28274SJohnny Huang 	}
775ed3899c5SRyan Chen 	ast2600_configure_pll(p_scu, &pll.cfg, p_cfg->src);
776eff28274SJohnny Huang }
777eff28274SJohnny Huang 
778eff28274SJohnny Huang static void ast2600_init_rgmii_clk(struct ast2600_scu *p_scu,
779eff28274SJohnny Huang 				   struct ast2600_mac_clk_div *p_cfg)
780eff28274SJohnny Huang {
781eff28274SJohnny Huang 	u32 reg_304 = readl(&p_scu->clk_sel2);
782eff28274SJohnny Huang 	u32 reg_340 = readl(&p_scu->mac12_clk_delay);
783eff28274SJohnny Huang 	u32 reg_350 = readl(&p_scu->mac34_clk_delay);
784eff28274SJohnny Huang 
785eff28274SJohnny Huang 	reg_340 &= ~GENMASK(31, 29);
786eff28274SJohnny Huang 	/* scu340[28]: RGMIICK PAD output enable (to MAC 3/4) */
787eff28274SJohnny Huang 	reg_340 |= BIT(28);
7883f295164SRyan Chen 	if (p_cfg->src == ASPEED_CLK_EPLL || p_cfg->src == ASPEED_CLK_HPLL) {
789eff28274SJohnny Huang 		/*
790eff28274SJohnny Huang 		 * re-init PLL if the current PLL output frequency doesn't match
791eff28274SJohnny Huang 		 * the divider setting
792eff28274SJohnny Huang 		 */
793ed3899c5SRyan Chen 		if (p_cfg->fin != ast2600_get_pll_rate(p_scu, p_cfg->src))
794eff28274SJohnny Huang 			ast2600_init_mac_pll(p_scu, p_cfg);
795eff28274SJohnny Huang 		/* scu340[31]: select RGMII 125M from internal source */
796eff28274SJohnny Huang 		reg_340 |= BIT(31);
797eff28274SJohnny Huang 	}
798eff28274SJohnny Huang 
799eff28274SJohnny Huang 	reg_304 &= ~GENMASK(23, 20);
800eff28274SJohnny Huang 
801eff28274SJohnny Huang 	/* set clock divider */
802eff28274SJohnny Huang 	reg_304 |= (p_cfg->n & 0x7) << 20;
803eff28274SJohnny Huang 
804eff28274SJohnny Huang 	/* select internal clock source */
805ed3899c5SRyan Chen 	if (p_cfg->src == ASPEED_CLK_HPLL)
806eff28274SJohnny Huang 		reg_304 |= BIT(23);
807eff28274SJohnny Huang 
808eff28274SJohnny Huang 	/* RGMII 3/4 clock source select */
809eff28274SJohnny Huang 	reg_350 &= ~BIT(31);
810eff28274SJohnny Huang 
811eff28274SJohnny Huang 	writel(reg_304, &p_scu->clk_sel2);
812eff28274SJohnny Huang 	writel(reg_340, &p_scu->mac12_clk_delay);
813eff28274SJohnny Huang 	writel(reg_350, &p_scu->mac34_clk_delay);
814eff28274SJohnny Huang }
815eff28274SJohnny Huang 
816eff28274SJohnny Huang /**
8175b5c3d44SDylan Hung  * ast2600 RMII/NCSI clock source tree
8185b5c3d44SDylan Hung  * HPLL -->|\
8195b5c3d44SDylan Hung  *         | |---->| divider |----> RMII 50M for MAC#1 & MAC#2
8205b5c3d44SDylan Hung  * EPLL -->|/
8215b5c3d44SDylan Hung  * HCLK(SCLICLK)---->| divider |----> RMII 50M for MAC#3 & MAC#4
82254f9cba1SDylan Hung  */
823eff28274SJohnny Huang static void ast2600_init_rmii_clk(struct ast2600_scu *p_scu,
824eff28274SJohnny Huang 				  struct ast2600_mac_clk_div *p_cfg)
82554f9cba1SDylan Hung {
826eff28274SJohnny Huang 	u32 reg_304;
827eff28274SJohnny Huang 	u32 reg_310;
828eff28274SJohnny Huang 
8293f295164SRyan Chen 	if (p_cfg->src == ASPEED_CLK_EPLL || p_cfg->src == ASPEED_CLK_HPLL) {
830eff28274SJohnny Huang 		/*
831eff28274SJohnny Huang 		 * re-init PLL if the current PLL output frequency doesn't match
832eff28274SJohnny Huang 		 * the divider setting
833eff28274SJohnny Huang 		 */
834ed3899c5SRyan Chen 		if (p_cfg->fin != ast2600_get_pll_rate(p_scu, p_cfg->src))
835eff28274SJohnny Huang 			ast2600_init_mac_pll(p_scu, p_cfg);
836eff28274SJohnny Huang 	}
83754f9cba1SDylan Hung 
838eff28274SJohnny Huang 	reg_304 = readl(&p_scu->clk_sel2);
839eff28274SJohnny Huang 	reg_310 = readl(&p_scu->clk_sel4);
840eff28274SJohnny Huang 
841eff28274SJohnny Huang 	reg_304 &= ~GENMASK(19, 16);
842eff28274SJohnny Huang 
843eff28274SJohnny Huang 	/* set RMII 1/2 clock divider */
844eff28274SJohnny Huang 	reg_304 |= (p_cfg->n & 0x7) << 16;
845eff28274SJohnny Huang 
846eff28274SJohnny Huang 	/* RMII clock source selection */
847ed3899c5SRyan Chen 	if (p_cfg->src == ASPEED_CLK_HPLL)
848eff28274SJohnny Huang 		reg_304 |= BIT(19);
849eff28274SJohnny Huang 
850eff28274SJohnny Huang 	/* set RMII 3/4 clock divider */
851eff28274SJohnny Huang 	reg_310 &= ~GENMASK(18, 16);
852eff28274SJohnny Huang 	reg_310 |= (0x3 << 16);
853eff28274SJohnny Huang 
854eff28274SJohnny Huang 	writel(reg_304, &p_scu->clk_sel2);
855eff28274SJohnny Huang 	writel(reg_310, &p_scu->clk_sel4);
856eff28274SJohnny Huang }
857eff28274SJohnny Huang 
858f9aa0ee1Sryan_chen static u32 ast2600_configure_mac(struct ast2600_scu *scu, int index)
859f9aa0ee1Sryan_chen {
860f9aa0ee1Sryan_chen 	u32 reset_bit;
861f9aa0ee1Sryan_chen 	u32 clkstop_bit;
862f9aa0ee1Sryan_chen 
863f9aa0ee1Sryan_chen 	switch (index) {
864f9aa0ee1Sryan_chen 	case 1:
865f9aa0ee1Sryan_chen 		reset_bit = BIT(ASPEED_RESET_MAC1);
866f9aa0ee1Sryan_chen 		clkstop_bit = BIT(SCU_CLKSTOP_MAC1);
867f9aa0ee1Sryan_chen 		writel(reset_bit, &scu->sysreset_ctrl1);
868f9aa0ee1Sryan_chen 		udelay(100);
869f9aa0ee1Sryan_chen 		writel(clkstop_bit, &scu->clk_stop_clr_ctrl1);
870f9aa0ee1Sryan_chen 		mdelay(10);
871f9aa0ee1Sryan_chen 		writel(reset_bit, &scu->sysreset_clr_ctrl1);
872f9aa0ee1Sryan_chen 		break;
873f9aa0ee1Sryan_chen 	case 2:
874f9aa0ee1Sryan_chen 		reset_bit = BIT(ASPEED_RESET_MAC2);
875f9aa0ee1Sryan_chen 		clkstop_bit = BIT(SCU_CLKSTOP_MAC2);
876f9aa0ee1Sryan_chen 		writel(reset_bit, &scu->sysreset_ctrl1);
877f9aa0ee1Sryan_chen 		udelay(100);
878f9aa0ee1Sryan_chen 		writel(clkstop_bit, &scu->clk_stop_clr_ctrl1);
879f9aa0ee1Sryan_chen 		mdelay(10);
880f9aa0ee1Sryan_chen 		writel(reset_bit, &scu->sysreset_clr_ctrl1);
881f9aa0ee1Sryan_chen 		break;
882f9aa0ee1Sryan_chen 	case 3:
883f9aa0ee1Sryan_chen 		reset_bit = BIT(ASPEED_RESET_MAC3 - 32);
884f9aa0ee1Sryan_chen 		clkstop_bit = BIT(SCU_CLKSTOP_MAC3);
885f9aa0ee1Sryan_chen 		writel(reset_bit, &scu->sysreset_ctrl2);
886f9aa0ee1Sryan_chen 		udelay(100);
887f9aa0ee1Sryan_chen 		writel(clkstop_bit, &scu->clk_stop_clr_ctrl2);
888f9aa0ee1Sryan_chen 		mdelay(10);
889f9aa0ee1Sryan_chen 		writel(reset_bit, &scu->sysreset_clr_ctrl2);
890f9aa0ee1Sryan_chen 		break;
891f9aa0ee1Sryan_chen 	case 4:
892f9aa0ee1Sryan_chen 		reset_bit = BIT(ASPEED_RESET_MAC4 - 32);
893f9aa0ee1Sryan_chen 		clkstop_bit = BIT(SCU_CLKSTOP_MAC4);
894f9aa0ee1Sryan_chen 		writel(reset_bit, &scu->sysreset_ctrl2);
895f9aa0ee1Sryan_chen 		udelay(100);
896f9aa0ee1Sryan_chen 		writel(clkstop_bit, &scu->clk_stop_clr_ctrl2);
897f9aa0ee1Sryan_chen 		mdelay(10);
898f9aa0ee1Sryan_chen 		writel(reset_bit, &scu->sysreset_clr_ctrl2);
899f9aa0ee1Sryan_chen 		break;
900f9aa0ee1Sryan_chen 	default:
901f9aa0ee1Sryan_chen 		return -EINVAL;
902f9aa0ee1Sryan_chen 	}
903f9aa0ee1Sryan_chen 
904f9aa0ee1Sryan_chen 	return 0;
905f9aa0ee1Sryan_chen }
906550e691bSryan_chen 
907a8fc7648SRyan Chen #define SCU_CLK_ECC_RSA_FROM_HPLL_CLK	BIT(19)
908a8fc7648SRyan Chen #define SCU_CLK_ECC_RSA_CLK_MASK		GENMASK(27, 26)
909ed3899c5SRyan Chen #define SCU_CLK_ECC_RSA_CLK_DIV(x)		((x) << 26)
910a8fc7648SRyan Chen static void ast2600_configure_rsa_ecc_clk(struct ast2600_scu *scu)
911a8fc7648SRyan Chen {
912a8fc7648SRyan Chen 	u32 clk_sel = readl(&scu->clk_sel1);
913a8fc7648SRyan Chen 
914a8fc7648SRyan Chen 	/* Configure RSA clock = HPLL/3 */
915a8fc7648SRyan Chen 	clk_sel |= SCU_CLK_ECC_RSA_FROM_HPLL_CLK;
916a8fc7648SRyan Chen 	clk_sel &= ~SCU_CLK_ECC_RSA_CLK_MASK;
917a8fc7648SRyan Chen 	clk_sel |= SCU_CLK_ECC_RSA_CLK_DIV(2);
918a8fc7648SRyan Chen 
919a8fc7648SRyan Chen 	writel(clk_sel, &scu->clk_sel1);
920a8fc7648SRyan Chen }
921a8fc7648SRyan Chen 
922f51926eeSryan_chen #define SCU_CLKSTOP_SDIO 4
923f51926eeSryan_chen static ulong ast2600_enable_sdclk(struct ast2600_scu *scu)
924f51926eeSryan_chen {
925f51926eeSryan_chen 	u32 reset_bit;
926f51926eeSryan_chen 	u32 clkstop_bit;
927f51926eeSryan_chen 
928f51926eeSryan_chen 	reset_bit = BIT(ASPEED_RESET_SD - 32);
929f51926eeSryan_chen 	clkstop_bit = BIT(SCU_CLKSTOP_SDIO);
930f51926eeSryan_chen 
931fc9f12e6Sryan_chen 	writel(reset_bit, &scu->sysreset_ctrl2);
932fc9f12e6Sryan_chen 
933f51926eeSryan_chen 	udelay(100);
934f51926eeSryan_chen 	//enable clk
935f51926eeSryan_chen 	writel(clkstop_bit, &scu->clk_stop_clr_ctrl2);
936f51926eeSryan_chen 	mdelay(10);
937fc9f12e6Sryan_chen 	writel(reset_bit, &scu->sysreset_clr_ctrl2);
938f51926eeSryan_chen 
939f51926eeSryan_chen 	return 0;
940f51926eeSryan_chen }
941f51926eeSryan_chen 
942f51926eeSryan_chen #define SCU_CLKSTOP_EXTSD			31
943f51926eeSryan_chen #define SCU_CLK_SD_MASK				(0x7 << 28)
944ed3899c5SRyan Chen #define SCU_CLK_SD_DIV(x)			((x) << 28)
9452cd7cba2Sryan_chen #define SCU_CLK_SD_FROM_APLL_CLK	BIT(8)
946f51926eeSryan_chen 
947f51926eeSryan_chen static ulong ast2600_enable_extsdclk(struct ast2600_scu *scu)
948f51926eeSryan_chen {
949f51926eeSryan_chen 	u32 clk_sel = readl(&scu->clk_sel4);
950f51926eeSryan_chen 	u32 enableclk_bit;
9512cd7cba2Sryan_chen 	u32 rate = 0;
9522cd7cba2Sryan_chen 	u32 div = 0;
9532cd7cba2Sryan_chen 	int i = 0;
954f51926eeSryan_chen 
955f51926eeSryan_chen 	enableclk_bit = BIT(SCU_CLKSTOP_EXTSD);
956f51926eeSryan_chen 
957a8fc7648SRyan Chen 	/* ast2600 sd controller max clk is 200Mhz :
958a8fc7648SRyan Chen 	 * use apll for clock source 800/4 = 200 : controller max is 200mhz
959a8fc7648SRyan Chen 	 */
9602cd7cba2Sryan_chen 	rate = ast2600_get_apll_rate(scu);
9612cd7cba2Sryan_chen 	for (i = 0; i < 8; i++) {
9622cd7cba2Sryan_chen 		div = (i + 1) * 2;
9632cd7cba2Sryan_chen 		if ((rate / div) <= 200000000)
9642cd7cba2Sryan_chen 			break;
9652cd7cba2Sryan_chen 	}
966f51926eeSryan_chen 	clk_sel &= ~SCU_CLK_SD_MASK;
9672cd7cba2Sryan_chen 	clk_sel |= SCU_CLK_SD_DIV(i) | SCU_CLK_SD_FROM_APLL_CLK;
968f51926eeSryan_chen 	writel(clk_sel, &scu->clk_sel4);
969f51926eeSryan_chen 
970f51926eeSryan_chen 	//enable clk
971f51926eeSryan_chen 	setbits_le32(&scu->clk_sel4, enableclk_bit);
972f51926eeSryan_chen 
973f51926eeSryan_chen 	return 0;
974f51926eeSryan_chen }
975f51926eeSryan_chen 
976f51926eeSryan_chen #define SCU_CLKSTOP_EMMC 27
977f51926eeSryan_chen static ulong ast2600_enable_emmcclk(struct ast2600_scu *scu)
978f51926eeSryan_chen {
979f51926eeSryan_chen 	u32 reset_bit;
980f51926eeSryan_chen 	u32 clkstop_bit;
981f51926eeSryan_chen 
982f51926eeSryan_chen 	reset_bit = BIT(ASPEED_RESET_EMMC);
983f51926eeSryan_chen 	clkstop_bit = BIT(SCU_CLKSTOP_EMMC);
984f51926eeSryan_chen 
985fc9f12e6Sryan_chen 	writel(reset_bit, &scu->sysreset_ctrl1);
986f51926eeSryan_chen 	udelay(100);
987f51926eeSryan_chen 	//enable clk
988f51926eeSryan_chen 	writel(clkstop_bit, &scu->clk_stop_clr_ctrl1);
989f51926eeSryan_chen 	mdelay(10);
990fc9f12e6Sryan_chen 	writel(reset_bit, &scu->sysreset_clr_ctrl1);
991f51926eeSryan_chen 
992f51926eeSryan_chen 	return 0;
993f51926eeSryan_chen }
994f51926eeSryan_chen 
995f51926eeSryan_chen #define SCU_CLKSTOP_EXTEMMC			15
996f51926eeSryan_chen #define SCU_CLK_EMMC_MASK			(0x7 << 12)
997ed3899c5SRyan Chen #define SCU_CLK_EMMC_DIV(x)			((x) << 12)
998a8fc7648SRyan Chen #define SCU_CLK_EMMC_FROM_MPLL_CLK	BIT(11)
999f51926eeSryan_chen 
1000f51926eeSryan_chen static ulong ast2600_enable_extemmcclk(struct ast2600_scu *scu)
1001f51926eeSryan_chen {
100285d48d8cSryan_chen 	u32 revision_id = readl(&scu->chip_id1);
1003f51926eeSryan_chen 	u32 clk_sel = readl(&scu->clk_sel1);
1004ed3899c5SRyan Chen 	u32 enableclk_bit = BIT(SCU_CLKSTOP_EXTEMMC);
1005f4c4ddb1Sryan_chen 	u32 rate = 0;
1006f4c4ddb1Sryan_chen 	u32 div = 0;
1007f4c4ddb1Sryan_chen 	int i = 0;
1008f51926eeSryan_chen 
1009ed3899c5SRyan Chen 	/*
1010ed3899c5SRyan Chen 	 * ast2600 eMMC controller max clk is 200Mhz
1011ed3899c5SRyan Chen 	 * HPll->1/2->|\
1012ed3899c5SRyan Chen 	 *				|->SCU300[11]->SCU300[14:12][1/N] +
1013ed3899c5SRyan Chen 	 * MPLL------>|/								  |
1014ed3899c5SRyan Chen 	 * +----------------------------------------------+
1015ed3899c5SRyan Chen 	 * |
1016ed3899c5SRyan Chen 	 * +---------> EMMC12C[15:8][1/N]-> eMMC clk
1017a8fc7648SRyan Chen 	 */
101885d48d8cSryan_chen 	if (((revision_id & CHIP_REVISION_ID) >> 16)) {
10198c32294fSryan_chen 		//AST2600A1 : use mpll to be clk source
1020b0c30ea3Sryan_chen 		rate = ast2600_get_pll_rate(scu, ASPEED_CLK_MPLL);
1021b0c30ea3Sryan_chen 		for (i = 0; i < 8; i++) {
1022b0c30ea3Sryan_chen 			div = (i + 1) * 2;
1023b0c30ea3Sryan_chen 			if ((rate / div) <= 200000000)
1024b0c30ea3Sryan_chen 				break;
1025b0c30ea3Sryan_chen 		}
1026b0c30ea3Sryan_chen 
1027b0c30ea3Sryan_chen 		clk_sel &= ~SCU_CLK_EMMC_MASK;
10282cd7cba2Sryan_chen 		clk_sel |= SCU_CLK_EMMC_DIV(i) | SCU_CLK_EMMC_FROM_MPLL_CLK;
1029b0c30ea3Sryan_chen 		writel(clk_sel, &scu->clk_sel1);
1030b0c30ea3Sryan_chen 
1031b0c30ea3Sryan_chen 	} else {
10322cd7cba2Sryan_chen 		//AST2600A0 : use hpll to be clk source
1033f4c4ddb1Sryan_chen 		rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL);
1034f4c4ddb1Sryan_chen 
1035f4c4ddb1Sryan_chen 		for (i = 0; i < 8; i++) {
1036f4c4ddb1Sryan_chen 			div = (i + 1) * 4;
1037f4c4ddb1Sryan_chen 			if ((rate / div) <= 200000000)
1038f4c4ddb1Sryan_chen 				break;
1039f4c4ddb1Sryan_chen 		}
1040f4c4ddb1Sryan_chen 
1041f4c4ddb1Sryan_chen 		clk_sel &= ~SCU_CLK_EMMC_MASK;
1042f4c4ddb1Sryan_chen 		clk_sel |= SCU_CLK_EMMC_DIV(i);
1043f51926eeSryan_chen 		writel(clk_sel, &scu->clk_sel1);
1044b0c30ea3Sryan_chen 	}
1045f51926eeSryan_chen 	setbits_le32(&scu->clk_sel1, enableclk_bit);
1046f51926eeSryan_chen 
1047f51926eeSryan_chen 	return 0;
1048f51926eeSryan_chen }
1049f51926eeSryan_chen 
1050baf00c26Sryan_chen #define SCU_CLKSTOP_FSICLK 30
1051baf00c26Sryan_chen 
1052baf00c26Sryan_chen static ulong ast2600_enable_fsiclk(struct ast2600_scu *scu)
1053baf00c26Sryan_chen {
1054baf00c26Sryan_chen 	u32 reset_bit;
1055baf00c26Sryan_chen 	u32 clkstop_bit;
1056baf00c26Sryan_chen 
1057baf00c26Sryan_chen 	reset_bit = BIT(ASPEED_RESET_FSI % 32);
1058baf00c26Sryan_chen 	clkstop_bit = BIT(SCU_CLKSTOP_FSICLK);
1059baf00c26Sryan_chen 
1060baf00c26Sryan_chen 	/* The FSI clock is shared between masters. If it's already on
1061ed3899c5SRyan Chen 	 * don't touch it, as that will reset the existing master.
1062ed3899c5SRyan Chen 	 */
1063baf00c26Sryan_chen 	if (!(readl(&scu->clk_stop_ctrl2) & clkstop_bit)) {
1064baf00c26Sryan_chen 		debug("%s: already running, not touching it\n", __func__);
1065baf00c26Sryan_chen 		return 0;
1066baf00c26Sryan_chen 	}
1067baf00c26Sryan_chen 
1068baf00c26Sryan_chen 	writel(reset_bit, &scu->sysreset_ctrl2);
1069baf00c26Sryan_chen 	udelay(100);
1070baf00c26Sryan_chen 	writel(clkstop_bit, &scu->clk_stop_clr_ctrl2);
1071baf00c26Sryan_chen 	mdelay(10);
1072baf00c26Sryan_chen 	writel(reset_bit, &scu->sysreset_clr_ctrl2);
1073baf00c26Sryan_chen 
1074baf00c26Sryan_chen 	return 0;
1075baf00c26Sryan_chen }
1076baf00c26Sryan_chen 
1077b8ec5ceaSryan_chen static ulong ast2600_enable_usbahclk(struct ast2600_scu *scu)
1078b8ec5ceaSryan_chen {
1079b8ec5ceaSryan_chen 	u32 reset_bit;
1080b8ec5ceaSryan_chen 	u32 clkstop_bit;
1081b8ec5ceaSryan_chen 
1082b8ec5ceaSryan_chen 	reset_bit = BIT(ASPEED_RESET_EHCI_P1);
1083b8ec5ceaSryan_chen 	clkstop_bit = BIT(14);
1084b8ec5ceaSryan_chen 
1085b8ec5ceaSryan_chen 	writel(reset_bit, &scu->sysreset_ctrl1);
1086b8ec5ceaSryan_chen 	udelay(100);
1087b8ec5ceaSryan_chen 	writel(clkstop_bit, &scu->clk_stop_ctrl1);
1088b8ec5ceaSryan_chen 	mdelay(20);
1089b8ec5ceaSryan_chen 	writel(reset_bit, &scu->sysreset_clr_ctrl1);
1090b8ec5ceaSryan_chen 
1091b8ec5ceaSryan_chen 	return 0;
1092b8ec5ceaSryan_chen }
1093b8ec5ceaSryan_chen 
1094b8ec5ceaSryan_chen static ulong ast2600_enable_usbbhclk(struct ast2600_scu *scu)
1095b8ec5ceaSryan_chen {
1096b8ec5ceaSryan_chen 	u32 reset_bit;
1097b8ec5ceaSryan_chen 	u32 clkstop_bit;
1098b8ec5ceaSryan_chen 
1099b8ec5ceaSryan_chen 	reset_bit = BIT(ASPEED_RESET_EHCI_P2);
1100b8ec5ceaSryan_chen 	clkstop_bit = BIT(7);
1101b8ec5ceaSryan_chen 
1102b8ec5ceaSryan_chen 	writel(reset_bit, &scu->sysreset_ctrl1);
1103b8ec5ceaSryan_chen 	udelay(100);
1104b8ec5ceaSryan_chen 	writel(clkstop_bit, &scu->clk_stop_clr_ctrl1);
1105b8ec5ceaSryan_chen 	mdelay(20);
1106b8ec5ceaSryan_chen 
1107b8ec5ceaSryan_chen 	writel(reset_bit, &scu->sysreset_clr_ctrl1);
1108b8ec5ceaSryan_chen 
1109b8ec5ceaSryan_chen 	return 0;
1110b8ec5ceaSryan_chen }
1111b8ec5ceaSryan_chen 
1112d6e349c7Sryan_chen static int ast2600_clk_enable(struct clk *clk)
1113550e691bSryan_chen {
1114f0d895afSryan_chen 	struct ast2600_clk_priv *priv = dev_get_priv(clk->dev);
1115550e691bSryan_chen 
1116550e691bSryan_chen 	switch (clk->id) {
111786f91560Sryan_chen 	case ASPEED_CLK_GATE_MAC1CLK:
111886f91560Sryan_chen 		ast2600_configure_mac(priv->scu, 1);
1119550e691bSryan_chen 		break;
112086f91560Sryan_chen 	case ASPEED_CLK_GATE_MAC2CLK:
112186f91560Sryan_chen 		ast2600_configure_mac(priv->scu, 2);
1122550e691bSryan_chen 		break;
112377843939Sryan_chen 	case ASPEED_CLK_GATE_MAC3CLK:
112477843939Sryan_chen 		ast2600_configure_mac(priv->scu, 3);
112577843939Sryan_chen 		break;
112677843939Sryan_chen 	case ASPEED_CLK_GATE_MAC4CLK:
112777843939Sryan_chen 		ast2600_configure_mac(priv->scu, 4);
112877843939Sryan_chen 		break;
1129f51926eeSryan_chen 	case ASPEED_CLK_GATE_SDCLK:
1130f51926eeSryan_chen 		ast2600_enable_sdclk(priv->scu);
1131f51926eeSryan_chen 		break;
1132f51926eeSryan_chen 	case ASPEED_CLK_GATE_SDEXTCLK:
1133f51926eeSryan_chen 		ast2600_enable_extsdclk(priv->scu);
1134f51926eeSryan_chen 		break;
1135f51926eeSryan_chen 	case ASPEED_CLK_GATE_EMMCCLK:
1136f51926eeSryan_chen 		ast2600_enable_emmcclk(priv->scu);
1137f51926eeSryan_chen 		break;
1138f51926eeSryan_chen 	case ASPEED_CLK_GATE_EMMCEXTCLK:
1139f51926eeSryan_chen 		ast2600_enable_extemmcclk(priv->scu);
1140f51926eeSryan_chen 		break;
1141baf00c26Sryan_chen 	case ASPEED_CLK_GATE_FSICLK:
1142baf00c26Sryan_chen 		ast2600_enable_fsiclk(priv->scu);
1143baf00c26Sryan_chen 		break;
1144b8ec5ceaSryan_chen 	case ASPEED_CLK_GATE_USBPORT1CLK:
1145b8ec5ceaSryan_chen 		ast2600_enable_usbahclk(priv->scu);
1146b8ec5ceaSryan_chen 		break;
1147b8ec5ceaSryan_chen 	case ASPEED_CLK_GATE_USBPORT2CLK:
1148b8ec5ceaSryan_chen 		ast2600_enable_usbbhclk(priv->scu);
1149b8ec5ceaSryan_chen 		break;
1150550e691bSryan_chen 	default:
1151ed3899c5SRyan Chen 		pr_err("can't enable clk\n");
1152550e691bSryan_chen 		return -ENOENT;
1153550e691bSryan_chen 	}
1154550e691bSryan_chen 
1155550e691bSryan_chen 	return 0;
1156550e691bSryan_chen }
1157550e691bSryan_chen 
1158f9aa0ee1Sryan_chen struct clk_ops ast2600_clk_ops = {
1159d6e349c7Sryan_chen 	.get_rate = ast2600_clk_get_rate,
1160d6e349c7Sryan_chen 	.set_rate = ast2600_clk_set_rate,
1161d6e349c7Sryan_chen 	.enable = ast2600_clk_enable,
1162550e691bSryan_chen };
1163550e691bSryan_chen 
1164d6e349c7Sryan_chen static int ast2600_clk_probe(struct udevice *dev)
1165550e691bSryan_chen {
1166f0d895afSryan_chen 	struct ast2600_clk_priv *priv = dev_get_priv(dev);
116761ab9607Sryan_chen 	u32 uart_clk_source;
1168550e691bSryan_chen 
1169f0d895afSryan_chen 	priv->scu = devfdt_get_addr_ptr(dev);
1170f0d895afSryan_chen 	if (IS_ERR(priv->scu))
1171f0d895afSryan_chen 		return PTR_ERR(priv->scu);
1172550e691bSryan_chen 
11735d05f4fcSRyan Chen 	uart_clk_source = dev_read_u32_default(dev, "uart-clk-source", 0x0);
117461ab9607Sryan_chen 
117561ab9607Sryan_chen 	if (uart_clk_source) {
117656dd3e85Sryan_chen 		if (uart_clk_source & GENMASK(5, 0))
11775d05f4fcSRyan Chen 			setbits_le32(&priv->scu->clk_sel4,
11785d05f4fcSRyan Chen 				     uart_clk_source & GENMASK(5, 0));
117956dd3e85Sryan_chen 		if (uart_clk_source & GENMASK(12, 6))
11805d05f4fcSRyan Chen 			setbits_le32(&priv->scu->clk_sel5,
11815d05f4fcSRyan Chen 				     uart_clk_source & GENMASK(12, 6));
118261ab9607Sryan_chen 	}
118361ab9607Sryan_chen 
1184b89500a2SDylan Hung 	ast2600_init_rgmii_clk(priv->scu, &rgmii_clk_defconfig);
1185b89500a2SDylan Hung 	ast2600_init_rmii_clk(priv->scu, &rmii_clk_defconfig);
1186b89500a2SDylan Hung 	ast2600_configure_mac12_clk(priv->scu);
1187b89500a2SDylan Hung 	ast2600_configure_mac34_clk(priv->scu);
1188a8fc7648SRyan Chen 	ast2600_configure_rsa_ecc_clk(priv->scu);
1189fd0306aaSJohnny Huang 
1190550e691bSryan_chen 	return 0;
1191550e691bSryan_chen }
1192550e691bSryan_chen 
1193d6e349c7Sryan_chen static int ast2600_clk_bind(struct udevice *dev)
1194550e691bSryan_chen {
1195550e691bSryan_chen 	int ret;
1196550e691bSryan_chen 
1197550e691bSryan_chen 	/* The reset driver does not have a device node, so bind it here */
1198550e691bSryan_chen 	ret = device_bind_driver(gd->dm_root, "ast_sysreset", "reset", &dev);
1199550e691bSryan_chen 	if (ret)
1200550e691bSryan_chen 		debug("Warning: No reset driver: ret=%d\n", ret);
1201550e691bSryan_chen 
1202550e691bSryan_chen 	return 0;
1203550e691bSryan_chen }
1204550e691bSryan_chen 
1205d35ac78cSryan_chen struct aspeed_clks {
1206d35ac78cSryan_chen 	ulong id;
1207d35ac78cSryan_chen 	const char *name;
1208d35ac78cSryan_chen };
1209d35ac78cSryan_chen 
1210d35ac78cSryan_chen static struct aspeed_clks aspeed_clk_names[] = {
12115d05f4fcSRyan Chen 	{ ASPEED_CLK_HPLL, "hpll" },     { ASPEED_CLK_MPLL, "mpll" },
12125d05f4fcSRyan Chen 	{ ASPEED_CLK_APLL, "apll" },     { ASPEED_CLK_EPLL, "epll" },
12135d05f4fcSRyan Chen 	{ ASPEED_CLK_DPLL, "dpll" },     { ASPEED_CLK_AHB, "hclk" },
12145d05f4fcSRyan Chen 	{ ASPEED_CLK_APB1, "pclk1" },    { ASPEED_CLK_APB2, "pclk2" },
12155d05f4fcSRyan Chen 	{ ASPEED_CLK_BCLK, "bclk" },     { ASPEED_CLK_UARTX, "uxclk" },
1216def99fcbSryan_chen 	{ ASPEED_CLK_HUARTX, "huxclk" },
1217d35ac78cSryan_chen };
1218d35ac78cSryan_chen 
1219d35ac78cSryan_chen int soc_clk_dump(void)
1220d35ac78cSryan_chen {
1221d35ac78cSryan_chen 	struct udevice *dev;
1222d35ac78cSryan_chen 	struct clk clk;
1223d35ac78cSryan_chen 	unsigned long rate;
1224d35ac78cSryan_chen 	int i, ret;
1225d35ac78cSryan_chen 
12265d05f4fcSRyan Chen 	ret = uclass_get_device_by_driver(UCLASS_CLK, DM_GET_DRIVER(aspeed_scu),
12275d05f4fcSRyan Chen 					  &dev);
1228d35ac78cSryan_chen 	if (ret)
1229d35ac78cSryan_chen 		return ret;
1230d35ac78cSryan_chen 
1231d35ac78cSryan_chen 	printf("Clk\t\tHz\n");
1232d35ac78cSryan_chen 
1233d35ac78cSryan_chen 	for (i = 0; i < ARRAY_SIZE(aspeed_clk_names); i++) {
1234d35ac78cSryan_chen 		clk.id = aspeed_clk_names[i].id;
1235d35ac78cSryan_chen 		ret = clk_request(dev, &clk);
1236d35ac78cSryan_chen 		if (ret < 0) {
1237d35ac78cSryan_chen 			debug("%s clk_request() failed: %d\n", __func__, ret);
1238d35ac78cSryan_chen 			continue;
1239d35ac78cSryan_chen 		}
1240d35ac78cSryan_chen 
1241d35ac78cSryan_chen 		ret = clk_get_rate(&clk);
1242d35ac78cSryan_chen 		rate = ret;
1243d35ac78cSryan_chen 
1244d35ac78cSryan_chen 		clk_free(&clk);
1245d35ac78cSryan_chen 
1246d35ac78cSryan_chen 		if (ret == -ENOTSUPP) {
1247d35ac78cSryan_chen 			printf("clk ID %lu not supported yet\n",
1248d35ac78cSryan_chen 			       aspeed_clk_names[i].id);
1249d35ac78cSryan_chen 			continue;
1250d35ac78cSryan_chen 		}
1251d35ac78cSryan_chen 		if (ret < 0) {
12525d05f4fcSRyan Chen 			printf("%s %lu: get_rate err: %d\n", __func__,
12535d05f4fcSRyan Chen 			       aspeed_clk_names[i].id, ret);
1254d35ac78cSryan_chen 			continue;
1255d35ac78cSryan_chen 		}
1256d35ac78cSryan_chen 
12575d05f4fcSRyan Chen 		printf("%s(%3lu):\t%lu\n", aspeed_clk_names[i].name,
12585d05f4fcSRyan Chen 		       aspeed_clk_names[i].id, rate);
1259d35ac78cSryan_chen 	}
1260d35ac78cSryan_chen 
1261d35ac78cSryan_chen 	return 0;
1262d35ac78cSryan_chen }
1263d35ac78cSryan_chen 
1264d6e349c7Sryan_chen static const struct udevice_id ast2600_clk_ids[] = {
12655d05f4fcSRyan Chen 	{
12665d05f4fcSRyan Chen 		.compatible = "aspeed,ast2600-scu",
12675d05f4fcSRyan Chen 	},
1268550e691bSryan_chen 	{}
1269550e691bSryan_chen };
1270550e691bSryan_chen 
1271aa36597fSDylan Hung U_BOOT_DRIVER(aspeed_scu) = {
1272aa36597fSDylan Hung 	.name = "aspeed_scu",
1273550e691bSryan_chen 	.id = UCLASS_CLK,
1274d6e349c7Sryan_chen 	.of_match = ast2600_clk_ids,
1275f0d895afSryan_chen 	.priv_auto_alloc_size = sizeof(struct ast2600_clk_priv),
1276f9aa0ee1Sryan_chen 	.ops = &ast2600_clk_ops,
1277d6e349c7Sryan_chen 	.bind = ast2600_clk_bind,
1278d6e349c7Sryan_chen 	.probe = ast2600_clk_probe,
1279550e691bSryan_chen };
1280