1550e691bSryan_chen // SPDX-License-Identifier: GPL-2.0 2550e691bSryan_chen /* 3550e691bSryan_chen * Copyright (C) ASPEED Technology Inc. 4550e691bSryan_chen */ 5550e691bSryan_chen 6550e691bSryan_chen #include <common.h> 7550e691bSryan_chen #include <clk-uclass.h> 8550e691bSryan_chen #include <dm.h> 9550e691bSryan_chen #include <asm/io.h> 10550e691bSryan_chen #include <dm/lists.h> 1162a6bcbfSryan_chen #include <asm/arch/scu_ast2600.h> 12d6e349c7Sryan_chen #include <dt-bindings/clock/ast2600-clock.h> 1339283ea7Sryan_chen #include <dt-bindings/reset/ast2600-reset.h> 14550e691bSryan_chen 15550e691bSryan_chen /* 16a8fc7648SRyan Chen * MAC Clock Delay settings 17550e691bSryan_chen */ 18550e691bSryan_chen #define RGMII_TXCLK_ODLY 8 19550e691bSryan_chen #define RMII_RXCLK_IDLY 2 20550e691bSryan_chen 213dc90377SDylan Hung #define MAC_DEF_DELAY_1G 0x0041b75d 2275605a4bSDylan Hung #define MAC_DEF_DELAY_100M 0x00417410 2375605a4bSDylan Hung #define MAC_DEF_DELAY_10M 0x00417410 2454f9cba1SDylan Hung 253dc90377SDylan Hung #define MAC34_DEF_DELAY_1G 0x0010438a 2654f9cba1SDylan Hung #define MAC34_DEF_DELAY_100M 0x00104208 2754f9cba1SDylan Hung #define MAC34_DEF_DELAY_10M 0x00104208 284760b3f8SDylan Hung 29550e691bSryan_chen /* 30550e691bSryan_chen * TGMII Clock Duty constants, taken from Aspeed SDK 31550e691bSryan_chen */ 32550e691bSryan_chen #define RGMII2_TXCK_DUTY 0x66 33550e691bSryan_chen #define RGMII1_TXCK_DUTY 0x64 34550e691bSryan_chen #define D2PLL_DEFAULT_RATE (250 * 1000 * 1000) 3585d48d8cSryan_chen #define CHIP_REVISION_ID GENMASK(23, 16) 3685d48d8cSryan_chen 37550e691bSryan_chen DECLARE_GLOBAL_DATA_PTR; 38550e691bSryan_chen 39550e691bSryan_chen /* 40550e691bSryan_chen * Clock divider/multiplier configuration struct. 41550e691bSryan_chen * For H-PLL and M-PLL the formula is 42550e691bSryan_chen * (Output Frequency) = CLKIN * ((M + 1) / (N + 1)) / (P + 1) 43550e691bSryan_chen * M - Numerator 44550e691bSryan_chen * N - Denumerator 45550e691bSryan_chen * P - Post Divider 46550e691bSryan_chen * They have the same layout in their control register. 47550e691bSryan_chen * 48550e691bSryan_chen * D-PLL and D2-PLL have extra divider (OD + 1), which is not 49550e691bSryan_chen * yet needed and ignored by clock configurations. 50550e691bSryan_chen */ 51577fcdaeSDylan Hung union ast2600_pll_reg { 52577fcdaeSDylan Hung unsigned int w; 53577fcdaeSDylan Hung struct { 54fd52be0bSDylan Hung unsigned int m : 13; /* bit[12:0] */ 55fd52be0bSDylan Hung unsigned int n : 6; /* bit[18:13] */ 56fd52be0bSDylan Hung unsigned int p : 4; /* bit[22:19] */ 57fd52be0bSDylan Hung unsigned int off : 1; /* bit[23] */ 58fd52be0bSDylan Hung unsigned int bypass : 1; /* bit[24] */ 59fd52be0bSDylan Hung unsigned int reset : 1; /* bit[25] */ 60fd52be0bSDylan Hung unsigned int reserved : 6; /* bit[31:26] */ 61577fcdaeSDylan Hung } b; 62577fcdaeSDylan Hung }; 63577fcdaeSDylan Hung 64577fcdaeSDylan Hung struct ast2600_pll_cfg { 65577fcdaeSDylan Hung union ast2600_pll_reg reg; 66577fcdaeSDylan Hung unsigned int ext_reg; 67577fcdaeSDylan Hung }; 68577fcdaeSDylan Hung 69577fcdaeSDylan Hung struct ast2600_pll_desc { 70577fcdaeSDylan Hung u32 in; 71577fcdaeSDylan Hung u32 out; 72577fcdaeSDylan Hung struct ast2600_pll_cfg cfg; 73577fcdaeSDylan Hung }; 74577fcdaeSDylan Hung 75577fcdaeSDylan Hung static const struct ast2600_pll_desc ast2600_pll_lookup[] = { 76a8fc7648SRyan Chen { 775d05f4fcSRyan Chen .in = AST2600_CLK_IN, 785d05f4fcSRyan Chen .out = 400000000, 795d05f4fcSRyan Chen .cfg.reg.b.m = 95, 805d05f4fcSRyan Chen .cfg.reg.b.n = 2, 815d05f4fcSRyan Chen .cfg.reg.b.p = 1, 82577fcdaeSDylan Hung .cfg.ext_reg = 0x31, 83577fcdaeSDylan Hung }, 845d05f4fcSRyan Chen { .in = AST2600_CLK_IN, 855d05f4fcSRyan Chen .out = 200000000, 865d05f4fcSRyan Chen .cfg.reg.b.m = 127, 875d05f4fcSRyan Chen .cfg.reg.b.n = 0, 885d05f4fcSRyan Chen .cfg.reg.b.p = 15, 895d05f4fcSRyan Chen .cfg.ext_reg = 0x3f }, 905d05f4fcSRyan Chen { .in = AST2600_CLK_IN, 915d05f4fcSRyan Chen .out = 334000000, 925d05f4fcSRyan Chen .cfg.reg.b.m = 667, 935d05f4fcSRyan Chen .cfg.reg.b.n = 4, 945d05f4fcSRyan Chen .cfg.reg.b.p = 9, 955d05f4fcSRyan Chen .cfg.ext_reg = 0x14d }, 965d05f4fcSRyan Chen { .in = AST2600_CLK_IN, 975d05f4fcSRyan Chen .out = 1000000000, 985d05f4fcSRyan Chen .cfg.reg.b.m = 119, 995d05f4fcSRyan Chen .cfg.reg.b.n = 2, 1005d05f4fcSRyan Chen .cfg.reg.b.p = 0, 1015d05f4fcSRyan Chen .cfg.ext_reg = 0x3d }, 1025d05f4fcSRyan Chen { .in = AST2600_CLK_IN, 1035d05f4fcSRyan Chen .out = 50000000, 1045d05f4fcSRyan Chen .cfg.reg.b.m = 95, 1055d05f4fcSRyan Chen .cfg.reg.b.n = 2, 1065d05f4fcSRyan Chen .cfg.reg.b.p = 15, 1075d05f4fcSRyan Chen .cfg.ext_reg = 0x31 }, 108550e691bSryan_chen }; 109550e691bSryan_chen 110bbbfb0c5Sryan_chen extern u32 ast2600_get_pll_rate(struct ast2600_scu *scu, int pll_idx) 111550e691bSryan_chen { 112d6e349c7Sryan_chen u32 clkin = AST2600_CLK_IN; 113bbbfb0c5Sryan_chen u32 pll_reg = 0; 1149639db61Sryan_chen unsigned int mult, div = 1; 115550e691bSryan_chen 116bbbfb0c5Sryan_chen switch (pll_idx) { 117bbbfb0c5Sryan_chen case ASPEED_CLK_HPLL: 118bbbfb0c5Sryan_chen pll_reg = readl(&scu->h_pll_param); 119bbbfb0c5Sryan_chen break; 120bbbfb0c5Sryan_chen case ASPEED_CLK_MPLL: 121bbbfb0c5Sryan_chen pll_reg = readl(&scu->m_pll_param); 122bbbfb0c5Sryan_chen break; 123bbbfb0c5Sryan_chen case ASPEED_CLK_DPLL: 124bbbfb0c5Sryan_chen pll_reg = readl(&scu->d_pll_param); 125bbbfb0c5Sryan_chen break; 126bbbfb0c5Sryan_chen case ASPEED_CLK_EPLL: 127bbbfb0c5Sryan_chen pll_reg = readl(&scu->e_pll_param); 128bbbfb0c5Sryan_chen break; 129bbbfb0c5Sryan_chen } 130bbbfb0c5Sryan_chen if (pll_reg & BIT(24)) { 1319639db61Sryan_chen /* Pass through mode */ 132*ed3899c5SRyan Chen mult = 1; 133*ed3899c5SRyan Chen div = 1; 1349639db61Sryan_chen } else { 13575ced45aSDylan Hung union ast2600_pll_reg reg; 136*ed3899c5SRyan Chen /* F = 25Mhz * [(M + 2) / (n + 1)] / (p + 1) 137*ed3899c5SRyan Chen * HPLL Numerator (M) = fix 0x5F when SCU500[10]=1 138*ed3899c5SRyan Chen * Fixed 0xBF when SCU500[10]=0 and SCU500[8]=1 139*ed3899c5SRyan Chen * SCU200[12:0] (default 0x8F) when SCU510[10]=0 and SCU510[8]=0 140*ed3899c5SRyan Chen * HPLL Denumerator (N) = SCU200[18:13] (default 0x2) 141*ed3899c5SRyan Chen * HPLL Divider (P) = SCU200[22:19] (default 0x0) 142*ed3899c5SRyan Chen * HPLL Bandwidth Adj (NB) = fix 0x2F when SCU500[10]=1 143*ed3899c5SRyan Chen * Fixed 0x5F when SCU500[10]=0 and SCU500[8]=1 144*ed3899c5SRyan Chen * SCU204[11:0] (default 0x31) when SCU500[10]=0 and SCU500[8]=0 145e5c4f4dfSryan_chen */ 146*ed3899c5SRyan Chen reg.w = pll_reg; 147f27685ebSRyan Chen if (pll_idx == ASPEED_CLK_HPLL) { 148e5c4f4dfSryan_chen u32 hwstrap1 = readl(&scu->hwstrap1.hwstrap); 149*ed3899c5SRyan Chen 150*ed3899c5SRyan Chen if (hwstrap1 & BIT(10)) { 151e5c4f4dfSryan_chen reg.b.m = 0x5F; 152*ed3899c5SRyan Chen } else { 153e5c4f4dfSryan_chen if (hwstrap1 & BIT(8)) 154e5c4f4dfSryan_chen reg.b.m = 0xBF; 155a8fc7648SRyan Chen /* Otherwise keep default 0x8F */ 156e5c4f4dfSryan_chen } 157e5c4f4dfSryan_chen } 15875ced45aSDylan Hung mult = (reg.b.m + 1) / (reg.b.n + 1); 15975ced45aSDylan Hung div = (reg.b.p + 1); 1609639db61Sryan_chen } 161a8fc7648SRyan Chen 1629639db61Sryan_chen return ((clkin * mult) / div); 163550e691bSryan_chen } 164550e691bSryan_chen 1654f22e838Sryan_chen extern u32 ast2600_get_apll_rate(struct ast2600_scu *scu) 166550e691bSryan_chen { 16785d48d8cSryan_chen u32 hw_rev = readl(&scu->chip_id1); 168bbbfb0c5Sryan_chen u32 clkin = AST2600_CLK_IN; 16939283ea7Sryan_chen u32 apll_reg = readl(&scu->a_pll_param); 17039283ea7Sryan_chen unsigned int mult, div = 1; 171d6e349c7Sryan_chen 172a8fc7648SRyan Chen if (((hw_rev & CHIP_REVISION_ID) >> 16) >= 3) { 173a8fc7648SRyan Chen //after A2 version 17485d48d8cSryan_chen if (apll_reg & BIT(24)) { 17585d48d8cSryan_chen /* Pass through mode */ 176*ed3899c5SRyan Chen mult = 1; 177*ed3899c5SRyan Chen div = 1; 17885d48d8cSryan_chen } else { 17985d48d8cSryan_chen /* F = 25Mhz * [(m + 1) / (n + 1)] / (p + 1) */ 18085d48d8cSryan_chen u32 m = apll_reg & 0x1fff; 18185d48d8cSryan_chen u32 n = (apll_reg >> 13) & 0x3f; 18285d48d8cSryan_chen u32 p = (apll_reg >> 19) & 0xf; 18385d48d8cSryan_chen 18485d48d8cSryan_chen mult = (m + 1); 18585d48d8cSryan_chen div = (n + 1) * (p + 1); 18685d48d8cSryan_chen } 18785d48d8cSryan_chen 18885d48d8cSryan_chen } else { 18939283ea7Sryan_chen if (apll_reg & BIT(20)) { 190d6e349c7Sryan_chen /* Pass through mode */ 191*ed3899c5SRyan Chen mult = 1; 192*ed3899c5SRyan Chen div = 1; 193d6e349c7Sryan_chen } else { 194bbbfb0c5Sryan_chen /* F = 25Mhz * (2-od) * [(m + 2) / (n + 1)] */ 19539283ea7Sryan_chen u32 m = (apll_reg >> 5) & 0x3f; 19639283ea7Sryan_chen u32 od = (apll_reg >> 4) & 0x1; 19739283ea7Sryan_chen u32 n = apll_reg & 0xf; 198d6e349c7Sryan_chen 199bbbfb0c5Sryan_chen mult = (2 - od) * (m + 2); 200bbbfb0c5Sryan_chen div = n + 1; 201d6e349c7Sryan_chen } 20285d48d8cSryan_chen } 203a8fc7648SRyan Chen 204bbbfb0c5Sryan_chen return ((clkin * mult) / div); 20539283ea7Sryan_chen } 20639283ea7Sryan_chen 207d812df15Sryan_chen static u32 ast2600_a0_axi_ahb_div_table[] = { 2085d05f4fcSRyan Chen 2, 2095d05f4fcSRyan Chen 2, 2105d05f4fcSRyan Chen 3, 2115d05f4fcSRyan Chen 4, 212d812df15Sryan_chen }; 213d812df15Sryan_chen 21445e0908aSryan_chen static u32 ast2600_a1_axi_ahb_div0_table[] = { 2155d05f4fcSRyan Chen 3, 2165d05f4fcSRyan Chen 2, 2175d05f4fcSRyan Chen 3, 2185d05f4fcSRyan Chen 4, 21945e0908aSryan_chen }; 22045e0908aSryan_chen 22145e0908aSryan_chen static u32 ast2600_a1_axi_ahb_div1_table[] = { 2225d05f4fcSRyan Chen 3, 2235d05f4fcSRyan Chen 4, 2245d05f4fcSRyan Chen 6, 2255d05f4fcSRyan Chen 8, 226e29dc694Sryan_chen }; 227e29dc694Sryan_chen 228e29dc694Sryan_chen static u32 ast2600_a1_axi_ahb_default_table[] = { 229e29dc694Sryan_chen 3, 4, 3, 4, 2, 2, 2, 2, 230d812df15Sryan_chen }; 231d812df15Sryan_chen 232d812df15Sryan_chen static u32 ast2600_get_hclk(struct ast2600_scu *scu) 233d812df15Sryan_chen { 23485d48d8cSryan_chen u32 hw_rev = readl(&scu->chip_id1); 23545e0908aSryan_chen u32 hwstrap1 = readl(&scu->hwstrap1.hwstrap); 236d812df15Sryan_chen u32 axi_div = 1; 237d812df15Sryan_chen u32 ahb_div = 0; 238d812df15Sryan_chen u32 rate = 0; 239d812df15Sryan_chen 24085d48d8cSryan_chen if ((hw_rev & CHIP_REVISION_ID) >> 16) { 241a8fc7648SRyan Chen //After A0 24245e0908aSryan_chen if (hwstrap1 & BIT(16)) { 243a8fc7648SRyan Chen ast2600_a1_axi_ahb_div1_table[0] = 2445d05f4fcSRyan Chen ast2600_a1_axi_ahb_default_table[(hwstrap1 >> 8) & 2455d05f4fcSRyan Chen 0x3]; 246d812df15Sryan_chen axi_div = 1; 2475d05f4fcSRyan Chen ahb_div = 2485d05f4fcSRyan Chen ast2600_a1_axi_ahb_div1_table[(hwstrap1 >> 11) & 2495d05f4fcSRyan Chen 0x3]; 25045e0908aSryan_chen } else { 251a8fc7648SRyan Chen ast2600_a1_axi_ahb_div0_table[0] = 2525d05f4fcSRyan Chen ast2600_a1_axi_ahb_default_table[(hwstrap1 >> 8) & 2535d05f4fcSRyan Chen 0x3]; 254d812df15Sryan_chen axi_div = 2; 2555d05f4fcSRyan Chen ahb_div = 2565d05f4fcSRyan Chen ast2600_a1_axi_ahb_div0_table[(hwstrap1 >> 11) & 2575d05f4fcSRyan Chen 0x3]; 25845e0908aSryan_chen } 25945e0908aSryan_chen } else { 260a8fc7648SRyan Chen //A0 : fix axi = hpll / 2 26145e0908aSryan_chen axi_div = 2; 262d812df15Sryan_chen ahb_div = ast2600_a0_axi_ahb_div_table[(hwstrap1 >> 11) & 0x3]; 26345e0908aSryan_chen } 264bbbfb0c5Sryan_chen rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 265a8fc7648SRyan Chen 2662717883aSryan_chen return (rate / axi_div / ahb_div); 2672717883aSryan_chen } 2682717883aSryan_chen 269c304f173Sryan_chen static u32 ast2600_get_bclk_rate(struct ast2600_scu *scu) 270c304f173Sryan_chen { 271c304f173Sryan_chen u32 rate; 272c304f173Sryan_chen u32 bclk_sel = (readl(&scu->clk_sel1) >> 20) & 0x7; 273*ed3899c5SRyan Chen 274c304f173Sryan_chen rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 275c304f173Sryan_chen 276c304f173Sryan_chen return (rate / ((bclk_sel + 1) * 4)); 277c304f173Sryan_chen } 278c304f173Sryan_chen 2796fa1ef3dSryan_chen static u32 ast2600_hpll_pclk1_div_table[] = { 2802717883aSryan_chen 4, 8, 12, 16, 20, 24, 28, 32, 2812717883aSryan_chen }; 2822717883aSryan_chen 2836fa1ef3dSryan_chen static u32 ast2600_hpll_pclk2_div_table[] = { 2846fa1ef3dSryan_chen 2, 4, 6, 8, 10, 12, 14, 16, 2856fa1ef3dSryan_chen }; 2866fa1ef3dSryan_chen 2876fa1ef3dSryan_chen static u32 ast2600_get_pclk1(struct ast2600_scu *scu) 2882717883aSryan_chen { 2892717883aSryan_chen u32 clk_sel1 = readl(&scu->clk_sel1); 2906fa1ef3dSryan_chen u32 apb_div = ast2600_hpll_pclk1_div_table[((clk_sel1 >> 23) & 0x7)]; 291bbbfb0c5Sryan_chen u32 rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 2922717883aSryan_chen 2932717883aSryan_chen return (rate / apb_div); 294d812df15Sryan_chen } 295d812df15Sryan_chen 2966fa1ef3dSryan_chen static u32 ast2600_get_pclk2(struct ast2600_scu *scu) 2976fa1ef3dSryan_chen { 2986fa1ef3dSryan_chen u32 clk_sel4 = readl(&scu->clk_sel4); 2996fa1ef3dSryan_chen u32 apb_div = ast2600_hpll_pclk2_div_table[((clk_sel4 >> 9) & 0x7)]; 3006fa1ef3dSryan_chen u32 rate = ast2600_get_hclk(scu); 3016fa1ef3dSryan_chen 3026fa1ef3dSryan_chen return (rate / apb_div); 3036fa1ef3dSryan_chen } 3046fa1ef3dSryan_chen 3052e195992Sryan_chen static u32 ast2600_get_uxclk_in_rate(struct ast2600_scu *scu) 306d6e349c7Sryan_chen { 30727881d20Sryan_chen u32 clk_in = 0; 3082e195992Sryan_chen u32 uxclk_sel = readl(&scu->clk_sel5); 309550e691bSryan_chen 31027881d20Sryan_chen uxclk_sel &= 0x3; 31127881d20Sryan_chen switch (uxclk_sel) { 31227881d20Sryan_chen case 0: 31327881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu) / 4; 31427881d20Sryan_chen break; 31527881d20Sryan_chen case 1: 31627881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu) / 2; 31727881d20Sryan_chen break; 31827881d20Sryan_chen case 2: 31927881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu); 32027881d20Sryan_chen break; 32127881d20Sryan_chen case 3: 32227881d20Sryan_chen clk_in = ast2600_get_hclk(scu); 32327881d20Sryan_chen break; 32427881d20Sryan_chen } 325d6e349c7Sryan_chen 32627881d20Sryan_chen return clk_in; 32727881d20Sryan_chen } 32827881d20Sryan_chen 3292e195992Sryan_chen static u32 ast2600_get_huxclk_in_rate(struct ast2600_scu *scu) 33027881d20Sryan_chen { 33127881d20Sryan_chen u32 clk_in = 0; 3322e195992Sryan_chen u32 huclk_sel = readl(&scu->clk_sel5); 33327881d20Sryan_chen 33427881d20Sryan_chen huclk_sel = ((huclk_sel >> 3) & 0x3); 33527881d20Sryan_chen switch (huclk_sel) { 33627881d20Sryan_chen case 0: 33727881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu) / 4; 33827881d20Sryan_chen break; 33927881d20Sryan_chen case 1: 34027881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu) / 2; 34127881d20Sryan_chen break; 34227881d20Sryan_chen case 2: 34327881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu); 34427881d20Sryan_chen break; 34527881d20Sryan_chen case 3: 34627881d20Sryan_chen clk_in = ast2600_get_hclk(scu); 34727881d20Sryan_chen break; 34827881d20Sryan_chen } 34927881d20Sryan_chen 35027881d20Sryan_chen return clk_in; 35127881d20Sryan_chen } 35227881d20Sryan_chen 3532e195992Sryan_chen static u32 ast2600_get_uart_uxclk_rate(struct ast2600_scu *scu) 35427881d20Sryan_chen { 3552e195992Sryan_chen u32 clk_in = ast2600_get_uxclk_in_rate(scu); 35627881d20Sryan_chen u32 div_reg = readl(&scu->uart_24m_ref_uxclk); 35727881d20Sryan_chen unsigned int mult, div; 35827881d20Sryan_chen 35927881d20Sryan_chen u32 n = (div_reg >> 8) & 0x3ff; 36027881d20Sryan_chen u32 r = div_reg & 0xff; 36127881d20Sryan_chen 36227881d20Sryan_chen mult = r; 3632e195992Sryan_chen div = (n * 2); 36427881d20Sryan_chen return (clk_in * mult) / div; 36527881d20Sryan_chen } 36627881d20Sryan_chen 3672e195992Sryan_chen static u32 ast2600_get_uart_huxclk_rate(struct ast2600_scu *scu) 36827881d20Sryan_chen { 3692e195992Sryan_chen u32 clk_in = ast2600_get_huxclk_in_rate(scu); 37027881d20Sryan_chen u32 div_reg = readl(&scu->uart_24m_ref_huxclk); 37127881d20Sryan_chen 37227881d20Sryan_chen unsigned int mult, div; 37327881d20Sryan_chen 37427881d20Sryan_chen u32 n = (div_reg >> 8) & 0x3ff; 37527881d20Sryan_chen u32 r = div_reg & 0xff; 37627881d20Sryan_chen 37727881d20Sryan_chen mult = r; 3782e195992Sryan_chen div = (n * 2); 37927881d20Sryan_chen return (clk_in * mult) / div; 38027881d20Sryan_chen } 38127881d20Sryan_chen 382f51926eeSryan_chen static u32 ast2600_get_sdio_clk_rate(struct ast2600_scu *scu) 383f51926eeSryan_chen { 384f51926eeSryan_chen u32 clkin = 0; 385f51926eeSryan_chen u32 clk_sel = readl(&scu->clk_sel4); 386f51926eeSryan_chen u32 div = (clk_sel >> 28) & 0x7; 387f51926eeSryan_chen 388*ed3899c5SRyan Chen if (clk_sel & BIT(8)) 389f51926eeSryan_chen clkin = ast2600_get_apll_rate(scu); 390*ed3899c5SRyan Chen else 39110069884Sryan_chen clkin = ast2600_get_hclk(scu); 392*ed3899c5SRyan Chen 393f51926eeSryan_chen div = (div + 1) << 1; 394f51926eeSryan_chen 395f51926eeSryan_chen return (clkin / div); 396f51926eeSryan_chen } 397f51926eeSryan_chen 398f51926eeSryan_chen static u32 ast2600_get_emmc_clk_rate(struct ast2600_scu *scu) 399f51926eeSryan_chen { 400bbbfb0c5Sryan_chen u32 clkin = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 401f51926eeSryan_chen u32 clk_sel = readl(&scu->clk_sel1); 402f51926eeSryan_chen u32 div = (clk_sel >> 12) & 0x7; 403f51926eeSryan_chen 404f51926eeSryan_chen div = (div + 1) << 2; 405f51926eeSryan_chen 406f51926eeSryan_chen return (clkin / div); 407f51926eeSryan_chen } 408f51926eeSryan_chen 409f51926eeSryan_chen static u32 ast2600_get_uart_clk_rate(struct ast2600_scu *scu, int uart_idx) 41027881d20Sryan_chen { 41127881d20Sryan_chen u32 uart_sel = readl(&scu->clk_sel4); 41227881d20Sryan_chen u32 uart_sel5 = readl(&scu->clk_sel5); 41327881d20Sryan_chen ulong uart_clk = 0; 41427881d20Sryan_chen 41527881d20Sryan_chen switch (uart_idx) { 41627881d20Sryan_chen case 1: 41727881d20Sryan_chen case 2: 41827881d20Sryan_chen case 3: 41927881d20Sryan_chen case 4: 42027881d20Sryan_chen case 6: 42127881d20Sryan_chen if (uart_sel & BIT(uart_idx - 1)) 4222e195992Sryan_chen uart_clk = ast2600_get_uart_huxclk_rate(scu); 423550e691bSryan_chen else 4242e195992Sryan_chen uart_clk = ast2600_get_uart_uxclk_rate(scu); 42527881d20Sryan_chen break; 42627881d20Sryan_chen case 5: //24mhz is come form usb phy 48Mhz 42727881d20Sryan_chen { 42827881d20Sryan_chen u8 uart5_clk_sel = 0; 42927881d20Sryan_chen //high bit 43027881d20Sryan_chen if (readl(&scu->misc_ctrl1) & BIT(12)) 43127881d20Sryan_chen uart5_clk_sel = 0x2; 43227881d20Sryan_chen else 43327881d20Sryan_chen uart5_clk_sel = 0x0; 434550e691bSryan_chen 43527881d20Sryan_chen if (readl(&scu->clk_sel2) & BIT(14)) 43627881d20Sryan_chen uart5_clk_sel |= 0x1; 437550e691bSryan_chen 43827881d20Sryan_chen switch (uart5_clk_sel) { 43927881d20Sryan_chen case 0: 44027881d20Sryan_chen uart_clk = 24000000; 44127881d20Sryan_chen break; 44227881d20Sryan_chen case 1: 443def99fcbSryan_chen uart_clk = 192000000; 44427881d20Sryan_chen break; 44527881d20Sryan_chen case 2: 44627881d20Sryan_chen uart_clk = 24000000 / 13; 44727881d20Sryan_chen break; 44827881d20Sryan_chen case 3: 44927881d20Sryan_chen uart_clk = 192000000 / 13; 45027881d20Sryan_chen break; 45127881d20Sryan_chen } 4525d05f4fcSRyan Chen } break; 45327881d20Sryan_chen case 7: 45427881d20Sryan_chen case 8: 45527881d20Sryan_chen case 9: 45627881d20Sryan_chen case 10: 45727881d20Sryan_chen case 11: 45827881d20Sryan_chen case 12: 45927881d20Sryan_chen case 13: 46027881d20Sryan_chen if (uart_sel5 & BIT(uart_idx - 1)) 4612e195992Sryan_chen uart_clk = ast2600_get_uart_huxclk_rate(scu); 46227881d20Sryan_chen else 4632e195992Sryan_chen uart_clk = ast2600_get_uart_uxclk_rate(scu); 46427881d20Sryan_chen break; 46527881d20Sryan_chen } 46627881d20Sryan_chen 46727881d20Sryan_chen return uart_clk; 468550e691bSryan_chen } 469550e691bSryan_chen 470feb42054Sryan_chen static ulong ast2600_clk_get_rate(struct clk *clk) 471feb42054Sryan_chen { 472feb42054Sryan_chen struct ast2600_clk_priv *priv = dev_get_priv(clk->dev); 473feb42054Sryan_chen ulong rate = 0; 474feb42054Sryan_chen 475feb42054Sryan_chen switch (clk->id) { 476feb42054Sryan_chen case ASPEED_CLK_HPLL: 477bbbfb0c5Sryan_chen case ASPEED_CLK_EPLL: 478bbbfb0c5Sryan_chen case ASPEED_CLK_DPLL: 479d812df15Sryan_chen case ASPEED_CLK_MPLL: 480bbbfb0c5Sryan_chen rate = ast2600_get_pll_rate(priv->scu, clk->id); 481d812df15Sryan_chen break; 482feb42054Sryan_chen case ASPEED_CLK_AHB: 483feb42054Sryan_chen rate = ast2600_get_hclk(priv->scu); 484feb42054Sryan_chen break; 4856fa1ef3dSryan_chen case ASPEED_CLK_APB1: 4866fa1ef3dSryan_chen rate = ast2600_get_pclk1(priv->scu); 4876fa1ef3dSryan_chen break; 4886fa1ef3dSryan_chen case ASPEED_CLK_APB2: 4896fa1ef3dSryan_chen rate = ast2600_get_pclk2(priv->scu); 490feb42054Sryan_chen break; 491bbbfb0c5Sryan_chen case ASPEED_CLK_APLL: 492bbbfb0c5Sryan_chen rate = ast2600_get_apll_rate(priv->scu); 493bbbfb0c5Sryan_chen break; 494feb42054Sryan_chen case ASPEED_CLK_GATE_UART1CLK: 495feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 1); 496feb42054Sryan_chen break; 497feb42054Sryan_chen case ASPEED_CLK_GATE_UART2CLK: 498feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 2); 499feb42054Sryan_chen break; 500feb42054Sryan_chen case ASPEED_CLK_GATE_UART3CLK: 501feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 3); 502feb42054Sryan_chen break; 503feb42054Sryan_chen case ASPEED_CLK_GATE_UART4CLK: 504feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 4); 505feb42054Sryan_chen break; 506feb42054Sryan_chen case ASPEED_CLK_GATE_UART5CLK: 507feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 5); 508feb42054Sryan_chen break; 509c304f173Sryan_chen case ASPEED_CLK_BCLK: 510c304f173Sryan_chen rate = ast2600_get_bclk_rate(priv->scu); 511c304f173Sryan_chen break; 512f51926eeSryan_chen case ASPEED_CLK_SDIO: 513f51926eeSryan_chen rate = ast2600_get_sdio_clk_rate(priv->scu); 514f51926eeSryan_chen break; 515f51926eeSryan_chen case ASPEED_CLK_EMMC: 516f51926eeSryan_chen rate = ast2600_get_emmc_clk_rate(priv->scu); 517f51926eeSryan_chen break; 5182e195992Sryan_chen case ASPEED_CLK_UARTX: 5192e195992Sryan_chen rate = ast2600_get_uart_uxclk_rate(priv->scu); 5202e195992Sryan_chen break; 5210998ddefSryan_chen case ASPEED_CLK_HUARTX: 5222e195992Sryan_chen rate = ast2600_get_uart_huxclk_rate(priv->scu); 5232e195992Sryan_chen break; 524feb42054Sryan_chen default: 525d812df15Sryan_chen pr_debug("can't get clk rate\n"); 526feb42054Sryan_chen return -ENOENT; 527feb42054Sryan_chen } 528feb42054Sryan_chen 529feb42054Sryan_chen return rate; 530feb42054Sryan_chen } 531feb42054Sryan_chen 532577fcdaeSDylan Hung /** 533577fcdaeSDylan Hung * @brief lookup PLL divider config by input/output rate 534577fcdaeSDylan Hung * @param[in] *pll - PLL descriptor 535577fcdaeSDylan Hung * @return true - if PLL divider config is found, false - else 536a8fc7648SRyan Chen * The function caller shall fill "pll->in" and "pll->out", 537a8fc7648SRyan Chen * then this function will search the lookup table 538a8fc7648SRyan Chen * to find a valid PLL divider configuration. 539550e691bSryan_chen */ 540577fcdaeSDylan Hung static bool ast2600_search_clock_config(struct ast2600_pll_desc *pll) 541550e691bSryan_chen { 542577fcdaeSDylan Hung u32 i; 543577fcdaeSDylan Hung bool is_found = false; 544550e691bSryan_chen 545577fcdaeSDylan Hung for (i = 0; i < ARRAY_SIZE(ast2600_pll_lookup); i++) { 546577fcdaeSDylan Hung const struct ast2600_pll_desc *def_cfg = &ast2600_pll_lookup[i]; 547*ed3899c5SRyan Chen 548*ed3899c5SRyan Chen if (def_cfg->in == pll->in && def_cfg->out == pll->out) { 549577fcdaeSDylan Hung is_found = true; 550577fcdaeSDylan Hung pll->cfg.reg.w = def_cfg->cfg.reg.w; 551577fcdaeSDylan Hung pll->cfg.ext_reg = def_cfg->cfg.ext_reg; 552577fcdaeSDylan Hung break; 553550e691bSryan_chen } 554550e691bSryan_chen } 555577fcdaeSDylan Hung return is_found; 556550e691bSryan_chen } 557*ed3899c5SRyan Chen 558fd52be0bSDylan Hung static u32 ast2600_configure_pll(struct ast2600_scu *scu, 559fd52be0bSDylan Hung struct ast2600_pll_cfg *p_cfg, int pll_idx) 560fd52be0bSDylan Hung { 561fd52be0bSDylan Hung u32 addr, addr_ext; 562fd52be0bSDylan Hung u32 reg; 563550e691bSryan_chen 564fd52be0bSDylan Hung switch (pll_idx) { 565fd52be0bSDylan Hung case ASPEED_CLK_HPLL: 566fd52be0bSDylan Hung addr = (u32)(&scu->h_pll_param); 567fd52be0bSDylan Hung addr_ext = (u32)(&scu->h_pll_ext_param); 568fd52be0bSDylan Hung break; 569fd52be0bSDylan Hung case ASPEED_CLK_MPLL: 570fd52be0bSDylan Hung addr = (u32)(&scu->m_pll_param); 571fd52be0bSDylan Hung addr_ext = (u32)(&scu->m_pll_ext_param); 572fd52be0bSDylan Hung break; 573fd52be0bSDylan Hung case ASPEED_CLK_DPLL: 574fd52be0bSDylan Hung addr = (u32)(&scu->d_pll_param); 575fd52be0bSDylan Hung addr_ext = (u32)(&scu->d_pll_ext_param); 576fd52be0bSDylan Hung break; 577fd52be0bSDylan Hung case ASPEED_CLK_EPLL: 578fd52be0bSDylan Hung addr = (u32)(&scu->e_pll_param); 579fd52be0bSDylan Hung addr_ext = (u32)(&scu->e_pll_ext_param); 580fd52be0bSDylan Hung break; 581fd52be0bSDylan Hung default: 582fd52be0bSDylan Hung debug("unknown PLL index\n"); 583fd52be0bSDylan Hung return 1; 584fd52be0bSDylan Hung } 585fd52be0bSDylan Hung 586fd52be0bSDylan Hung p_cfg->reg.b.bypass = 0; 587fd52be0bSDylan Hung p_cfg->reg.b.off = 1; 588fd52be0bSDylan Hung p_cfg->reg.b.reset = 1; 589fd52be0bSDylan Hung 590fd52be0bSDylan Hung reg = readl(addr); 591fd52be0bSDylan Hung reg &= ~GENMASK(25, 0); 592fd52be0bSDylan Hung reg |= p_cfg->reg.w; 593fd52be0bSDylan Hung writel(reg, addr); 594fd52be0bSDylan Hung 595fd52be0bSDylan Hung /* write extend parameter */ 596fd52be0bSDylan Hung writel(p_cfg->ext_reg, addr_ext); 597fd52be0bSDylan Hung udelay(100); 598fd52be0bSDylan Hung p_cfg->reg.b.off = 0; 599fd52be0bSDylan Hung p_cfg->reg.b.reset = 0; 600fd52be0bSDylan Hung reg &= ~GENMASK(25, 0); 601fd52be0bSDylan Hung reg |= p_cfg->reg.w; 602fd52be0bSDylan Hung writel(reg, addr); 603*ed3899c5SRyan Chen while (!(readl(addr_ext) & BIT(31))) 604*ed3899c5SRyan Chen ; 605fd52be0bSDylan Hung 606fd52be0bSDylan Hung return 0; 607fd52be0bSDylan Hung } 608*ed3899c5SRyan Chen 609feb42054Sryan_chen static u32 ast2600_configure_ddr(struct ast2600_scu *scu, ulong rate) 610550e691bSryan_chen { 611577fcdaeSDylan Hung struct ast2600_pll_desc mpll; 612550e691bSryan_chen 613577fcdaeSDylan Hung mpll.in = AST2600_CLK_IN; 614577fcdaeSDylan Hung mpll.out = rate; 615f27685ebSRyan Chen if (ast2600_search_clock_config(&mpll) == false) { 616577fcdaeSDylan Hung printf("error!! unable to find valid DDR clock setting\n"); 617577fcdaeSDylan Hung return 0; 618577fcdaeSDylan Hung } 619*ed3899c5SRyan Chen ast2600_configure_pll(scu, &mpll.cfg, ASPEED_CLK_MPLL); 620577fcdaeSDylan Hung 621cc476ffcSDylan Hung return ast2600_get_pll_rate(scu, ASPEED_CLK_MPLL); 622d6e349c7Sryan_chen } 623d6e349c7Sryan_chen 624d6e349c7Sryan_chen static ulong ast2600_clk_set_rate(struct clk *clk, ulong rate) 625550e691bSryan_chen { 626f0d895afSryan_chen struct ast2600_clk_priv *priv = dev_get_priv(clk->dev); 627550e691bSryan_chen ulong new_rate; 628*ed3899c5SRyan Chen 629550e691bSryan_chen switch (clk->id) { 630f0d895afSryan_chen case ASPEED_CLK_MPLL: 631feb42054Sryan_chen new_rate = ast2600_configure_ddr(priv->scu, rate); 632550e691bSryan_chen break; 633550e691bSryan_chen default: 634550e691bSryan_chen return -ENOENT; 635550e691bSryan_chen } 636550e691bSryan_chen 637550e691bSryan_chen return new_rate; 638550e691bSryan_chen } 639feb42054Sryan_chen 640f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC1 (20) 641f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC2 (21) 642f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC3 (20) 643f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC4 (21) 644f9aa0ee1Sryan_chen 645cc476ffcSDylan Hung static u32 ast2600_configure_mac12_clk(struct ast2600_scu *scu) 646cc476ffcSDylan Hung { 647eff28274SJohnny Huang /* scu340[25:0]: 1G default delay */ 648eff28274SJohnny Huang clrsetbits_le32(&scu->mac12_clk_delay, GENMASK(25, 0), 649eff28274SJohnny Huang MAC_DEF_DELAY_1G); 6504760b3f8SDylan Hung 6514760b3f8SDylan Hung /* set 100M/10M default delay */ 6524760b3f8SDylan Hung writel(MAC_DEF_DELAY_100M, &scu->mac12_clk_delay_100M); 6534760b3f8SDylan Hung writel(MAC_DEF_DELAY_10M, &scu->mac12_clk_delay_10M); 654cc476ffcSDylan Hung 655ed30249cSDylan Hung /* MAC AHB = HPLL / 6 */ 656eff28274SJohnny Huang clrsetbits_le32(&scu->clk_sel1, GENMASK(18, 16), (0x2 << 16)); 657894c19cfSDylan Hung 658cc476ffcSDylan Hung return 0; 659cc476ffcSDylan Hung } 660cc476ffcSDylan Hung 66154f9cba1SDylan Hung static u32 ast2600_configure_mac34_clk(struct ast2600_scu *scu) 66254f9cba1SDylan Hung { 66354f9cba1SDylan Hung /* 664eff28274SJohnny Huang * scu350[31] RGMII 125M source: 0 = from IO pin 665eff28274SJohnny Huang * scu350[25:0] MAC 1G delay 66654f9cba1SDylan Hung */ 667eff28274SJohnny Huang clrsetbits_le32(&scu->mac34_clk_delay, (BIT(31) | GENMASK(25, 0)), 668eff28274SJohnny Huang MAC34_DEF_DELAY_1G); 66954f9cba1SDylan Hung writel(MAC34_DEF_DELAY_100M, &scu->mac34_clk_delay_100M); 67054f9cba1SDylan Hung writel(MAC34_DEF_DELAY_10M, &scu->mac34_clk_delay_10M); 67154f9cba1SDylan Hung 672eff28274SJohnny Huang /* 673eff28274SJohnny Huang * clock source seletion and divider 674eff28274SJohnny Huang * scu310[26:24] : MAC AHB bus clock = HCLK / 2 675eff28274SJohnny Huang * scu310[18:16] : RMII 50M = HCLK_200M / 4 676eff28274SJohnny Huang */ 677eff28274SJohnny Huang clrsetbits_le32(&scu->clk_sel4, (GENMASK(26, 24) | GENMASK(18, 16)), 678eff28274SJohnny Huang ((0x0 << 24) | (0x3 << 16))); 67954f9cba1SDylan Hung 680eff28274SJohnny Huang /* 681eff28274SJohnny Huang * set driving strength 682eff28274SJohnny Huang * scu458[3:2] : MAC4 driving strength 683eff28274SJohnny Huang * scu458[1:0] : MAC3 driving strength 684eff28274SJohnny Huang */ 685eff28274SJohnny Huang clrsetbits_le32(&scu->pinmux_ctrl16, GENMASK(3, 0), 686a961159eSDylan Hung (0x3 << 2) | (0x3 << 0)); 68754f9cba1SDylan Hung 68854f9cba1SDylan Hung return 0; 68954f9cba1SDylan Hung } 690eff28274SJohnny Huang 69154f9cba1SDylan Hung /** 6925b5c3d44SDylan Hung * ast2600 RGMII clock source tree 69354f9cba1SDylan Hung * 125M from external PAD -------->|\ 69454f9cba1SDylan Hung * HPLL -->|\ | |---->RGMII 125M for MAC#1 & MAC#2 69554f9cba1SDylan Hung * | |---->| divider |---->|/ + 69654f9cba1SDylan Hung * EPLL -->|/ | 69754f9cba1SDylan Hung * | 698eff28274SJohnny Huang * +---------<-----------|RGMIICK PAD output enable|<-------------+ 69954f9cba1SDylan Hung * | 700eff28274SJohnny Huang * +--------------------------->|\ 70154f9cba1SDylan Hung * | |----> RGMII 125M for MAC#3 & MAC#4 702eff28274SJohnny Huang * HCLK 200M ---->|divider|---->|/ 703eff28274SJohnny Huang * To simplify the control flow: 704eff28274SJohnny Huang * 1. RGMII 1/2 always use EPLL as the internal clock source 705eff28274SJohnny Huang * 2. RGMII 3/4 always use RGMIICK pad as the RGMII 125M source 706eff28274SJohnny Huang * 125M from external PAD -------->|\ 707eff28274SJohnny Huang * | |---->RGMII 125M for MAC#1 & MAC#2 708eff28274SJohnny Huang * EPLL---->| divider |--->|/ + 709eff28274SJohnny Huang * | 710eff28274SJohnny Huang * +<--------------------|RGMIICK PAD output enable|<-------------+ 711eff28274SJohnny Huang * | 712eff28274SJohnny Huang * +--------------------------->RGMII 125M for MAC#3 & MAC#4 713eff28274SJohnny Huang */ 714eff28274SJohnny Huang #define RGMIICK_SRC_PAD 0 715eff28274SJohnny Huang #define RGMIICK_SRC_EPLL 1 /* recommended */ 716eff28274SJohnny Huang #define RGMIICK_SRC_HPLL 2 717eff28274SJohnny Huang 718eff28274SJohnny Huang #define RGMIICK_DIV2 1 719eff28274SJohnny Huang #define RGMIICK_DIV3 2 720eff28274SJohnny Huang #define RGMIICK_DIV4 3 721eff28274SJohnny Huang #define RGMIICK_DIV5 4 722eff28274SJohnny Huang #define RGMIICK_DIV6 5 723eff28274SJohnny Huang #define RGMIICK_DIV7 6 724eff28274SJohnny Huang #define RGMIICK_DIV8 7 /* recommended */ 725eff28274SJohnny Huang 726eff28274SJohnny Huang #define RMIICK_DIV4 0 727eff28274SJohnny Huang #define RMIICK_DIV8 1 728eff28274SJohnny Huang #define RMIICK_DIV12 2 729eff28274SJohnny Huang #define RMIICK_DIV16 3 730eff28274SJohnny Huang #define RMIICK_DIV20 4 /* recommended */ 731eff28274SJohnny Huang #define RMIICK_DIV24 5 732eff28274SJohnny Huang #define RMIICK_DIV28 6 733eff28274SJohnny Huang #define RMIICK_DIV32 7 734eff28274SJohnny Huang 735eff28274SJohnny Huang struct ast2600_mac_clk_div { 736eff28274SJohnny Huang u32 src; /* 0=external PAD, 1=internal PLL */ 737eff28274SJohnny Huang u32 fin; /* divider input speed */ 738eff28274SJohnny Huang u32 n; /* 0=div2, 1=div2, 2=div3, 3=div4,...,7=div8 */ 739eff28274SJohnny Huang u32 fout; /* fout = fin / n */ 740eff28274SJohnny Huang }; 741eff28274SJohnny Huang 742eff28274SJohnny Huang struct ast2600_mac_clk_div rgmii_clk_defconfig = { 743eff28274SJohnny Huang .src = ASPEED_CLK_EPLL, 744eff28274SJohnny Huang .fin = 1000000000, 745eff28274SJohnny Huang .n = RGMIICK_DIV8, 746eff28274SJohnny Huang .fout = 125000000, 747eff28274SJohnny Huang }; 748eff28274SJohnny Huang 749eff28274SJohnny Huang struct ast2600_mac_clk_div rmii_clk_defconfig = { 750eff28274SJohnny Huang .src = ASPEED_CLK_EPLL, 751eff28274SJohnny Huang .fin = 1000000000, 752eff28274SJohnny Huang .n = RMIICK_DIV20, 753eff28274SJohnny Huang .fout = 50000000, 754eff28274SJohnny Huang }; 755*ed3899c5SRyan Chen 756eff28274SJohnny Huang static void ast2600_init_mac_pll(struct ast2600_scu *p_scu, 757eff28274SJohnny Huang struct ast2600_mac_clk_div *p_cfg) 758eff28274SJohnny Huang { 759eff28274SJohnny Huang struct ast2600_pll_desc pll; 760eff28274SJohnny Huang 761eff28274SJohnny Huang pll.in = AST2600_CLK_IN; 762eff28274SJohnny Huang pll.out = p_cfg->fin; 763*ed3899c5SRyan Chen if (ast2600_search_clock_config(&pll) == false) { 764*ed3899c5SRyan Chen pr_err("unable to find valid ETHNET MAC clock setting\n"); 765*ed3899c5SRyan Chen debug("%s: pll cfg = 0x%08x 0x%08x\n", __func__, pll.cfg.reg.w, pll.cfg.ext_reg); 766*ed3899c5SRyan Chen debug("%s: pll cfg = %02x %02x %02x\n", __func__, pll.cfg.reg.b.m, pll.cfg.reg.b.n, pll.cfg.reg.b.p); 767eff28274SJohnny Huang return; 768eff28274SJohnny Huang } 769*ed3899c5SRyan Chen ast2600_configure_pll(p_scu, &pll.cfg, p_cfg->src); 770eff28274SJohnny Huang } 771eff28274SJohnny Huang 772eff28274SJohnny Huang static void ast2600_init_rgmii_clk(struct ast2600_scu *p_scu, 773eff28274SJohnny Huang struct ast2600_mac_clk_div *p_cfg) 774eff28274SJohnny Huang { 775eff28274SJohnny Huang u32 reg_304 = readl(&p_scu->clk_sel2); 776eff28274SJohnny Huang u32 reg_340 = readl(&p_scu->mac12_clk_delay); 777eff28274SJohnny Huang u32 reg_350 = readl(&p_scu->mac34_clk_delay); 778eff28274SJohnny Huang 779eff28274SJohnny Huang reg_340 &= ~GENMASK(31, 29); 780eff28274SJohnny Huang /* scu340[28]: RGMIICK PAD output enable (to MAC 3/4) */ 781eff28274SJohnny Huang reg_340 |= BIT(28); 782*ed3899c5SRyan Chen if (p_cfg->src == ASPEED_CLK_EPLL || 783*ed3899c5SRyan Chen p_cfg->src == ASPEED_CLK_HPLL) { 784eff28274SJohnny Huang /* 785eff28274SJohnny Huang * re-init PLL if the current PLL output frequency doesn't match 786eff28274SJohnny Huang * the divider setting 787eff28274SJohnny Huang */ 788*ed3899c5SRyan Chen if (p_cfg->fin != ast2600_get_pll_rate(p_scu, p_cfg->src)) 789eff28274SJohnny Huang ast2600_init_mac_pll(p_scu, p_cfg); 790eff28274SJohnny Huang /* scu340[31]: select RGMII 125M from internal source */ 791eff28274SJohnny Huang reg_340 |= BIT(31); 792eff28274SJohnny Huang } 793eff28274SJohnny Huang 794eff28274SJohnny Huang reg_304 &= ~GENMASK(23, 20); 795eff28274SJohnny Huang 796eff28274SJohnny Huang /* set clock divider */ 797eff28274SJohnny Huang reg_304 |= (p_cfg->n & 0x7) << 20; 798eff28274SJohnny Huang 799eff28274SJohnny Huang /* select internal clock source */ 800*ed3899c5SRyan Chen if (p_cfg->src == ASPEED_CLK_HPLL) 801eff28274SJohnny Huang reg_304 |= BIT(23); 802eff28274SJohnny Huang 803eff28274SJohnny Huang /* RGMII 3/4 clock source select */ 804eff28274SJohnny Huang reg_350 &= ~BIT(31); 805eff28274SJohnny Huang 806eff28274SJohnny Huang writel(reg_304, &p_scu->clk_sel2); 807eff28274SJohnny Huang writel(reg_340, &p_scu->mac12_clk_delay); 808eff28274SJohnny Huang writel(reg_350, &p_scu->mac34_clk_delay); 809eff28274SJohnny Huang } 810eff28274SJohnny Huang 811eff28274SJohnny Huang /** 8125b5c3d44SDylan Hung * ast2600 RMII/NCSI clock source tree 8135b5c3d44SDylan Hung * HPLL -->|\ 8145b5c3d44SDylan Hung * | |---->| divider |----> RMII 50M for MAC#1 & MAC#2 8155b5c3d44SDylan Hung * EPLL -->|/ 8165b5c3d44SDylan Hung * HCLK(SCLICLK)---->| divider |----> RMII 50M for MAC#3 & MAC#4 81754f9cba1SDylan Hung */ 818eff28274SJohnny Huang static void ast2600_init_rmii_clk(struct ast2600_scu *p_scu, 819eff28274SJohnny Huang struct ast2600_mac_clk_div *p_cfg) 82054f9cba1SDylan Hung { 821eff28274SJohnny Huang u32 reg_304; 822eff28274SJohnny Huang u32 reg_310; 823eff28274SJohnny Huang 824*ed3899c5SRyan Chen if (p_cfg->src == ASPEED_CLK_EPLL || 825*ed3899c5SRyan Chen p_cfg->src == ASPEED_CLK_HPLL) { 826eff28274SJohnny Huang /* 827eff28274SJohnny Huang * re-init PLL if the current PLL output frequency doesn't match 828eff28274SJohnny Huang * the divider setting 829eff28274SJohnny Huang */ 830*ed3899c5SRyan Chen if (p_cfg->fin != ast2600_get_pll_rate(p_scu, p_cfg->src)) 831eff28274SJohnny Huang ast2600_init_mac_pll(p_scu, p_cfg); 832eff28274SJohnny Huang } 83354f9cba1SDylan Hung 834eff28274SJohnny Huang reg_304 = readl(&p_scu->clk_sel2); 835eff28274SJohnny Huang reg_310 = readl(&p_scu->clk_sel4); 836eff28274SJohnny Huang 837eff28274SJohnny Huang reg_304 &= ~GENMASK(19, 16); 838eff28274SJohnny Huang 839eff28274SJohnny Huang /* set RMII 1/2 clock divider */ 840eff28274SJohnny Huang reg_304 |= (p_cfg->n & 0x7) << 16; 841eff28274SJohnny Huang 842eff28274SJohnny Huang /* RMII clock source selection */ 843*ed3899c5SRyan Chen if (p_cfg->src == ASPEED_CLK_HPLL) 844eff28274SJohnny Huang reg_304 |= BIT(19); 845eff28274SJohnny Huang 846eff28274SJohnny Huang /* set RMII 3/4 clock divider */ 847eff28274SJohnny Huang reg_310 &= ~GENMASK(18, 16); 848eff28274SJohnny Huang reg_310 |= (0x3 << 16); 849eff28274SJohnny Huang 850eff28274SJohnny Huang writel(reg_304, &p_scu->clk_sel2); 851eff28274SJohnny Huang writel(reg_310, &p_scu->clk_sel4); 852eff28274SJohnny Huang } 853eff28274SJohnny Huang 854f9aa0ee1Sryan_chen static u32 ast2600_configure_mac(struct ast2600_scu *scu, int index) 855f9aa0ee1Sryan_chen { 856f9aa0ee1Sryan_chen u32 reset_bit; 857f9aa0ee1Sryan_chen u32 clkstop_bit; 858f9aa0ee1Sryan_chen 859f9aa0ee1Sryan_chen switch (index) { 860f9aa0ee1Sryan_chen case 1: 861f9aa0ee1Sryan_chen reset_bit = BIT(ASPEED_RESET_MAC1); 862f9aa0ee1Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_MAC1); 863f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 864f9aa0ee1Sryan_chen udelay(100); 865f9aa0ee1Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl1); 866f9aa0ee1Sryan_chen mdelay(10); 867f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 868f9aa0ee1Sryan_chen break; 869f9aa0ee1Sryan_chen case 2: 870f9aa0ee1Sryan_chen reset_bit = BIT(ASPEED_RESET_MAC2); 871f9aa0ee1Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_MAC2); 872f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 873f9aa0ee1Sryan_chen udelay(100); 874f9aa0ee1Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl1); 875f9aa0ee1Sryan_chen mdelay(10); 876f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 877f9aa0ee1Sryan_chen break; 878f9aa0ee1Sryan_chen case 3: 879f9aa0ee1Sryan_chen reset_bit = BIT(ASPEED_RESET_MAC3 - 32); 880f9aa0ee1Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_MAC3); 881f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_ctrl2); 882f9aa0ee1Sryan_chen udelay(100); 883f9aa0ee1Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl2); 884f9aa0ee1Sryan_chen mdelay(10); 885f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl2); 886f9aa0ee1Sryan_chen break; 887f9aa0ee1Sryan_chen case 4: 888f9aa0ee1Sryan_chen reset_bit = BIT(ASPEED_RESET_MAC4 - 32); 889f9aa0ee1Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_MAC4); 890f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_ctrl2); 891f9aa0ee1Sryan_chen udelay(100); 892f9aa0ee1Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl2); 893f9aa0ee1Sryan_chen mdelay(10); 894f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl2); 895f9aa0ee1Sryan_chen break; 896f9aa0ee1Sryan_chen default: 897f9aa0ee1Sryan_chen return -EINVAL; 898f9aa0ee1Sryan_chen } 899f9aa0ee1Sryan_chen 900f9aa0ee1Sryan_chen return 0; 901f9aa0ee1Sryan_chen } 902550e691bSryan_chen 903a8fc7648SRyan Chen #define SCU_CLK_ECC_RSA_FROM_HPLL_CLK BIT(19) 904a8fc7648SRyan Chen #define SCU_CLK_ECC_RSA_CLK_MASK GENMASK(27, 26) 905*ed3899c5SRyan Chen #define SCU_CLK_ECC_RSA_CLK_DIV(x) ((x) << 26) 906a8fc7648SRyan Chen static void ast2600_configure_rsa_ecc_clk(struct ast2600_scu *scu) 907a8fc7648SRyan Chen { 908a8fc7648SRyan Chen u32 clk_sel = readl(&scu->clk_sel1); 909a8fc7648SRyan Chen 910a8fc7648SRyan Chen /* Configure RSA clock = HPLL/3 */ 911a8fc7648SRyan Chen clk_sel |= SCU_CLK_ECC_RSA_FROM_HPLL_CLK; 912a8fc7648SRyan Chen clk_sel &= ~SCU_CLK_ECC_RSA_CLK_MASK; 913a8fc7648SRyan Chen clk_sel |= SCU_CLK_ECC_RSA_CLK_DIV(2); 914a8fc7648SRyan Chen 915a8fc7648SRyan Chen writel(clk_sel, &scu->clk_sel1); 916a8fc7648SRyan Chen } 917a8fc7648SRyan Chen 918f51926eeSryan_chen #define SCU_CLKSTOP_SDIO 4 919f51926eeSryan_chen static ulong ast2600_enable_sdclk(struct ast2600_scu *scu) 920f51926eeSryan_chen { 921f51926eeSryan_chen u32 reset_bit; 922f51926eeSryan_chen u32 clkstop_bit; 923f51926eeSryan_chen 924f51926eeSryan_chen reset_bit = BIT(ASPEED_RESET_SD - 32); 925f51926eeSryan_chen clkstop_bit = BIT(SCU_CLKSTOP_SDIO); 926f51926eeSryan_chen 927fc9f12e6Sryan_chen writel(reset_bit, &scu->sysreset_ctrl2); 928fc9f12e6Sryan_chen 929f51926eeSryan_chen udelay(100); 930f51926eeSryan_chen //enable clk 931f51926eeSryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl2); 932f51926eeSryan_chen mdelay(10); 933fc9f12e6Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl2); 934f51926eeSryan_chen 935f51926eeSryan_chen return 0; 936f51926eeSryan_chen } 937f51926eeSryan_chen 938f51926eeSryan_chen #define SCU_CLKSTOP_EXTSD 31 939f51926eeSryan_chen #define SCU_CLK_SD_MASK (0x7 << 28) 940*ed3899c5SRyan Chen #define SCU_CLK_SD_DIV(x) ((x) << 28) 9412cd7cba2Sryan_chen #define SCU_CLK_SD_FROM_APLL_CLK BIT(8) 942f51926eeSryan_chen 943f51926eeSryan_chen static ulong ast2600_enable_extsdclk(struct ast2600_scu *scu) 944f51926eeSryan_chen { 945f51926eeSryan_chen u32 clk_sel = readl(&scu->clk_sel4); 946f51926eeSryan_chen u32 enableclk_bit; 9472cd7cba2Sryan_chen u32 rate = 0; 9482cd7cba2Sryan_chen u32 div = 0; 9492cd7cba2Sryan_chen int i = 0; 950f51926eeSryan_chen 951f51926eeSryan_chen enableclk_bit = BIT(SCU_CLKSTOP_EXTSD); 952f51926eeSryan_chen 953a8fc7648SRyan Chen /* ast2600 sd controller max clk is 200Mhz : 954a8fc7648SRyan Chen * use apll for clock source 800/4 = 200 : controller max is 200mhz 955a8fc7648SRyan Chen */ 9562cd7cba2Sryan_chen rate = ast2600_get_apll_rate(scu); 9572cd7cba2Sryan_chen for (i = 0; i < 8; i++) { 9582cd7cba2Sryan_chen div = (i + 1) * 2; 9592cd7cba2Sryan_chen if ((rate / div) <= 200000000) 9602cd7cba2Sryan_chen break; 9612cd7cba2Sryan_chen } 962f51926eeSryan_chen clk_sel &= ~SCU_CLK_SD_MASK; 9632cd7cba2Sryan_chen clk_sel |= SCU_CLK_SD_DIV(i) | SCU_CLK_SD_FROM_APLL_CLK; 964f51926eeSryan_chen writel(clk_sel, &scu->clk_sel4); 965f51926eeSryan_chen 966f51926eeSryan_chen //enable clk 967f51926eeSryan_chen setbits_le32(&scu->clk_sel4, enableclk_bit); 968f51926eeSryan_chen 969f51926eeSryan_chen return 0; 970f51926eeSryan_chen } 971f51926eeSryan_chen 972f51926eeSryan_chen #define SCU_CLKSTOP_EMMC 27 973f51926eeSryan_chen static ulong ast2600_enable_emmcclk(struct ast2600_scu *scu) 974f51926eeSryan_chen { 975f51926eeSryan_chen u32 reset_bit; 976f51926eeSryan_chen u32 clkstop_bit; 977f51926eeSryan_chen 978f51926eeSryan_chen reset_bit = BIT(ASPEED_RESET_EMMC); 979f51926eeSryan_chen clkstop_bit = BIT(SCU_CLKSTOP_EMMC); 980f51926eeSryan_chen 981fc9f12e6Sryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 982f51926eeSryan_chen udelay(100); 983f51926eeSryan_chen //enable clk 984f51926eeSryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl1); 985f51926eeSryan_chen mdelay(10); 986fc9f12e6Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 987f51926eeSryan_chen 988f51926eeSryan_chen return 0; 989f51926eeSryan_chen } 990f51926eeSryan_chen 991f51926eeSryan_chen #define SCU_CLKSTOP_EXTEMMC 15 992f51926eeSryan_chen #define SCU_CLK_EMMC_MASK (0x7 << 12) 993*ed3899c5SRyan Chen #define SCU_CLK_EMMC_DIV(x) ((x) << 12) 994a8fc7648SRyan Chen #define SCU_CLK_EMMC_FROM_MPLL_CLK BIT(11) 995f51926eeSryan_chen 996f51926eeSryan_chen static ulong ast2600_enable_extemmcclk(struct ast2600_scu *scu) 997f51926eeSryan_chen { 99885d48d8cSryan_chen u32 revision_id = readl(&scu->chip_id1); 999f51926eeSryan_chen u32 clk_sel = readl(&scu->clk_sel1); 1000*ed3899c5SRyan Chen u32 enableclk_bit = BIT(SCU_CLKSTOP_EXTEMMC); 1001f4c4ddb1Sryan_chen u32 rate = 0; 1002f4c4ddb1Sryan_chen u32 div = 0; 1003f4c4ddb1Sryan_chen int i = 0; 1004f51926eeSryan_chen 1005*ed3899c5SRyan Chen /* 1006*ed3899c5SRyan Chen * ast2600 eMMC controller max clk is 200Mhz 1007*ed3899c5SRyan Chen * HPll->1/2->|\ 1008*ed3899c5SRyan Chen * |->SCU300[11]->SCU300[14:12][1/N] + 1009*ed3899c5SRyan Chen * MPLL------>|/ | 1010*ed3899c5SRyan Chen * +----------------------------------------------+ 1011*ed3899c5SRyan Chen * | 1012*ed3899c5SRyan Chen * +---------> EMMC12C[15:8][1/N]-> eMMC clk 1013a8fc7648SRyan Chen */ 101485d48d8cSryan_chen if (((revision_id & CHIP_REVISION_ID) >> 16)) { 10158c32294fSryan_chen //AST2600A1 : use mpll to be clk source 1016b0c30ea3Sryan_chen rate = ast2600_get_pll_rate(scu, ASPEED_CLK_MPLL); 1017b0c30ea3Sryan_chen for (i = 0; i < 8; i++) { 1018b0c30ea3Sryan_chen div = (i + 1) * 2; 1019b0c30ea3Sryan_chen if ((rate / div) <= 200000000) 1020b0c30ea3Sryan_chen break; 1021b0c30ea3Sryan_chen } 1022b0c30ea3Sryan_chen 1023b0c30ea3Sryan_chen clk_sel &= ~SCU_CLK_EMMC_MASK; 10242cd7cba2Sryan_chen clk_sel |= SCU_CLK_EMMC_DIV(i) | SCU_CLK_EMMC_FROM_MPLL_CLK; 1025b0c30ea3Sryan_chen writel(clk_sel, &scu->clk_sel1); 1026b0c30ea3Sryan_chen 1027b0c30ea3Sryan_chen } else { 10282cd7cba2Sryan_chen //AST2600A0 : use hpll to be clk source 1029f4c4ddb1Sryan_chen rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 1030f4c4ddb1Sryan_chen 1031f4c4ddb1Sryan_chen for (i = 0; i < 8; i++) { 1032f4c4ddb1Sryan_chen div = (i + 1) * 4; 1033f4c4ddb1Sryan_chen if ((rate / div) <= 200000000) 1034f4c4ddb1Sryan_chen break; 1035f4c4ddb1Sryan_chen } 1036f4c4ddb1Sryan_chen 1037f4c4ddb1Sryan_chen clk_sel &= ~SCU_CLK_EMMC_MASK; 1038f4c4ddb1Sryan_chen clk_sel |= SCU_CLK_EMMC_DIV(i); 1039f51926eeSryan_chen writel(clk_sel, &scu->clk_sel1); 1040b0c30ea3Sryan_chen } 1041f51926eeSryan_chen setbits_le32(&scu->clk_sel1, enableclk_bit); 1042f51926eeSryan_chen 1043f51926eeSryan_chen return 0; 1044f51926eeSryan_chen } 1045f51926eeSryan_chen 1046baf00c26Sryan_chen #define SCU_CLKSTOP_FSICLK 30 1047baf00c26Sryan_chen 1048baf00c26Sryan_chen static ulong ast2600_enable_fsiclk(struct ast2600_scu *scu) 1049baf00c26Sryan_chen { 1050baf00c26Sryan_chen u32 reset_bit; 1051baf00c26Sryan_chen u32 clkstop_bit; 1052baf00c26Sryan_chen 1053baf00c26Sryan_chen reset_bit = BIT(ASPEED_RESET_FSI % 32); 1054baf00c26Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_FSICLK); 1055baf00c26Sryan_chen 1056baf00c26Sryan_chen /* The FSI clock is shared between masters. If it's already on 1057*ed3899c5SRyan Chen * don't touch it, as that will reset the existing master. 1058*ed3899c5SRyan Chen */ 1059baf00c26Sryan_chen if (!(readl(&scu->clk_stop_ctrl2) & clkstop_bit)) { 1060baf00c26Sryan_chen debug("%s: already running, not touching it\n", __func__); 1061baf00c26Sryan_chen return 0; 1062baf00c26Sryan_chen } 1063baf00c26Sryan_chen 1064baf00c26Sryan_chen writel(reset_bit, &scu->sysreset_ctrl2); 1065baf00c26Sryan_chen udelay(100); 1066baf00c26Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl2); 1067baf00c26Sryan_chen mdelay(10); 1068baf00c26Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl2); 1069baf00c26Sryan_chen 1070baf00c26Sryan_chen return 0; 1071baf00c26Sryan_chen } 1072baf00c26Sryan_chen 1073b8ec5ceaSryan_chen static ulong ast2600_enable_usbahclk(struct ast2600_scu *scu) 1074b8ec5ceaSryan_chen { 1075b8ec5ceaSryan_chen u32 reset_bit; 1076b8ec5ceaSryan_chen u32 clkstop_bit; 1077b8ec5ceaSryan_chen 1078b8ec5ceaSryan_chen reset_bit = BIT(ASPEED_RESET_EHCI_P1); 1079b8ec5ceaSryan_chen clkstop_bit = BIT(14); 1080b8ec5ceaSryan_chen 1081b8ec5ceaSryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 1082b8ec5ceaSryan_chen udelay(100); 1083b8ec5ceaSryan_chen writel(clkstop_bit, &scu->clk_stop_ctrl1); 1084b8ec5ceaSryan_chen mdelay(20); 1085b8ec5ceaSryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 1086b8ec5ceaSryan_chen 1087b8ec5ceaSryan_chen return 0; 1088b8ec5ceaSryan_chen } 1089b8ec5ceaSryan_chen 1090b8ec5ceaSryan_chen static ulong ast2600_enable_usbbhclk(struct ast2600_scu *scu) 1091b8ec5ceaSryan_chen { 1092b8ec5ceaSryan_chen u32 reset_bit; 1093b8ec5ceaSryan_chen u32 clkstop_bit; 1094b8ec5ceaSryan_chen 1095b8ec5ceaSryan_chen reset_bit = BIT(ASPEED_RESET_EHCI_P2); 1096b8ec5ceaSryan_chen clkstop_bit = BIT(7); 1097b8ec5ceaSryan_chen 1098b8ec5ceaSryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 1099b8ec5ceaSryan_chen udelay(100); 1100b8ec5ceaSryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl1); 1101b8ec5ceaSryan_chen mdelay(20); 1102b8ec5ceaSryan_chen 1103b8ec5ceaSryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 1104b8ec5ceaSryan_chen 1105b8ec5ceaSryan_chen return 0; 1106b8ec5ceaSryan_chen } 1107b8ec5ceaSryan_chen 1108d6e349c7Sryan_chen static int ast2600_clk_enable(struct clk *clk) 1109550e691bSryan_chen { 1110f0d895afSryan_chen struct ast2600_clk_priv *priv = dev_get_priv(clk->dev); 1111550e691bSryan_chen 1112550e691bSryan_chen switch (clk->id) { 111386f91560Sryan_chen case ASPEED_CLK_GATE_MAC1CLK: 111486f91560Sryan_chen ast2600_configure_mac(priv->scu, 1); 1115550e691bSryan_chen break; 111686f91560Sryan_chen case ASPEED_CLK_GATE_MAC2CLK: 111786f91560Sryan_chen ast2600_configure_mac(priv->scu, 2); 1118550e691bSryan_chen break; 111977843939Sryan_chen case ASPEED_CLK_GATE_MAC3CLK: 112077843939Sryan_chen ast2600_configure_mac(priv->scu, 3); 112177843939Sryan_chen break; 112277843939Sryan_chen case ASPEED_CLK_GATE_MAC4CLK: 112377843939Sryan_chen ast2600_configure_mac(priv->scu, 4); 112477843939Sryan_chen break; 1125f51926eeSryan_chen case ASPEED_CLK_GATE_SDCLK: 1126f51926eeSryan_chen ast2600_enable_sdclk(priv->scu); 1127f51926eeSryan_chen break; 1128f51926eeSryan_chen case ASPEED_CLK_GATE_SDEXTCLK: 1129f51926eeSryan_chen ast2600_enable_extsdclk(priv->scu); 1130f51926eeSryan_chen break; 1131f51926eeSryan_chen case ASPEED_CLK_GATE_EMMCCLK: 1132f51926eeSryan_chen ast2600_enable_emmcclk(priv->scu); 1133f51926eeSryan_chen break; 1134f51926eeSryan_chen case ASPEED_CLK_GATE_EMMCEXTCLK: 1135f51926eeSryan_chen ast2600_enable_extemmcclk(priv->scu); 1136f51926eeSryan_chen break; 1137baf00c26Sryan_chen case ASPEED_CLK_GATE_FSICLK: 1138baf00c26Sryan_chen ast2600_enable_fsiclk(priv->scu); 1139baf00c26Sryan_chen break; 1140b8ec5ceaSryan_chen case ASPEED_CLK_GATE_USBPORT1CLK: 1141b8ec5ceaSryan_chen ast2600_enable_usbahclk(priv->scu); 1142b8ec5ceaSryan_chen break; 1143b8ec5ceaSryan_chen case ASPEED_CLK_GATE_USBPORT2CLK: 1144b8ec5ceaSryan_chen ast2600_enable_usbbhclk(priv->scu); 1145b8ec5ceaSryan_chen break; 1146550e691bSryan_chen default: 1147*ed3899c5SRyan Chen pr_err("can't enable clk\n"); 1148550e691bSryan_chen return -ENOENT; 1149550e691bSryan_chen } 1150550e691bSryan_chen 1151550e691bSryan_chen return 0; 1152550e691bSryan_chen } 1153550e691bSryan_chen 1154f9aa0ee1Sryan_chen struct clk_ops ast2600_clk_ops = { 1155d6e349c7Sryan_chen .get_rate = ast2600_clk_get_rate, 1156d6e349c7Sryan_chen .set_rate = ast2600_clk_set_rate, 1157d6e349c7Sryan_chen .enable = ast2600_clk_enable, 1158550e691bSryan_chen }; 1159550e691bSryan_chen 1160d6e349c7Sryan_chen static int ast2600_clk_probe(struct udevice *dev) 1161550e691bSryan_chen { 1162f0d895afSryan_chen struct ast2600_clk_priv *priv = dev_get_priv(dev); 116361ab9607Sryan_chen u32 uart_clk_source; 1164550e691bSryan_chen 1165f0d895afSryan_chen priv->scu = devfdt_get_addr_ptr(dev); 1166f0d895afSryan_chen if (IS_ERR(priv->scu)) 1167f0d895afSryan_chen return PTR_ERR(priv->scu); 1168550e691bSryan_chen 11695d05f4fcSRyan Chen uart_clk_source = dev_read_u32_default(dev, "uart-clk-source", 0x0); 117061ab9607Sryan_chen 117161ab9607Sryan_chen if (uart_clk_source) { 117256dd3e85Sryan_chen if (uart_clk_source & GENMASK(5, 0)) 11735d05f4fcSRyan Chen setbits_le32(&priv->scu->clk_sel4, 11745d05f4fcSRyan Chen uart_clk_source & GENMASK(5, 0)); 117556dd3e85Sryan_chen if (uart_clk_source & GENMASK(12, 6)) 11765d05f4fcSRyan Chen setbits_le32(&priv->scu->clk_sel5, 11775d05f4fcSRyan Chen uart_clk_source & GENMASK(12, 6)); 117861ab9607Sryan_chen } 117961ab9607Sryan_chen 1180b89500a2SDylan Hung ast2600_init_rgmii_clk(priv->scu, &rgmii_clk_defconfig); 1181b89500a2SDylan Hung ast2600_init_rmii_clk(priv->scu, &rmii_clk_defconfig); 1182b89500a2SDylan Hung ast2600_configure_mac12_clk(priv->scu); 1183b89500a2SDylan Hung ast2600_configure_mac34_clk(priv->scu); 1184a8fc7648SRyan Chen ast2600_configure_rsa_ecc_clk(priv->scu); 1185fd0306aaSJohnny Huang 1186550e691bSryan_chen return 0; 1187550e691bSryan_chen } 1188550e691bSryan_chen 1189d6e349c7Sryan_chen static int ast2600_clk_bind(struct udevice *dev) 1190550e691bSryan_chen { 1191550e691bSryan_chen int ret; 1192550e691bSryan_chen 1193550e691bSryan_chen /* The reset driver does not have a device node, so bind it here */ 1194550e691bSryan_chen ret = device_bind_driver(gd->dm_root, "ast_sysreset", "reset", &dev); 1195550e691bSryan_chen if (ret) 1196550e691bSryan_chen debug("Warning: No reset driver: ret=%d\n", ret); 1197550e691bSryan_chen 1198550e691bSryan_chen return 0; 1199550e691bSryan_chen } 1200550e691bSryan_chen 1201*ed3899c5SRyan Chen #ifdef CONFIG_CMD_CLK 1202d35ac78cSryan_chen struct aspeed_clks { 1203d35ac78cSryan_chen ulong id; 1204d35ac78cSryan_chen const char *name; 1205d35ac78cSryan_chen }; 1206d35ac78cSryan_chen 1207d35ac78cSryan_chen static struct aspeed_clks aspeed_clk_names[] = { 12085d05f4fcSRyan Chen { ASPEED_CLK_HPLL, "hpll" }, { ASPEED_CLK_MPLL, "mpll" }, 12095d05f4fcSRyan Chen { ASPEED_CLK_APLL, "apll" }, { ASPEED_CLK_EPLL, "epll" }, 12105d05f4fcSRyan Chen { ASPEED_CLK_DPLL, "dpll" }, { ASPEED_CLK_AHB, "hclk" }, 12115d05f4fcSRyan Chen { ASPEED_CLK_APB1, "pclk1" }, { ASPEED_CLK_APB2, "pclk2" }, 12125d05f4fcSRyan Chen { ASPEED_CLK_BCLK, "bclk" }, { ASPEED_CLK_UARTX, "uxclk" }, 1213def99fcbSryan_chen { ASPEED_CLK_HUARTX, "huxclk" }, 1214d35ac78cSryan_chen }; 1215d35ac78cSryan_chen 1216d35ac78cSryan_chen int soc_clk_dump(void) 1217d35ac78cSryan_chen { 1218d35ac78cSryan_chen struct udevice *dev; 1219d35ac78cSryan_chen struct clk clk; 1220d35ac78cSryan_chen unsigned long rate; 1221d35ac78cSryan_chen int i, ret; 1222d35ac78cSryan_chen 12235d05f4fcSRyan Chen ret = uclass_get_device_by_driver(UCLASS_CLK, DM_GET_DRIVER(aspeed_scu), 12245d05f4fcSRyan Chen &dev); 1225d35ac78cSryan_chen if (ret) 1226d35ac78cSryan_chen return ret; 1227d35ac78cSryan_chen 1228d35ac78cSryan_chen printf("Clk\t\tHz\n"); 1229d35ac78cSryan_chen 1230d35ac78cSryan_chen for (i = 0; i < ARRAY_SIZE(aspeed_clk_names); i++) { 1231d35ac78cSryan_chen clk.id = aspeed_clk_names[i].id; 1232d35ac78cSryan_chen ret = clk_request(dev, &clk); 1233d35ac78cSryan_chen if (ret < 0) { 1234d35ac78cSryan_chen debug("%s clk_request() failed: %d\n", __func__, ret); 1235d35ac78cSryan_chen continue; 1236d35ac78cSryan_chen } 1237d35ac78cSryan_chen 1238d35ac78cSryan_chen ret = clk_get_rate(&clk); 1239d35ac78cSryan_chen rate = ret; 1240d35ac78cSryan_chen 1241d35ac78cSryan_chen clk_free(&clk); 1242d35ac78cSryan_chen 1243d35ac78cSryan_chen if (ret == -ENOTSUPP) { 1244d35ac78cSryan_chen printf("clk ID %lu not supported yet\n", 1245d35ac78cSryan_chen aspeed_clk_names[i].id); 1246d35ac78cSryan_chen continue; 1247d35ac78cSryan_chen } 1248d35ac78cSryan_chen if (ret < 0) { 12495d05f4fcSRyan Chen printf("%s %lu: get_rate err: %d\n", __func__, 12505d05f4fcSRyan Chen aspeed_clk_names[i].id, ret); 1251d35ac78cSryan_chen continue; 1252d35ac78cSryan_chen } 1253d35ac78cSryan_chen 12545d05f4fcSRyan Chen printf("%s(%3lu):\t%lu\n", aspeed_clk_names[i].name, 12555d05f4fcSRyan Chen aspeed_clk_names[i].id, rate); 1256d35ac78cSryan_chen } 1257d35ac78cSryan_chen 1258d35ac78cSryan_chen return 0; 1259d35ac78cSryan_chen } 1260d35ac78cSryan_chen #endif 1261d35ac78cSryan_chen 1262d6e349c7Sryan_chen static const struct udevice_id ast2600_clk_ids[] = { 12635d05f4fcSRyan Chen { 12645d05f4fcSRyan Chen .compatible = "aspeed,ast2600-scu", 12655d05f4fcSRyan Chen }, 1266550e691bSryan_chen {} 1267550e691bSryan_chen }; 1268550e691bSryan_chen 1269aa36597fSDylan Hung U_BOOT_DRIVER(aspeed_scu) = { 1270aa36597fSDylan Hung .name = "aspeed_scu", 1271550e691bSryan_chen .id = UCLASS_CLK, 1272d6e349c7Sryan_chen .of_match = ast2600_clk_ids, 1273f0d895afSryan_chen .priv_auto_alloc_size = sizeof(struct ast2600_clk_priv), 1274f9aa0ee1Sryan_chen .ops = &ast2600_clk_ops, 1275d6e349c7Sryan_chen .bind = ast2600_clk_bind, 1276d6e349c7Sryan_chen .probe = ast2600_clk_probe, 1277550e691bSryan_chen }; 1278