1550e691bSryan_chen // SPDX-License-Identifier: GPL-2.0 2550e691bSryan_chen /* 3550e691bSryan_chen * Copyright (C) ASPEED Technology Inc. 4550e691bSryan_chen */ 5550e691bSryan_chen 6550e691bSryan_chen #include <common.h> 7550e691bSryan_chen #include <clk-uclass.h> 8550e691bSryan_chen #include <dm.h> 9550e691bSryan_chen #include <asm/io.h> 10550e691bSryan_chen #include <dm/lists.h> 1162a6bcbfSryan_chen #include <asm/arch/scu_ast2600.h> 12d6e349c7Sryan_chen #include <dt-bindings/clock/ast2600-clock.h> 1339283ea7Sryan_chen #include <dt-bindings/reset/ast2600-reset.h> 14550e691bSryan_chen 15550e691bSryan_chen /* 16*a8fc7648SRyan Chen * MAC Clock Delay settings 17550e691bSryan_chen */ 18550e691bSryan_chen #define RGMII_TXCLK_ODLY 8 19550e691bSryan_chen #define RMII_RXCLK_IDLY 2 20550e691bSryan_chen 213dc90377SDylan Hung #define MAC_DEF_DELAY_1G 0x0041b75d 2275605a4bSDylan Hung #define MAC_DEF_DELAY_100M 0x00417410 2375605a4bSDylan Hung #define MAC_DEF_DELAY_10M 0x00417410 2454f9cba1SDylan Hung 253dc90377SDylan Hung #define MAC34_DEF_DELAY_1G 0x0010438a 2654f9cba1SDylan Hung #define MAC34_DEF_DELAY_100M 0x00104208 2754f9cba1SDylan Hung #define MAC34_DEF_DELAY_10M 0x00104208 284760b3f8SDylan Hung 29550e691bSryan_chen /* 30550e691bSryan_chen * TGMII Clock Duty constants, taken from Aspeed SDK 31550e691bSryan_chen */ 32550e691bSryan_chen #define RGMII2_TXCK_DUTY 0x66 33550e691bSryan_chen #define RGMII1_TXCK_DUTY 0x64 34550e691bSryan_chen 35550e691bSryan_chen #define D2PLL_DEFAULT_RATE (250 * 1000 * 1000) 36550e691bSryan_chen 3785d48d8cSryan_chen #define CHIP_REVISION_ID GENMASK(23, 16) 3885d48d8cSryan_chen 39550e691bSryan_chen DECLARE_GLOBAL_DATA_PTR; 40550e691bSryan_chen 41550e691bSryan_chen /* 42550e691bSryan_chen * Clock divider/multiplier configuration struct. 43550e691bSryan_chen * For H-PLL and M-PLL the formula is 44550e691bSryan_chen * (Output Frequency) = CLKIN * ((M + 1) / (N + 1)) / (P + 1) 45550e691bSryan_chen * M - Numerator 46550e691bSryan_chen * N - Denumerator 47550e691bSryan_chen * P - Post Divider 48550e691bSryan_chen * They have the same layout in their control register. 49550e691bSryan_chen * 50550e691bSryan_chen * D-PLL and D2-PLL have extra divider (OD + 1), which is not 51550e691bSryan_chen * yet needed and ignored by clock configurations. 52550e691bSryan_chen */ 53577fcdaeSDylan Hung union ast2600_pll_reg { 54577fcdaeSDylan Hung unsigned int w; 55577fcdaeSDylan Hung struct { 56fd52be0bSDylan Hung unsigned int m : 13; /* bit[12:0] */ 57fd52be0bSDylan Hung unsigned int n : 6; /* bit[18:13] */ 58fd52be0bSDylan Hung unsigned int p : 4; /* bit[22:19] */ 59fd52be0bSDylan Hung unsigned int off : 1; /* bit[23] */ 60fd52be0bSDylan Hung unsigned int bypass : 1; /* bit[24] */ 61fd52be0bSDylan Hung unsigned int reset : 1; /* bit[25] */ 62fd52be0bSDylan Hung unsigned int reserved : 6; /* bit[31:26] */ 63577fcdaeSDylan Hung } b; 64577fcdaeSDylan Hung }; 65577fcdaeSDylan Hung 66577fcdaeSDylan Hung struct ast2600_pll_cfg { 67577fcdaeSDylan Hung union ast2600_pll_reg reg; 68577fcdaeSDylan Hung unsigned int ext_reg; 69577fcdaeSDylan Hung }; 70577fcdaeSDylan Hung 71577fcdaeSDylan Hung struct ast2600_pll_desc { 72577fcdaeSDylan Hung u32 in; 73577fcdaeSDylan Hung u32 out; 74577fcdaeSDylan Hung struct ast2600_pll_cfg cfg; 75577fcdaeSDylan Hung }; 76577fcdaeSDylan Hung 77577fcdaeSDylan Hung static const struct ast2600_pll_desc ast2600_pll_lookup[] = { 78*a8fc7648SRyan Chen { 79*a8fc7648SRyan Chen .in = AST2600_CLK_IN, .out = 400000000, 80577fcdaeSDylan Hung .cfg.reg.b.m = 95, .cfg.reg.b.n = 2, .cfg.reg.b.p = 1, 81577fcdaeSDylan Hung .cfg.ext_reg = 0x31, 82*a8fc7648SRyan Chen },{ 83*a8fc7648SRyan Chen .in = AST2600_CLK_IN, .out = 200000000, 84577fcdaeSDylan Hung .cfg.reg.b.m = 127, .cfg.reg.b.n = 0, .cfg.reg.b.p = 15, 85577fcdaeSDylan Hung .cfg.ext_reg = 0x3f 86*a8fc7648SRyan Chen },{ 87*a8fc7648SRyan Chen .in = AST2600_CLK_IN, .out = 334000000, 88577fcdaeSDylan Hung .cfg.reg.b.m = 667, .cfg.reg.b.n = 4, .cfg.reg.b.p = 9, 89577fcdaeSDylan Hung .cfg.ext_reg = 0x14d 90*a8fc7648SRyan Chen },{ 91*a8fc7648SRyan Chen .in = AST2600_CLK_IN, .out = 1000000000, 92577fcdaeSDylan Hung .cfg.reg.b.m = 119, .cfg.reg.b.n = 2, .cfg.reg.b.p = 0, 93577fcdaeSDylan Hung .cfg.ext_reg = 0x3d 94*a8fc7648SRyan Chen },{ 95*a8fc7648SRyan Chen .in = AST2600_CLK_IN, .out = 50000000, 96577fcdaeSDylan Hung .cfg.reg.b.m = 95, .cfg.reg.b.n = 2, .cfg.reg.b.p = 15, 97577fcdaeSDylan Hung .cfg.ext_reg = 0x31 98577fcdaeSDylan Hung }, 99550e691bSryan_chen }; 100550e691bSryan_chen 101bbbfb0c5Sryan_chen extern u32 ast2600_get_pll_rate(struct ast2600_scu *scu, int pll_idx) 102550e691bSryan_chen { 103d6e349c7Sryan_chen u32 clkin = AST2600_CLK_IN; 104bbbfb0c5Sryan_chen u32 pll_reg = 0; 1059639db61Sryan_chen unsigned int mult, div = 1; 106550e691bSryan_chen 107bbbfb0c5Sryan_chen switch(pll_idx) { 108bbbfb0c5Sryan_chen case ASPEED_CLK_HPLL: 109bbbfb0c5Sryan_chen pll_reg = readl(&scu->h_pll_param); 110bbbfb0c5Sryan_chen break; 111bbbfb0c5Sryan_chen case ASPEED_CLK_MPLL: 112bbbfb0c5Sryan_chen pll_reg = readl(&scu->m_pll_param); 113bbbfb0c5Sryan_chen break; 114bbbfb0c5Sryan_chen case ASPEED_CLK_DPLL: 115bbbfb0c5Sryan_chen pll_reg = readl(&scu->d_pll_param); 116bbbfb0c5Sryan_chen break; 117bbbfb0c5Sryan_chen case ASPEED_CLK_EPLL: 118bbbfb0c5Sryan_chen pll_reg = readl(&scu->e_pll_param); 119bbbfb0c5Sryan_chen break; 120bbbfb0c5Sryan_chen } 121bbbfb0c5Sryan_chen if (pll_reg & BIT(24)) { 1229639db61Sryan_chen /* Pass through mode */ 1239639db61Sryan_chen mult = div = 1; 1249639db61Sryan_chen } else { 1259639db61Sryan_chen /* F = 25Mhz * [(M + 2) / (n + 1)] / (p + 1) */ 12675ced45aSDylan Hung union ast2600_pll_reg reg; 12775ced45aSDylan Hung reg.w = pll_reg; 128e5c4f4dfSryan_chen if(pll_idx == ASPEED_CLK_HPLL) { 129e5c4f4dfSryan_chen /* 130e5c4f4dfSryan_chen HPLL Numerator (M) = fix 0x5F when SCU500[10]=1 131e5c4f4dfSryan_chen fix 0xBF when SCU500[10]=0 and SCU500[8]=1 132e5c4f4dfSryan_chen SCU200[12:0] (default 0x8F) when SCU510[10]=0 and SCU510[8]=0 133e5c4f4dfSryan_chen HPLL Denumerator (N) = SCU200[18:13] (default 0x2) 134e5c4f4dfSryan_chen HPLL Divider (P) = SCU200[22:19] (default 0x0) 135e5c4f4dfSryan_chen HPLL Bandwidth Adj (NB) = fix 0x2F when SCU500[10]=1 136e5c4f4dfSryan_chen fix 0x5F when SCU500[10]=0 and SCU500[8]=1 137e5c4f4dfSryan_chen SCU204[11:0] (default 0x31) when SCU500[10]=0 and SCU500[8]=0 138e5c4f4dfSryan_chen */ 139e5c4f4dfSryan_chen u32 hwstrap1 = readl(&scu->hwstrap1.hwstrap); 140e5c4f4dfSryan_chen if(hwstrap1 & BIT(10)) 141e5c4f4dfSryan_chen reg.b.m = 0x5F; 142e5c4f4dfSryan_chen else { 143e5c4f4dfSryan_chen if(hwstrap1 & BIT(8)) 144e5c4f4dfSryan_chen reg.b.m = 0xBF; 145*a8fc7648SRyan Chen /* Otherwise keep default 0x8F */ 146e5c4f4dfSryan_chen } 147e5c4f4dfSryan_chen } 14875ced45aSDylan Hung mult = (reg.b.m + 1) / (reg.b.n + 1); 14975ced45aSDylan Hung div = (reg.b.p + 1); 1509639db61Sryan_chen } 151*a8fc7648SRyan Chen 1529639db61Sryan_chen return ((clkin * mult)/div); 153550e691bSryan_chen } 154550e691bSryan_chen 1554f22e838Sryan_chen extern u32 ast2600_get_apll_rate(struct ast2600_scu *scu) 156550e691bSryan_chen { 15785d48d8cSryan_chen u32 hw_rev = readl(&scu->chip_id1); 158bbbfb0c5Sryan_chen u32 clkin = AST2600_CLK_IN; 15939283ea7Sryan_chen u32 apll_reg = readl(&scu->a_pll_param); 16039283ea7Sryan_chen unsigned int mult, div = 1; 161d6e349c7Sryan_chen 162*a8fc7648SRyan Chen if (((hw_rev & CHIP_REVISION_ID) >> 16) >= 3) { 163*a8fc7648SRyan Chen //after A2 version 16485d48d8cSryan_chen if (apll_reg & BIT(24)) { 16585d48d8cSryan_chen /* Pass through mode */ 16685d48d8cSryan_chen mult = div = 1; 16785d48d8cSryan_chen } else { 16885d48d8cSryan_chen /* F = 25Mhz * [(m + 1) / (n + 1)] / (p + 1) */ 16985d48d8cSryan_chen u32 m = apll_reg & 0x1fff; 17085d48d8cSryan_chen u32 n = (apll_reg >> 13) & 0x3f; 17185d48d8cSryan_chen u32 p = (apll_reg >> 19) & 0xf; 17285d48d8cSryan_chen 17385d48d8cSryan_chen mult = (m + 1); 17485d48d8cSryan_chen div = (n + 1) * (p + 1); 17585d48d8cSryan_chen } 17685d48d8cSryan_chen 17785d48d8cSryan_chen } else { 17839283ea7Sryan_chen if (apll_reg & BIT(20)) { 179d6e349c7Sryan_chen /* Pass through mode */ 180d6e349c7Sryan_chen mult = div = 1; 181d6e349c7Sryan_chen } else { 182bbbfb0c5Sryan_chen /* F = 25Mhz * (2-od) * [(m + 2) / (n + 1)] */ 18339283ea7Sryan_chen u32 m = (apll_reg >> 5) & 0x3f; 18439283ea7Sryan_chen u32 od = (apll_reg >> 4) & 0x1; 18539283ea7Sryan_chen u32 n = apll_reg & 0xf; 186d6e349c7Sryan_chen 187bbbfb0c5Sryan_chen mult = (2 - od) * (m + 2); 188bbbfb0c5Sryan_chen div = n + 1; 189d6e349c7Sryan_chen } 19085d48d8cSryan_chen } 191*a8fc7648SRyan Chen 192bbbfb0c5Sryan_chen return ((clkin * mult)/div); 19339283ea7Sryan_chen } 19439283ea7Sryan_chen 195d812df15Sryan_chen static u32 ast2600_a0_axi_ahb_div_table[] = { 19645e0908aSryan_chen 2, 2, 3, 4, 197d812df15Sryan_chen }; 198d812df15Sryan_chen 19945e0908aSryan_chen static u32 ast2600_a1_axi_ahb_div0_table[] = { 200e29dc694Sryan_chen 3, 2, 3, 4, 20145e0908aSryan_chen }; 20245e0908aSryan_chen 20345e0908aSryan_chen static u32 ast2600_a1_axi_ahb_div1_table[] = { 204e29dc694Sryan_chen 3, 4, 6, 8, 205e29dc694Sryan_chen }; 206e29dc694Sryan_chen 207e29dc694Sryan_chen static u32 ast2600_a1_axi_ahb_default_table[] = { 208e29dc694Sryan_chen 3, 4, 3, 4, 2, 2, 2, 2, 209d812df15Sryan_chen }; 210d812df15Sryan_chen 211d812df15Sryan_chen static u32 ast2600_get_hclk(struct ast2600_scu *scu) 212d812df15Sryan_chen { 21385d48d8cSryan_chen u32 hw_rev = readl(&scu->chip_id1); 21445e0908aSryan_chen u32 hwstrap1 = readl(&scu->hwstrap1.hwstrap); 215d812df15Sryan_chen u32 axi_div = 1; 216d812df15Sryan_chen u32 ahb_div = 0; 217d812df15Sryan_chen u32 rate = 0; 218d812df15Sryan_chen 21985d48d8cSryan_chen if ((hw_rev & CHIP_REVISION_ID) >> 16) { 220*a8fc7648SRyan Chen //After A0 22145e0908aSryan_chen if(hwstrap1 & BIT(16)) { 222*a8fc7648SRyan Chen ast2600_a1_axi_ahb_div1_table[0] = 223*a8fc7648SRyan Chen ast2600_a1_axi_ahb_default_table[(hwstrap1 >> 8) & 0x3]; 224d812df15Sryan_chen axi_div = 1; 22545e0908aSryan_chen ahb_div = ast2600_a1_axi_ahb_div1_table[(hwstrap1 >> 11) & 0x3]; 22645e0908aSryan_chen } else { 227*a8fc7648SRyan Chen ast2600_a1_axi_ahb_div0_table[0] = 228*a8fc7648SRyan Chen ast2600_a1_axi_ahb_default_table[(hwstrap1 >> 8) & 0x3]; 229d812df15Sryan_chen axi_div = 2; 23045e0908aSryan_chen ahb_div = ast2600_a1_axi_ahb_div0_table[(hwstrap1 >> 11) & 0x3]; 23145e0908aSryan_chen } 23245e0908aSryan_chen } else { 233*a8fc7648SRyan Chen //A0 : fix axi = hpll / 2 23445e0908aSryan_chen axi_div = 2; 235d812df15Sryan_chen ahb_div = ast2600_a0_axi_ahb_div_table[(hwstrap1 >> 11) & 0x3]; 23645e0908aSryan_chen } 237bbbfb0c5Sryan_chen rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 238*a8fc7648SRyan Chen 2392717883aSryan_chen return (rate / axi_div / ahb_div); 2402717883aSryan_chen } 2412717883aSryan_chen 242c304f173Sryan_chen static u32 ast2600_get_bclk_rate(struct ast2600_scu *scu) 243c304f173Sryan_chen { 244c304f173Sryan_chen u32 rate; 245c304f173Sryan_chen u32 bclk_sel = (readl(&scu->clk_sel1) >> 20) & 0x7; 246c304f173Sryan_chen rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 247c304f173Sryan_chen 248c304f173Sryan_chen return (rate /((bclk_sel + 1) * 4)); 249c304f173Sryan_chen } 250c304f173Sryan_chen 2516fa1ef3dSryan_chen static u32 ast2600_hpll_pclk1_div_table[] = { 2522717883aSryan_chen 4, 8, 12, 16, 20, 24, 28, 32, 2532717883aSryan_chen }; 2542717883aSryan_chen 2556fa1ef3dSryan_chen static u32 ast2600_hpll_pclk2_div_table[] = { 2566fa1ef3dSryan_chen 2, 4, 6, 8, 10, 12, 14, 16, 2576fa1ef3dSryan_chen }; 2586fa1ef3dSryan_chen 2596fa1ef3dSryan_chen static u32 ast2600_get_pclk1(struct ast2600_scu *scu) 2602717883aSryan_chen { 2612717883aSryan_chen u32 clk_sel1 = readl(&scu->clk_sel1); 2626fa1ef3dSryan_chen u32 apb_div = ast2600_hpll_pclk1_div_table[((clk_sel1 >> 23) & 0x7)]; 263bbbfb0c5Sryan_chen u32 rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 2642717883aSryan_chen 2652717883aSryan_chen return (rate / apb_div); 266d812df15Sryan_chen } 267d812df15Sryan_chen 2686fa1ef3dSryan_chen static u32 ast2600_get_pclk2(struct ast2600_scu *scu) 2696fa1ef3dSryan_chen { 2706fa1ef3dSryan_chen u32 clk_sel4 = readl(&scu->clk_sel4); 2716fa1ef3dSryan_chen u32 apb_div = ast2600_hpll_pclk2_div_table[((clk_sel4 >> 9) & 0x7)]; 2726fa1ef3dSryan_chen u32 rate = ast2600_get_hclk(scu); 2736fa1ef3dSryan_chen 2746fa1ef3dSryan_chen return (rate / apb_div); 2756fa1ef3dSryan_chen } 2766fa1ef3dSryan_chen 2772e195992Sryan_chen static u32 ast2600_get_uxclk_in_rate(struct ast2600_scu *scu) 278d6e349c7Sryan_chen { 27927881d20Sryan_chen u32 clk_in = 0; 2802e195992Sryan_chen u32 uxclk_sel = readl(&scu->clk_sel5); 281550e691bSryan_chen 28227881d20Sryan_chen uxclk_sel &= 0x3; 28327881d20Sryan_chen switch(uxclk_sel) { 28427881d20Sryan_chen case 0: 28527881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu) / 4; 28627881d20Sryan_chen break; 28727881d20Sryan_chen case 1: 28827881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu) / 2; 28927881d20Sryan_chen break; 29027881d20Sryan_chen case 2: 29127881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu); 29227881d20Sryan_chen break; 29327881d20Sryan_chen case 3: 29427881d20Sryan_chen clk_in = ast2600_get_hclk(scu); 29527881d20Sryan_chen break; 29627881d20Sryan_chen } 297d6e349c7Sryan_chen 29827881d20Sryan_chen return clk_in; 29927881d20Sryan_chen } 30027881d20Sryan_chen 3012e195992Sryan_chen static u32 ast2600_get_huxclk_in_rate(struct ast2600_scu *scu) 30227881d20Sryan_chen { 30327881d20Sryan_chen u32 clk_in = 0; 3042e195992Sryan_chen u32 huclk_sel = readl(&scu->clk_sel5); 30527881d20Sryan_chen 30627881d20Sryan_chen huclk_sel = ((huclk_sel >> 3) & 0x3); 30727881d20Sryan_chen switch(huclk_sel) { 30827881d20Sryan_chen case 0: 30927881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu) / 4; 31027881d20Sryan_chen break; 31127881d20Sryan_chen case 1: 31227881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu) / 2; 31327881d20Sryan_chen break; 31427881d20Sryan_chen case 2: 31527881d20Sryan_chen clk_in = ast2600_get_apll_rate(scu); 31627881d20Sryan_chen break; 31727881d20Sryan_chen case 3: 31827881d20Sryan_chen clk_in = ast2600_get_hclk(scu); 31927881d20Sryan_chen break; 32027881d20Sryan_chen } 32127881d20Sryan_chen 32227881d20Sryan_chen return clk_in; 32327881d20Sryan_chen } 32427881d20Sryan_chen 3252e195992Sryan_chen static u32 ast2600_get_uart_uxclk_rate(struct ast2600_scu *scu) 32627881d20Sryan_chen { 3272e195992Sryan_chen u32 clk_in = ast2600_get_uxclk_in_rate(scu); 32827881d20Sryan_chen u32 div_reg = readl(&scu->uart_24m_ref_uxclk); 32927881d20Sryan_chen unsigned int mult, div; 33027881d20Sryan_chen 33127881d20Sryan_chen u32 n = (div_reg >> 8) & 0x3ff; 33227881d20Sryan_chen u32 r = div_reg & 0xff; 33327881d20Sryan_chen 33427881d20Sryan_chen mult = r; 3352e195992Sryan_chen div = (n * 2); 33627881d20Sryan_chen return (clk_in * mult)/div; 33727881d20Sryan_chen } 33827881d20Sryan_chen 3392e195992Sryan_chen static u32 ast2600_get_uart_huxclk_rate(struct ast2600_scu *scu) 34027881d20Sryan_chen { 3412e195992Sryan_chen u32 clk_in = ast2600_get_huxclk_in_rate(scu); 34227881d20Sryan_chen u32 div_reg = readl(&scu->uart_24m_ref_huxclk); 34327881d20Sryan_chen 34427881d20Sryan_chen unsigned int mult, div; 34527881d20Sryan_chen 34627881d20Sryan_chen u32 n = (div_reg >> 8) & 0x3ff; 34727881d20Sryan_chen u32 r = div_reg & 0xff; 34827881d20Sryan_chen 34927881d20Sryan_chen mult = r; 3502e195992Sryan_chen div = (n * 2); 35127881d20Sryan_chen return (clk_in * mult)/div; 35227881d20Sryan_chen } 35327881d20Sryan_chen 354f51926eeSryan_chen static u32 ast2600_get_sdio_clk_rate(struct ast2600_scu *scu) 355f51926eeSryan_chen { 356f51926eeSryan_chen u32 clkin = 0; 357f51926eeSryan_chen u32 clk_sel = readl(&scu->clk_sel4); 358f51926eeSryan_chen u32 div = (clk_sel >> 28) & 0x7; 359f51926eeSryan_chen 360f51926eeSryan_chen if(clk_sel & BIT(8)) { 361f51926eeSryan_chen clkin = ast2600_get_apll_rate(scu); 362f51926eeSryan_chen } else { 36310069884Sryan_chen clkin = ast2600_get_hclk(scu); 364f51926eeSryan_chen } 365f51926eeSryan_chen div = (div + 1) << 1; 366f51926eeSryan_chen 367f51926eeSryan_chen return (clkin / div); 368f51926eeSryan_chen } 369f51926eeSryan_chen 370f51926eeSryan_chen static u32 ast2600_get_emmc_clk_rate(struct ast2600_scu *scu) 371f51926eeSryan_chen { 372bbbfb0c5Sryan_chen u32 clkin = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 373f51926eeSryan_chen u32 clk_sel = readl(&scu->clk_sel1); 374f51926eeSryan_chen u32 div = (clk_sel >> 12) & 0x7; 375f51926eeSryan_chen 376f51926eeSryan_chen div = (div + 1) << 2; 377f51926eeSryan_chen 378f51926eeSryan_chen return (clkin / div); 379f51926eeSryan_chen } 380f51926eeSryan_chen 381f51926eeSryan_chen static u32 ast2600_get_uart_clk_rate(struct ast2600_scu *scu, int uart_idx) 38227881d20Sryan_chen { 38327881d20Sryan_chen u32 uart_sel = readl(&scu->clk_sel4); 38427881d20Sryan_chen u32 uart_sel5 = readl(&scu->clk_sel5); 38527881d20Sryan_chen ulong uart_clk = 0; 38627881d20Sryan_chen 38727881d20Sryan_chen switch(uart_idx) { 38827881d20Sryan_chen case 1: 38927881d20Sryan_chen case 2: 39027881d20Sryan_chen case 3: 39127881d20Sryan_chen case 4: 39227881d20Sryan_chen case 6: 39327881d20Sryan_chen if(uart_sel & BIT(uart_idx - 1)) 3942e195992Sryan_chen uart_clk = ast2600_get_uart_huxclk_rate(scu) ; 395550e691bSryan_chen else 3962e195992Sryan_chen uart_clk = ast2600_get_uart_uxclk_rate(scu) ; 39727881d20Sryan_chen break; 39827881d20Sryan_chen case 5: //24mhz is come form usb phy 48Mhz 39927881d20Sryan_chen { 40027881d20Sryan_chen u8 uart5_clk_sel = 0; 40127881d20Sryan_chen //high bit 40227881d20Sryan_chen if (readl(&scu->misc_ctrl1) & BIT(12)) 40327881d20Sryan_chen uart5_clk_sel = 0x2; 40427881d20Sryan_chen else 40527881d20Sryan_chen uart5_clk_sel = 0x0; 406550e691bSryan_chen 40727881d20Sryan_chen if (readl(&scu->clk_sel2) & BIT(14)) 40827881d20Sryan_chen uart5_clk_sel |= 0x1; 409550e691bSryan_chen 41027881d20Sryan_chen switch(uart5_clk_sel) { 41127881d20Sryan_chen case 0: 41227881d20Sryan_chen uart_clk = 24000000; 41327881d20Sryan_chen break; 41427881d20Sryan_chen case 1: 415def99fcbSryan_chen uart_clk = 192000000; 41627881d20Sryan_chen break; 41727881d20Sryan_chen case 2: 41827881d20Sryan_chen uart_clk = 24000000/13; 41927881d20Sryan_chen break; 42027881d20Sryan_chen case 3: 42127881d20Sryan_chen uart_clk = 192000000/13; 42227881d20Sryan_chen break; 42327881d20Sryan_chen } 42427881d20Sryan_chen } 42527881d20Sryan_chen break; 42627881d20Sryan_chen case 7: 42727881d20Sryan_chen case 8: 42827881d20Sryan_chen case 9: 42927881d20Sryan_chen case 10: 43027881d20Sryan_chen case 11: 43127881d20Sryan_chen case 12: 43227881d20Sryan_chen case 13: 43327881d20Sryan_chen if(uart_sel5 & BIT(uart_idx - 1)) 4342e195992Sryan_chen uart_clk = ast2600_get_uart_huxclk_rate(scu); 43527881d20Sryan_chen else 4362e195992Sryan_chen uart_clk = ast2600_get_uart_uxclk_rate(scu); 43727881d20Sryan_chen break; 43827881d20Sryan_chen } 43927881d20Sryan_chen 44027881d20Sryan_chen return uart_clk; 441550e691bSryan_chen } 442550e691bSryan_chen 443feb42054Sryan_chen static ulong ast2600_clk_get_rate(struct clk *clk) 444feb42054Sryan_chen { 445feb42054Sryan_chen struct ast2600_clk_priv *priv = dev_get_priv(clk->dev); 446feb42054Sryan_chen ulong rate = 0; 447feb42054Sryan_chen 448feb42054Sryan_chen switch (clk->id) { 449feb42054Sryan_chen case ASPEED_CLK_HPLL: 450bbbfb0c5Sryan_chen case ASPEED_CLK_EPLL: 451bbbfb0c5Sryan_chen case ASPEED_CLK_DPLL: 452d812df15Sryan_chen case ASPEED_CLK_MPLL: 453bbbfb0c5Sryan_chen rate = ast2600_get_pll_rate(priv->scu, clk->id); 454d812df15Sryan_chen break; 455feb42054Sryan_chen case ASPEED_CLK_AHB: 456feb42054Sryan_chen rate = ast2600_get_hclk(priv->scu); 457feb42054Sryan_chen break; 4586fa1ef3dSryan_chen case ASPEED_CLK_APB1: 4596fa1ef3dSryan_chen rate = ast2600_get_pclk1(priv->scu); 4606fa1ef3dSryan_chen break; 4616fa1ef3dSryan_chen case ASPEED_CLK_APB2: 4626fa1ef3dSryan_chen rate = ast2600_get_pclk2(priv->scu); 463feb42054Sryan_chen break; 464bbbfb0c5Sryan_chen case ASPEED_CLK_APLL: 465bbbfb0c5Sryan_chen rate = ast2600_get_apll_rate(priv->scu); 466bbbfb0c5Sryan_chen break; 467feb42054Sryan_chen case ASPEED_CLK_GATE_UART1CLK: 468feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 1); 469feb42054Sryan_chen break; 470feb42054Sryan_chen case ASPEED_CLK_GATE_UART2CLK: 471feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 2); 472feb42054Sryan_chen break; 473feb42054Sryan_chen case ASPEED_CLK_GATE_UART3CLK: 474feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 3); 475feb42054Sryan_chen break; 476feb42054Sryan_chen case ASPEED_CLK_GATE_UART4CLK: 477feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 4); 478feb42054Sryan_chen break; 479feb42054Sryan_chen case ASPEED_CLK_GATE_UART5CLK: 480feb42054Sryan_chen rate = ast2600_get_uart_clk_rate(priv->scu, 5); 481feb42054Sryan_chen break; 482c304f173Sryan_chen case ASPEED_CLK_BCLK: 483c304f173Sryan_chen rate = ast2600_get_bclk_rate(priv->scu); 484c304f173Sryan_chen break; 485f51926eeSryan_chen case ASPEED_CLK_SDIO: 486f51926eeSryan_chen rate = ast2600_get_sdio_clk_rate(priv->scu); 487f51926eeSryan_chen break; 488f51926eeSryan_chen case ASPEED_CLK_EMMC: 489f51926eeSryan_chen rate = ast2600_get_emmc_clk_rate(priv->scu); 490f51926eeSryan_chen break; 4912e195992Sryan_chen case ASPEED_CLK_UARTX: 4922e195992Sryan_chen rate = ast2600_get_uart_uxclk_rate(priv->scu); 4932e195992Sryan_chen break; 4940998ddefSryan_chen case ASPEED_CLK_HUARTX: 4952e195992Sryan_chen rate = ast2600_get_uart_huxclk_rate(priv->scu); 4962e195992Sryan_chen break; 497feb42054Sryan_chen default: 498d812df15Sryan_chen pr_debug("can't get clk rate \n"); 499feb42054Sryan_chen return -ENOENT; 500d812df15Sryan_chen break; 501feb42054Sryan_chen } 502feb42054Sryan_chen 503feb42054Sryan_chen return rate; 504feb42054Sryan_chen } 505feb42054Sryan_chen 506577fcdaeSDylan Hung /** 507577fcdaeSDylan Hung * @brief lookup PLL divider config by input/output rate 508577fcdaeSDylan Hung * @param[in] *pll - PLL descriptor 509577fcdaeSDylan Hung * @return true - if PLL divider config is found, false - else 510550e691bSryan_chen * 511*a8fc7648SRyan Chen * The function caller shall fill "pll->in" and "pll->out", 512*a8fc7648SRyan Chen * then this function will search the lookup table 513*a8fc7648SRyan Chen * to find a valid PLL divider configuration. 514550e691bSryan_chen */ 515577fcdaeSDylan Hung static bool ast2600_search_clock_config(struct ast2600_pll_desc *pll) 516550e691bSryan_chen { 517577fcdaeSDylan Hung u32 i; 518577fcdaeSDylan Hung bool is_found = false; 519550e691bSryan_chen 520577fcdaeSDylan Hung for (i = 0; i < ARRAY_SIZE(ast2600_pll_lookup); i++) { 521577fcdaeSDylan Hung const struct ast2600_pll_desc *def_cfg = &ast2600_pll_lookup[i]; 522577fcdaeSDylan Hung if ((def_cfg->in == pll->in) && (def_cfg->out == pll->out)) { 523577fcdaeSDylan Hung is_found = true; 524577fcdaeSDylan Hung pll->cfg.reg.w = def_cfg->cfg.reg.w; 525577fcdaeSDylan Hung pll->cfg.ext_reg = def_cfg->cfg.ext_reg; 526577fcdaeSDylan Hung break; 527550e691bSryan_chen } 528550e691bSryan_chen } 529577fcdaeSDylan Hung return is_found; 530550e691bSryan_chen } 531fd52be0bSDylan Hung static u32 ast2600_configure_pll(struct ast2600_scu *scu, 532fd52be0bSDylan Hung struct ast2600_pll_cfg *p_cfg, int pll_idx) 533fd52be0bSDylan Hung { 534fd52be0bSDylan Hung u32 addr, addr_ext; 535fd52be0bSDylan Hung u32 reg; 536550e691bSryan_chen 537fd52be0bSDylan Hung switch (pll_idx) { 538fd52be0bSDylan Hung case ASPEED_CLK_HPLL: 539fd52be0bSDylan Hung addr = (u32)(&scu->h_pll_param); 540fd52be0bSDylan Hung addr_ext = (u32)(&scu->h_pll_ext_param); 541fd52be0bSDylan Hung break; 542fd52be0bSDylan Hung case ASPEED_CLK_MPLL: 543fd52be0bSDylan Hung addr = (u32)(&scu->m_pll_param); 544fd52be0bSDylan Hung addr_ext = (u32)(&scu->m_pll_ext_param); 545fd52be0bSDylan Hung break; 546fd52be0bSDylan Hung case ASPEED_CLK_DPLL: 547fd52be0bSDylan Hung addr = (u32)(&scu->d_pll_param); 548fd52be0bSDylan Hung addr_ext = (u32)(&scu->d_pll_ext_param); 549fd52be0bSDylan Hung break; 550fd52be0bSDylan Hung case ASPEED_CLK_EPLL: 551fd52be0bSDylan Hung addr = (u32)(&scu->e_pll_param); 552fd52be0bSDylan Hung addr_ext = (u32)(&scu->e_pll_ext_param); 553fd52be0bSDylan Hung break; 554fd52be0bSDylan Hung default: 555fd52be0bSDylan Hung debug("unknown PLL index\n"); 556fd52be0bSDylan Hung return 1; 557fd52be0bSDylan Hung } 558fd52be0bSDylan Hung 559fd52be0bSDylan Hung p_cfg->reg.b.bypass = 0; 560fd52be0bSDylan Hung p_cfg->reg.b.off = 1; 561fd52be0bSDylan Hung p_cfg->reg.b.reset = 1; 562fd52be0bSDylan Hung 563fd52be0bSDylan Hung reg = readl(addr); 564fd52be0bSDylan Hung reg &= ~GENMASK(25, 0); 565fd52be0bSDylan Hung reg |= p_cfg->reg.w; 566fd52be0bSDylan Hung writel(reg, addr); 567fd52be0bSDylan Hung 568fd52be0bSDylan Hung /* write extend parameter */ 569fd52be0bSDylan Hung writel(p_cfg->ext_reg, addr_ext); 570fd52be0bSDylan Hung udelay(100); 571fd52be0bSDylan Hung p_cfg->reg.b.off = 0; 572fd52be0bSDylan Hung p_cfg->reg.b.reset = 0; 573fd52be0bSDylan Hung reg &= ~GENMASK(25, 0); 574fd52be0bSDylan Hung reg |= p_cfg->reg.w; 575fd52be0bSDylan Hung writel(reg, addr); 576fd52be0bSDylan Hung 577fd52be0bSDylan Hung /* polling PLL lock status */ 578fd52be0bSDylan Hung while(0 == (readl(addr_ext) & BIT(31))); 579fd52be0bSDylan Hung 580fd52be0bSDylan Hung return 0; 581fd52be0bSDylan Hung } 582feb42054Sryan_chen static u32 ast2600_configure_ddr(struct ast2600_scu *scu, ulong rate) 583550e691bSryan_chen { 584577fcdaeSDylan Hung struct ast2600_pll_desc mpll; 585550e691bSryan_chen 586577fcdaeSDylan Hung mpll.in = AST2600_CLK_IN; 587577fcdaeSDylan Hung mpll.out = rate; 588577fcdaeSDylan Hung if (false == ast2600_search_clock_config(&mpll)) { 589577fcdaeSDylan Hung printf("error!! unable to find valid DDR clock setting\n"); 590577fcdaeSDylan Hung return 0; 591577fcdaeSDylan Hung } 592fd52be0bSDylan Hung ast2600_configure_pll(scu, &(mpll.cfg), ASPEED_CLK_MPLL); 593577fcdaeSDylan Hung 594cc476ffcSDylan Hung return ast2600_get_pll_rate(scu, ASPEED_CLK_MPLL); 595d6e349c7Sryan_chen } 596d6e349c7Sryan_chen 597d6e349c7Sryan_chen static ulong ast2600_clk_set_rate(struct clk *clk, ulong rate) 598550e691bSryan_chen { 599f0d895afSryan_chen struct ast2600_clk_priv *priv = dev_get_priv(clk->dev); 600550e691bSryan_chen 601550e691bSryan_chen ulong new_rate; 602550e691bSryan_chen switch (clk->id) { 603f0d895afSryan_chen case ASPEED_CLK_MPLL: 604feb42054Sryan_chen new_rate = ast2600_configure_ddr(priv->scu, rate); 605550e691bSryan_chen break; 606550e691bSryan_chen default: 607550e691bSryan_chen return -ENOENT; 608550e691bSryan_chen } 609550e691bSryan_chen 610550e691bSryan_chen return new_rate; 611550e691bSryan_chen } 612feb42054Sryan_chen 613f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC1 (20) 614f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC2 (21) 615f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC3 (20) 616f9aa0ee1Sryan_chen #define SCU_CLKSTOP_MAC4 (21) 617f9aa0ee1Sryan_chen 618cc476ffcSDylan Hung static u32 ast2600_configure_mac12_clk(struct ast2600_scu *scu) 619cc476ffcSDylan Hung { 620eff28274SJohnny Huang /* scu340[25:0]: 1G default delay */ 621eff28274SJohnny Huang clrsetbits_le32(&scu->mac12_clk_delay, GENMASK(25, 0), 622eff28274SJohnny Huang MAC_DEF_DELAY_1G); 6234760b3f8SDylan Hung 6244760b3f8SDylan Hung /* set 100M/10M default delay */ 6254760b3f8SDylan Hung writel(MAC_DEF_DELAY_100M, &scu->mac12_clk_delay_100M); 6264760b3f8SDylan Hung writel(MAC_DEF_DELAY_10M, &scu->mac12_clk_delay_10M); 627cc476ffcSDylan Hung 628ed30249cSDylan Hung /* MAC AHB = HPLL / 6 */ 629eff28274SJohnny Huang clrsetbits_le32(&scu->clk_sel1, GENMASK(18, 16), (0x2 << 16)); 630894c19cfSDylan Hung 631cc476ffcSDylan Hung return 0; 632cc476ffcSDylan Hung } 633cc476ffcSDylan Hung 63454f9cba1SDylan Hung static u32 ast2600_configure_mac34_clk(struct ast2600_scu *scu) 63554f9cba1SDylan Hung { 63654f9cba1SDylan Hung 63754f9cba1SDylan Hung /* 638eff28274SJohnny Huang * scu350[31] RGMII 125M source: 0 = from IO pin 639eff28274SJohnny Huang * scu350[25:0] MAC 1G delay 64054f9cba1SDylan Hung */ 641eff28274SJohnny Huang clrsetbits_le32(&scu->mac34_clk_delay, (BIT(31) | GENMASK(25, 0)), 642eff28274SJohnny Huang MAC34_DEF_DELAY_1G); 64354f9cba1SDylan Hung writel(MAC34_DEF_DELAY_100M, &scu->mac34_clk_delay_100M); 64454f9cba1SDylan Hung writel(MAC34_DEF_DELAY_10M, &scu->mac34_clk_delay_10M); 64554f9cba1SDylan Hung 646eff28274SJohnny Huang /* 647eff28274SJohnny Huang * clock source seletion and divider 648eff28274SJohnny Huang * scu310[26:24] : MAC AHB bus clock = HCLK / 2 649eff28274SJohnny Huang * scu310[18:16] : RMII 50M = HCLK_200M / 4 650eff28274SJohnny Huang */ 651eff28274SJohnny Huang clrsetbits_le32(&scu->clk_sel4, (GENMASK(26, 24) | GENMASK(18, 16)), 652eff28274SJohnny Huang ((0x0 << 24) | (0x3 << 16))); 65354f9cba1SDylan Hung 654eff28274SJohnny Huang /* 655eff28274SJohnny Huang * set driving strength 656eff28274SJohnny Huang * scu458[3:2] : MAC4 driving strength 657eff28274SJohnny Huang * scu458[1:0] : MAC3 driving strength 658eff28274SJohnny Huang */ 659eff28274SJohnny Huang clrsetbits_le32(&scu->pinmux_ctrl16, GENMASK(3, 0), 660a961159eSDylan Hung (0x3 << 2) | (0x3 << 0)); 66154f9cba1SDylan Hung 66254f9cba1SDylan Hung return 0; 66354f9cba1SDylan Hung } 664eff28274SJohnny Huang 66554f9cba1SDylan Hung /** 6665b5c3d44SDylan Hung * ast2600 RGMII clock source tree 66754f9cba1SDylan Hung * 66854f9cba1SDylan Hung * 125M from external PAD -------->|\ 66954f9cba1SDylan Hung * HPLL -->|\ | |---->RGMII 125M for MAC#1 & MAC#2 67054f9cba1SDylan Hung * | |---->| divider |---->|/ + 67154f9cba1SDylan Hung * EPLL -->|/ | 67254f9cba1SDylan Hung * | 673eff28274SJohnny Huang * +---------<-----------|RGMIICK PAD output enable|<-------------+ 67454f9cba1SDylan Hung * | 675eff28274SJohnny Huang * +--------------------------->|\ 67654f9cba1SDylan Hung * | |----> RGMII 125M for MAC#3 & MAC#4 677eff28274SJohnny Huang * HCLK 200M ---->|divider|---->|/ 6785b5c3d44SDylan Hung * 679eff28274SJohnny Huang * To simplify the control flow: 680eff28274SJohnny Huang * 1. RGMII 1/2 always use EPLL as the internal clock source 681eff28274SJohnny Huang * 2. RGMII 3/4 always use RGMIICK pad as the RGMII 125M source 6825b5c3d44SDylan Hung * 683eff28274SJohnny Huang * 125M from external PAD -------->|\ 684eff28274SJohnny Huang * | |---->RGMII 125M for MAC#1 & MAC#2 685eff28274SJohnny Huang * EPLL---->| divider |--->|/ + 686eff28274SJohnny Huang * | 687eff28274SJohnny Huang * +<--------------------|RGMIICK PAD output enable|<-------------+ 688eff28274SJohnny Huang * | 689eff28274SJohnny Huang * +--------------------------->RGMII 125M for MAC#3 & MAC#4 690eff28274SJohnny Huang */ 691eff28274SJohnny Huang #define RGMIICK_SRC_PAD 0 692eff28274SJohnny Huang #define RGMIICK_SRC_EPLL 1 /* recommended */ 693eff28274SJohnny Huang #define RGMIICK_SRC_HPLL 2 694eff28274SJohnny Huang 695eff28274SJohnny Huang #define RGMIICK_DIV2 1 696eff28274SJohnny Huang #define RGMIICK_DIV3 2 697eff28274SJohnny Huang #define RGMIICK_DIV4 3 698eff28274SJohnny Huang #define RGMIICK_DIV5 4 699eff28274SJohnny Huang #define RGMIICK_DIV6 5 700eff28274SJohnny Huang #define RGMIICK_DIV7 6 701eff28274SJohnny Huang #define RGMIICK_DIV8 7 /* recommended */ 702eff28274SJohnny Huang 703eff28274SJohnny Huang #define RMIICK_DIV4 0 704eff28274SJohnny Huang #define RMIICK_DIV8 1 705eff28274SJohnny Huang #define RMIICK_DIV12 2 706eff28274SJohnny Huang #define RMIICK_DIV16 3 707eff28274SJohnny Huang #define RMIICK_DIV20 4 /* recommended */ 708eff28274SJohnny Huang #define RMIICK_DIV24 5 709eff28274SJohnny Huang #define RMIICK_DIV28 6 710eff28274SJohnny Huang #define RMIICK_DIV32 7 711eff28274SJohnny Huang 712eff28274SJohnny Huang struct ast2600_mac_clk_div { 713eff28274SJohnny Huang u32 src; /* 0=external PAD, 1=internal PLL */ 714eff28274SJohnny Huang u32 fin; /* divider input speed */ 715eff28274SJohnny Huang u32 n; /* 0=div2, 1=div2, 2=div3, 3=div4,...,7=div8 */ 716eff28274SJohnny Huang u32 fout; /* fout = fin / n */ 717eff28274SJohnny Huang }; 718eff28274SJohnny Huang 719eff28274SJohnny Huang struct ast2600_mac_clk_div rgmii_clk_defconfig = { 720eff28274SJohnny Huang .src = ASPEED_CLK_EPLL, 721eff28274SJohnny Huang .fin = 1000000000, 722eff28274SJohnny Huang .n = RGMIICK_DIV8, 723eff28274SJohnny Huang .fout = 125000000, 724eff28274SJohnny Huang }; 725eff28274SJohnny Huang 726eff28274SJohnny Huang struct ast2600_mac_clk_div rmii_clk_defconfig = { 727eff28274SJohnny Huang .src = ASPEED_CLK_EPLL, 728eff28274SJohnny Huang .fin = 1000000000, 729eff28274SJohnny Huang .n = RMIICK_DIV20, 730eff28274SJohnny Huang .fout = 50000000, 731eff28274SJohnny Huang }; 732eff28274SJohnny Huang static void ast2600_init_mac_pll(struct ast2600_scu *p_scu, 733eff28274SJohnny Huang struct ast2600_mac_clk_div *p_cfg) 734eff28274SJohnny Huang { 735eff28274SJohnny Huang struct ast2600_pll_desc pll; 736eff28274SJohnny Huang 737eff28274SJohnny Huang pll.in = AST2600_CLK_IN; 738eff28274SJohnny Huang pll.out = p_cfg->fin; 739eff28274SJohnny Huang if (false == ast2600_search_clock_config(&pll)) { 740eff28274SJohnny Huang printf("error!! unable to find valid ETHNET MAC clock " 741eff28274SJohnny Huang "setting\n"); 742eff28274SJohnny Huang debug("%s: pll cfg = 0x%08x 0x%08x\n", __func__, pll.cfg.reg.w, 743eff28274SJohnny Huang pll.cfg.ext_reg); 744eff28274SJohnny Huang debug("%s: pll cfg = %02x %02x %02x\n", __func__, 745eff28274SJohnny Huang pll.cfg.reg.b.m, pll.cfg.reg.b.n, pll.cfg.reg.b.p); 746eff28274SJohnny Huang return; 747eff28274SJohnny Huang } 748eff28274SJohnny Huang ast2600_configure_pll(p_scu, &(pll.cfg), p_cfg->src); 749eff28274SJohnny Huang } 750eff28274SJohnny Huang 751eff28274SJohnny Huang static void ast2600_init_rgmii_clk(struct ast2600_scu *p_scu, 752eff28274SJohnny Huang struct ast2600_mac_clk_div *p_cfg) 753eff28274SJohnny Huang { 754eff28274SJohnny Huang u32 reg_304 = readl(&p_scu->clk_sel2); 755eff28274SJohnny Huang u32 reg_340 = readl(&p_scu->mac12_clk_delay); 756eff28274SJohnny Huang u32 reg_350 = readl(&p_scu->mac34_clk_delay); 757eff28274SJohnny Huang 758eff28274SJohnny Huang reg_340 &= ~GENMASK(31, 29); 759eff28274SJohnny Huang /* scu340[28]: RGMIICK PAD output enable (to MAC 3/4) */ 760eff28274SJohnny Huang reg_340 |= BIT(28); 761eff28274SJohnny Huang if ((p_cfg->src == ASPEED_CLK_EPLL) || 762eff28274SJohnny Huang (p_cfg->src == ASPEED_CLK_HPLL)) { 763eff28274SJohnny Huang /* 764eff28274SJohnny Huang * re-init PLL if the current PLL output frequency doesn't match 765eff28274SJohnny Huang * the divider setting 766eff28274SJohnny Huang */ 767eff28274SJohnny Huang if (p_cfg->fin != ast2600_get_pll_rate(p_scu, p_cfg->src)) { 768eff28274SJohnny Huang ast2600_init_mac_pll(p_scu, p_cfg); 769eff28274SJohnny Huang } 770eff28274SJohnny Huang /* scu340[31]: select RGMII 125M from internal source */ 771eff28274SJohnny Huang reg_340 |= BIT(31); 772eff28274SJohnny Huang } 773eff28274SJohnny Huang 774eff28274SJohnny Huang reg_304 &= ~GENMASK(23, 20); 775eff28274SJohnny Huang 776eff28274SJohnny Huang /* set clock divider */ 777eff28274SJohnny Huang reg_304 |= (p_cfg->n & 0x7) << 20; 778eff28274SJohnny Huang 779eff28274SJohnny Huang /* select internal clock source */ 780eff28274SJohnny Huang if (ASPEED_CLK_HPLL == p_cfg->src) { 781eff28274SJohnny Huang reg_304 |= BIT(23); 782eff28274SJohnny Huang } 783eff28274SJohnny Huang 784eff28274SJohnny Huang /* RGMII 3/4 clock source select */ 785eff28274SJohnny Huang reg_350 &= ~BIT(31); 786eff28274SJohnny Huang 787eff28274SJohnny Huang writel(reg_304, &p_scu->clk_sel2); 788eff28274SJohnny Huang writel(reg_340, &p_scu->mac12_clk_delay); 789eff28274SJohnny Huang writel(reg_350, &p_scu->mac34_clk_delay); 790eff28274SJohnny Huang } 791eff28274SJohnny Huang 792eff28274SJohnny Huang /** 7935b5c3d44SDylan Hung * ast2600 RMII/NCSI clock source tree 7945b5c3d44SDylan Hung * 7955b5c3d44SDylan Hung * HPLL -->|\ 7965b5c3d44SDylan Hung * | |---->| divider |----> RMII 50M for MAC#1 & MAC#2 7975b5c3d44SDylan Hung * EPLL -->|/ 7985b5c3d44SDylan Hung * 7995b5c3d44SDylan Hung * HCLK(SCLICLK)---->| divider |----> RMII 50M for MAC#3 & MAC#4 80054f9cba1SDylan Hung */ 801eff28274SJohnny Huang static void ast2600_init_rmii_clk(struct ast2600_scu *p_scu, 802eff28274SJohnny Huang struct ast2600_mac_clk_div *p_cfg) 80354f9cba1SDylan Hung { 804eff28274SJohnny Huang u32 reg_304; 805eff28274SJohnny Huang u32 reg_310; 806eff28274SJohnny Huang 807eff28274SJohnny Huang if ((p_cfg->src == ASPEED_CLK_EPLL) || 808eff28274SJohnny Huang (p_cfg->src == ASPEED_CLK_HPLL)) { 809eff28274SJohnny Huang /* 810eff28274SJohnny Huang * re-init PLL if the current PLL output frequency doesn't match 811eff28274SJohnny Huang * the divider setting 812eff28274SJohnny Huang */ 813eff28274SJohnny Huang if (p_cfg->fin != ast2600_get_pll_rate(p_scu, p_cfg->src)) { 814eff28274SJohnny Huang ast2600_init_mac_pll(p_scu, p_cfg); 815eff28274SJohnny Huang } 81654f9cba1SDylan Hung } 81754f9cba1SDylan Hung 818eff28274SJohnny Huang reg_304 = readl(&p_scu->clk_sel2); 819eff28274SJohnny Huang reg_310 = readl(&p_scu->clk_sel4); 820eff28274SJohnny Huang 821eff28274SJohnny Huang reg_304 &= ~GENMASK(19, 16); 822eff28274SJohnny Huang 823eff28274SJohnny Huang /* set RMII 1/2 clock divider */ 824eff28274SJohnny Huang reg_304 |= (p_cfg->n & 0x7) << 16; 825eff28274SJohnny Huang 826eff28274SJohnny Huang /* RMII clock source selection */ 827eff28274SJohnny Huang if (ASPEED_CLK_HPLL == p_cfg->src) { 828eff28274SJohnny Huang reg_304 |= BIT(19); 82954f9cba1SDylan Hung } 830eff28274SJohnny Huang 831eff28274SJohnny Huang /* set RMII 3/4 clock divider */ 832eff28274SJohnny Huang reg_310 &= ~GENMASK(18, 16); 833eff28274SJohnny Huang reg_310 |= (0x3 << 16); 834eff28274SJohnny Huang 835eff28274SJohnny Huang writel(reg_304, &p_scu->clk_sel2); 836eff28274SJohnny Huang writel(reg_310, &p_scu->clk_sel4); 837eff28274SJohnny Huang } 838eff28274SJohnny Huang 839f9aa0ee1Sryan_chen static u32 ast2600_configure_mac(struct ast2600_scu *scu, int index) 840f9aa0ee1Sryan_chen { 841f9aa0ee1Sryan_chen u32 reset_bit; 842f9aa0ee1Sryan_chen u32 clkstop_bit; 843f9aa0ee1Sryan_chen 844f9aa0ee1Sryan_chen switch (index) { 845f9aa0ee1Sryan_chen case 1: 846f9aa0ee1Sryan_chen reset_bit = BIT(ASPEED_RESET_MAC1); 847f9aa0ee1Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_MAC1); 848f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 849f9aa0ee1Sryan_chen udelay(100); 850f9aa0ee1Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl1); 851f9aa0ee1Sryan_chen mdelay(10); 852f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 853f9aa0ee1Sryan_chen 854f9aa0ee1Sryan_chen break; 855f9aa0ee1Sryan_chen case 2: 856f9aa0ee1Sryan_chen reset_bit = BIT(ASPEED_RESET_MAC2); 857f9aa0ee1Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_MAC2); 858f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 859f9aa0ee1Sryan_chen udelay(100); 860f9aa0ee1Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl1); 861f9aa0ee1Sryan_chen mdelay(10); 862f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 863f9aa0ee1Sryan_chen break; 864f9aa0ee1Sryan_chen case 3: 865f9aa0ee1Sryan_chen reset_bit = BIT(ASPEED_RESET_MAC3 - 32); 866f9aa0ee1Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_MAC3); 867f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_ctrl2); 868f9aa0ee1Sryan_chen udelay(100); 869f9aa0ee1Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl2); 870f9aa0ee1Sryan_chen mdelay(10); 871f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl2); 872f9aa0ee1Sryan_chen break; 873f9aa0ee1Sryan_chen case 4: 874f9aa0ee1Sryan_chen reset_bit = BIT(ASPEED_RESET_MAC4 - 32); 875f9aa0ee1Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_MAC4); 876f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_ctrl2); 877f9aa0ee1Sryan_chen udelay(100); 878f9aa0ee1Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl2); 879f9aa0ee1Sryan_chen mdelay(10); 880f9aa0ee1Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl2); 881f9aa0ee1Sryan_chen break; 882f9aa0ee1Sryan_chen default: 883f9aa0ee1Sryan_chen return -EINVAL; 884f9aa0ee1Sryan_chen } 885f9aa0ee1Sryan_chen 886f9aa0ee1Sryan_chen return 0; 887f9aa0ee1Sryan_chen } 888550e691bSryan_chen 889*a8fc7648SRyan Chen #define SCU_CLK_ECC_RSA_FROM_HPLL_CLK BIT(19) 890*a8fc7648SRyan Chen #define SCU_CLK_ECC_RSA_CLK_MASK GENMASK(27, 26) 891*a8fc7648SRyan Chen #define SCU_CLK_ECC_RSA_CLK_DIV(x) (x << 26) 892*a8fc7648SRyan Chen static void ast2600_configure_rsa_ecc_clk(struct ast2600_scu *scu) 893*a8fc7648SRyan Chen { 894*a8fc7648SRyan Chen u32 clk_sel = readl(&scu->clk_sel1); 895*a8fc7648SRyan Chen 896*a8fc7648SRyan Chen /* Configure RSA clock = HPLL/3 */ 897*a8fc7648SRyan Chen clk_sel |= SCU_CLK_ECC_RSA_FROM_HPLL_CLK; 898*a8fc7648SRyan Chen clk_sel &= ~SCU_CLK_ECC_RSA_CLK_MASK; 899*a8fc7648SRyan Chen clk_sel |= SCU_CLK_ECC_RSA_CLK_DIV(2); 900*a8fc7648SRyan Chen 901*a8fc7648SRyan Chen writel(clk_sel, &scu->clk_sel1); 902*a8fc7648SRyan Chen } 903*a8fc7648SRyan Chen 904f51926eeSryan_chen #define SCU_CLKSTOP_SDIO 4 905f51926eeSryan_chen static ulong ast2600_enable_sdclk(struct ast2600_scu *scu) 906f51926eeSryan_chen { 907f51926eeSryan_chen u32 reset_bit; 908f51926eeSryan_chen u32 clkstop_bit; 909f51926eeSryan_chen 910f51926eeSryan_chen reset_bit = BIT(ASPEED_RESET_SD - 32); 911f51926eeSryan_chen clkstop_bit = BIT(SCU_CLKSTOP_SDIO); 912f51926eeSryan_chen 913fc9f12e6Sryan_chen writel(reset_bit, &scu->sysreset_ctrl2); 914fc9f12e6Sryan_chen 915f51926eeSryan_chen udelay(100); 916f51926eeSryan_chen //enable clk 917f51926eeSryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl2); 918f51926eeSryan_chen mdelay(10); 919fc9f12e6Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl2); 920f51926eeSryan_chen 921f51926eeSryan_chen return 0; 922f51926eeSryan_chen } 923f51926eeSryan_chen 924f51926eeSryan_chen #define SCU_CLKSTOP_EXTSD 31 925f51926eeSryan_chen #define SCU_CLK_SD_MASK (0x7 << 28) 926f51926eeSryan_chen #define SCU_CLK_SD_DIV(x) (x << 28) 9272cd7cba2Sryan_chen #define SCU_CLK_SD_FROM_APLL_CLK BIT(8) 928f51926eeSryan_chen 929f51926eeSryan_chen static ulong ast2600_enable_extsdclk(struct ast2600_scu *scu) 930f51926eeSryan_chen { 931f51926eeSryan_chen u32 clk_sel = readl(&scu->clk_sel4); 932f51926eeSryan_chen u32 enableclk_bit; 9332cd7cba2Sryan_chen u32 rate = 0; 9342cd7cba2Sryan_chen u32 div = 0; 9352cd7cba2Sryan_chen int i = 0; 936f51926eeSryan_chen 937f51926eeSryan_chen enableclk_bit = BIT(SCU_CLKSTOP_EXTSD); 938f51926eeSryan_chen 939*a8fc7648SRyan Chen /* ast2600 sd controller max clk is 200Mhz : 940*a8fc7648SRyan Chen * use apll for clock source 800/4 = 200 : controller max is 200mhz 941*a8fc7648SRyan Chen * / 9422cd7cba2Sryan_chen rate = ast2600_get_apll_rate(scu); 9432cd7cba2Sryan_chen for(i = 0; i < 8; i++) { 9442cd7cba2Sryan_chen div = (i + 1) * 2; 9452cd7cba2Sryan_chen if ((rate / div) <= 200000000) 9462cd7cba2Sryan_chen break; 9472cd7cba2Sryan_chen } 948f51926eeSryan_chen clk_sel &= ~SCU_CLK_SD_MASK; 9492cd7cba2Sryan_chen clk_sel |= SCU_CLK_SD_DIV(i) | SCU_CLK_SD_FROM_APLL_CLK; 950f51926eeSryan_chen writel(clk_sel, &scu->clk_sel4); 951f51926eeSryan_chen 952f51926eeSryan_chen //enable clk 953f51926eeSryan_chen setbits_le32(&scu->clk_sel4, enableclk_bit); 954f51926eeSryan_chen 955f51926eeSryan_chen return 0; 956f51926eeSryan_chen } 957f51926eeSryan_chen 958f51926eeSryan_chen #define SCU_CLKSTOP_EMMC 27 959f51926eeSryan_chen static ulong ast2600_enable_emmcclk(struct ast2600_scu *scu) 960f51926eeSryan_chen { 961f51926eeSryan_chen u32 reset_bit; 962f51926eeSryan_chen u32 clkstop_bit; 963f51926eeSryan_chen 964f51926eeSryan_chen reset_bit = BIT(ASPEED_RESET_EMMC); 965f51926eeSryan_chen clkstop_bit = BIT(SCU_CLKSTOP_EMMC); 966f51926eeSryan_chen 967fc9f12e6Sryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 968f51926eeSryan_chen udelay(100); 969f51926eeSryan_chen //enable clk 970f51926eeSryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl1); 971f51926eeSryan_chen mdelay(10); 972fc9f12e6Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 973f51926eeSryan_chen 974f51926eeSryan_chen return 0; 975f51926eeSryan_chen } 976f51926eeSryan_chen 977f51926eeSryan_chen #define SCU_CLKSTOP_EXTEMMC 15 978f51926eeSryan_chen #define SCU_CLK_EMMC_MASK (0x7 << 12) 979f51926eeSryan_chen #define SCU_CLK_EMMC_DIV(x) (x << 12) 980*a8fc7648SRyan Chen #define SCU_CLK_EMMC_FROM_MPLL_CLK BIT(11) 981f51926eeSryan_chen 982f51926eeSryan_chen static ulong ast2600_enable_extemmcclk(struct ast2600_scu *scu) 983f51926eeSryan_chen { 98485d48d8cSryan_chen u32 revision_id = readl(&scu->chip_id1); 985f51926eeSryan_chen u32 clk_sel = readl(&scu->clk_sel1); 986f51926eeSryan_chen u32 enableclk_bit; 987f4c4ddb1Sryan_chen u32 rate = 0; 988f4c4ddb1Sryan_chen u32 div = 0; 989f4c4ddb1Sryan_chen int i = 0; 990f51926eeSryan_chen 991d0bdd5f3Sryan_chen enableclk_bit = BIT(SCU_CLKSTOP_EXTEMMC); 992f51926eeSryan_chen 9932cd7cba2Sryan_chen //ast2600 eMMC controller max clk is 200Mhz 994*a8fc7648SRyan Chen /* 995*a8fc7648SRyan Chen HPll->1/2-> 9968c32294fSryan_chen \ 997*a8fc7648SRyan Chen ->SCU300[11]->SCU300[14:12][1/N]->EMMC12C[15:8][1/N]-> eMMC clk 9988c32294fSryan_chen / 999*a8fc7648SRyan Chen MPLL------> 1000*a8fc7648SRyan Chen */ 100185d48d8cSryan_chen if(((revision_id & CHIP_REVISION_ID) >> 16)) { 10028c32294fSryan_chen //AST2600A1 : use mpll to be clk source 1003b0c30ea3Sryan_chen rate = ast2600_get_pll_rate(scu, ASPEED_CLK_MPLL); 1004b0c30ea3Sryan_chen for(i = 0; i < 8; i++) { 1005b0c30ea3Sryan_chen div = (i + 1) * 2; 1006b0c30ea3Sryan_chen if ((rate / div) <= 200000000) 1007b0c30ea3Sryan_chen break; 1008b0c30ea3Sryan_chen } 1009b0c30ea3Sryan_chen 1010b0c30ea3Sryan_chen clk_sel &= ~SCU_CLK_EMMC_MASK; 10112cd7cba2Sryan_chen clk_sel |= SCU_CLK_EMMC_DIV(i) | SCU_CLK_EMMC_FROM_MPLL_CLK; 1012b0c30ea3Sryan_chen writel(clk_sel, &scu->clk_sel1); 1013b0c30ea3Sryan_chen 1014b0c30ea3Sryan_chen } else { 10152cd7cba2Sryan_chen //AST2600A0 : use hpll to be clk source 1016f4c4ddb1Sryan_chen rate = ast2600_get_pll_rate(scu, ASPEED_CLK_HPLL); 1017f4c4ddb1Sryan_chen 1018f4c4ddb1Sryan_chen for(i = 0; i < 8; i++) { 1019f4c4ddb1Sryan_chen div = (i + 1) * 4; 1020f4c4ddb1Sryan_chen if ((rate / div) <= 200000000) 1021f4c4ddb1Sryan_chen break; 1022f4c4ddb1Sryan_chen } 1023f4c4ddb1Sryan_chen 1024f4c4ddb1Sryan_chen clk_sel &= ~SCU_CLK_EMMC_MASK; 1025f4c4ddb1Sryan_chen clk_sel |= SCU_CLK_EMMC_DIV(i); 1026f51926eeSryan_chen writel(clk_sel, &scu->clk_sel1); 1027b0c30ea3Sryan_chen } 1028f51926eeSryan_chen setbits_le32(&scu->clk_sel1, enableclk_bit); 1029f51926eeSryan_chen 1030f51926eeSryan_chen return 0; 1031f51926eeSryan_chen } 1032f51926eeSryan_chen 1033baf00c26Sryan_chen #define SCU_CLKSTOP_FSICLK 30 1034baf00c26Sryan_chen 1035baf00c26Sryan_chen static ulong ast2600_enable_fsiclk(struct ast2600_scu *scu) 1036baf00c26Sryan_chen { 1037baf00c26Sryan_chen u32 reset_bit; 1038baf00c26Sryan_chen u32 clkstop_bit; 1039baf00c26Sryan_chen 1040baf00c26Sryan_chen reset_bit = BIT(ASPEED_RESET_FSI % 32); 1041baf00c26Sryan_chen clkstop_bit = BIT(SCU_CLKSTOP_FSICLK); 1042baf00c26Sryan_chen 1043baf00c26Sryan_chen /* The FSI clock is shared between masters. If it's already on 1044baf00c26Sryan_chen * don't touch it, as that will reset the existing master. */ 1045baf00c26Sryan_chen if (!(readl(&scu->clk_stop_ctrl2) & clkstop_bit)) { 1046baf00c26Sryan_chen debug("%s: already running, not touching it\n", __func__); 1047baf00c26Sryan_chen return 0; 1048baf00c26Sryan_chen } 1049baf00c26Sryan_chen 1050baf00c26Sryan_chen writel(reset_bit, &scu->sysreset_ctrl2); 1051baf00c26Sryan_chen udelay(100); 1052baf00c26Sryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl2); 1053baf00c26Sryan_chen mdelay(10); 1054baf00c26Sryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl2); 1055baf00c26Sryan_chen 1056baf00c26Sryan_chen return 0; 1057baf00c26Sryan_chen } 1058baf00c26Sryan_chen 1059b8ec5ceaSryan_chen static ulong ast2600_enable_usbahclk(struct ast2600_scu *scu) 1060b8ec5ceaSryan_chen { 1061b8ec5ceaSryan_chen u32 reset_bit; 1062b8ec5ceaSryan_chen u32 clkstop_bit; 1063b8ec5ceaSryan_chen 1064b8ec5ceaSryan_chen reset_bit = BIT(ASPEED_RESET_EHCI_P1); 1065b8ec5ceaSryan_chen clkstop_bit = BIT(14); 1066b8ec5ceaSryan_chen 1067b8ec5ceaSryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 1068b8ec5ceaSryan_chen udelay(100); 1069b8ec5ceaSryan_chen writel(clkstop_bit, &scu->clk_stop_ctrl1); 1070b8ec5ceaSryan_chen mdelay(20); 1071b8ec5ceaSryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 1072b8ec5ceaSryan_chen 1073b8ec5ceaSryan_chen return 0; 1074b8ec5ceaSryan_chen } 1075b8ec5ceaSryan_chen 1076b8ec5ceaSryan_chen static ulong ast2600_enable_usbbhclk(struct ast2600_scu *scu) 1077b8ec5ceaSryan_chen { 1078b8ec5ceaSryan_chen u32 reset_bit; 1079b8ec5ceaSryan_chen u32 clkstop_bit; 1080b8ec5ceaSryan_chen 1081b8ec5ceaSryan_chen reset_bit = BIT(ASPEED_RESET_EHCI_P2); 1082b8ec5ceaSryan_chen clkstop_bit = BIT(7); 1083b8ec5ceaSryan_chen 1084b8ec5ceaSryan_chen writel(reset_bit, &scu->sysreset_ctrl1); 1085b8ec5ceaSryan_chen udelay(100); 1086b8ec5ceaSryan_chen writel(clkstop_bit, &scu->clk_stop_clr_ctrl1); 1087b8ec5ceaSryan_chen mdelay(20); 1088b8ec5ceaSryan_chen 1089b8ec5ceaSryan_chen writel(reset_bit, &scu->sysreset_clr_ctrl1); 1090b8ec5ceaSryan_chen 1091b8ec5ceaSryan_chen return 0; 1092b8ec5ceaSryan_chen } 1093b8ec5ceaSryan_chen 1094d6e349c7Sryan_chen static int ast2600_clk_enable(struct clk *clk) 1095550e691bSryan_chen { 1096f0d895afSryan_chen struct ast2600_clk_priv *priv = dev_get_priv(clk->dev); 1097550e691bSryan_chen 1098550e691bSryan_chen switch (clk->id) { 109986f91560Sryan_chen case ASPEED_CLK_GATE_MAC1CLK: 110086f91560Sryan_chen ast2600_configure_mac(priv->scu, 1); 1101550e691bSryan_chen break; 110286f91560Sryan_chen case ASPEED_CLK_GATE_MAC2CLK: 110386f91560Sryan_chen ast2600_configure_mac(priv->scu, 2); 1104550e691bSryan_chen break; 110577843939Sryan_chen case ASPEED_CLK_GATE_MAC3CLK: 110677843939Sryan_chen ast2600_configure_mac(priv->scu, 3); 110777843939Sryan_chen break; 110877843939Sryan_chen case ASPEED_CLK_GATE_MAC4CLK: 110977843939Sryan_chen ast2600_configure_mac(priv->scu, 4); 111077843939Sryan_chen break; 1111f51926eeSryan_chen case ASPEED_CLK_GATE_SDCLK: 1112f51926eeSryan_chen ast2600_enable_sdclk(priv->scu); 1113f51926eeSryan_chen break; 1114f51926eeSryan_chen case ASPEED_CLK_GATE_SDEXTCLK: 1115f51926eeSryan_chen ast2600_enable_extsdclk(priv->scu); 1116f51926eeSryan_chen break; 1117f51926eeSryan_chen case ASPEED_CLK_GATE_EMMCCLK: 1118f51926eeSryan_chen ast2600_enable_emmcclk(priv->scu); 1119f51926eeSryan_chen break; 1120f51926eeSryan_chen case ASPEED_CLK_GATE_EMMCEXTCLK: 1121f51926eeSryan_chen ast2600_enable_extemmcclk(priv->scu); 1122f51926eeSryan_chen break; 1123baf00c26Sryan_chen case ASPEED_CLK_GATE_FSICLK: 1124baf00c26Sryan_chen ast2600_enable_fsiclk(priv->scu); 1125baf00c26Sryan_chen break; 1126b8ec5ceaSryan_chen case ASPEED_CLK_GATE_USBPORT1CLK: 1127b8ec5ceaSryan_chen ast2600_enable_usbahclk(priv->scu); 1128b8ec5ceaSryan_chen break; 1129b8ec5ceaSryan_chen case ASPEED_CLK_GATE_USBPORT2CLK: 1130b8ec5ceaSryan_chen ast2600_enable_usbbhclk(priv->scu); 1131b8ec5ceaSryan_chen break; 1132550e691bSryan_chen default: 1133f9aa0ee1Sryan_chen pr_debug("can't enable clk \n"); 1134550e691bSryan_chen return -ENOENT; 113577843939Sryan_chen break; 1136550e691bSryan_chen } 1137550e691bSryan_chen 1138550e691bSryan_chen return 0; 1139550e691bSryan_chen } 1140550e691bSryan_chen 1141f9aa0ee1Sryan_chen struct clk_ops ast2600_clk_ops = { 1142d6e349c7Sryan_chen .get_rate = ast2600_clk_get_rate, 1143d6e349c7Sryan_chen .set_rate = ast2600_clk_set_rate, 1144d6e349c7Sryan_chen .enable = ast2600_clk_enable, 1145550e691bSryan_chen }; 1146550e691bSryan_chen 1147d6e349c7Sryan_chen static int ast2600_clk_probe(struct udevice *dev) 1148550e691bSryan_chen { 1149f0d895afSryan_chen struct ast2600_clk_priv *priv = dev_get_priv(dev); 115061ab9607Sryan_chen u32 uart_clk_source; 1151550e691bSryan_chen 1152f0d895afSryan_chen priv->scu = devfdt_get_addr_ptr(dev); 1153f0d895afSryan_chen if (IS_ERR(priv->scu)) 1154f0d895afSryan_chen return PTR_ERR(priv->scu); 1155550e691bSryan_chen 1156b55086a6SChia-Wei, Wang uart_clk_source = dev_read_u32_default(dev, "uart-clk-source", 115761ab9607Sryan_chen 0x0); 115861ab9607Sryan_chen 115961ab9607Sryan_chen if(uart_clk_source) { 116056dd3e85Sryan_chen if(uart_clk_source & GENMASK(5, 0)) 116156dd3e85Sryan_chen setbits_le32(&priv->scu->clk_sel4, uart_clk_source & GENMASK(5, 0)); 116256dd3e85Sryan_chen if(uart_clk_source & GENMASK(12, 6)) 116356dd3e85Sryan_chen setbits_le32(&priv->scu->clk_sel5, uart_clk_source & GENMASK(12, 6)); 116461ab9607Sryan_chen } 116561ab9607Sryan_chen 1166b89500a2SDylan Hung ast2600_init_rgmii_clk(priv->scu, &rgmii_clk_defconfig); 1167b89500a2SDylan Hung ast2600_init_rmii_clk(priv->scu, &rmii_clk_defconfig); 1168b89500a2SDylan Hung ast2600_configure_mac12_clk(priv->scu); 1169b89500a2SDylan Hung ast2600_configure_mac34_clk(priv->scu); 1170*a8fc7648SRyan Chen ast2600_configure_rsa_ecc_clk(priv->scu); 1171fd0306aaSJohnny Huang 1172550e691bSryan_chen return 0; 1173550e691bSryan_chen } 1174550e691bSryan_chen 1175d6e349c7Sryan_chen static int ast2600_clk_bind(struct udevice *dev) 1176550e691bSryan_chen { 1177550e691bSryan_chen int ret; 1178550e691bSryan_chen 1179550e691bSryan_chen /* The reset driver does not have a device node, so bind it here */ 1180550e691bSryan_chen ret = device_bind_driver(gd->dm_root, "ast_sysreset", "reset", &dev); 1181550e691bSryan_chen if (ret) 1182550e691bSryan_chen debug("Warning: No reset driver: ret=%d\n", ret); 1183550e691bSryan_chen 1184550e691bSryan_chen return 0; 1185550e691bSryan_chen } 1186550e691bSryan_chen 1187d35ac78cSryan_chen #if CONFIG_IS_ENABLED(CMD_CLK) 1188d35ac78cSryan_chen struct aspeed_clks { 1189d35ac78cSryan_chen ulong id; 1190d35ac78cSryan_chen const char *name; 1191d35ac78cSryan_chen }; 1192d35ac78cSryan_chen 1193d35ac78cSryan_chen static struct aspeed_clks aspeed_clk_names[] = { 1194d35ac78cSryan_chen { ASPEED_CLK_HPLL, "hpll" }, 1195d35ac78cSryan_chen { ASPEED_CLK_MPLL, "mpll" }, 1196d35ac78cSryan_chen { ASPEED_CLK_APLL, "apll" }, 1197d35ac78cSryan_chen { ASPEED_CLK_EPLL, "epll" }, 1198d35ac78cSryan_chen { ASPEED_CLK_DPLL, "dpll" }, 1199d35ac78cSryan_chen { ASPEED_CLK_AHB, "hclk" }, 12006fa1ef3dSryan_chen { ASPEED_CLK_APB1, "pclk1" }, 12016fa1ef3dSryan_chen { ASPEED_CLK_APB2, "pclk2" }, 1202c304f173Sryan_chen { ASPEED_CLK_BCLK, "bclk" }, 12032e195992Sryan_chen { ASPEED_CLK_UARTX, "uxclk" }, 1204def99fcbSryan_chen { ASPEED_CLK_HUARTX, "huxclk" }, 1205d35ac78cSryan_chen }; 1206d35ac78cSryan_chen 1207d35ac78cSryan_chen int soc_clk_dump(void) 1208d35ac78cSryan_chen { 1209d35ac78cSryan_chen struct udevice *dev; 1210d35ac78cSryan_chen struct clk clk; 1211d35ac78cSryan_chen unsigned long rate; 1212d35ac78cSryan_chen int i, ret; 1213d35ac78cSryan_chen 1214d35ac78cSryan_chen ret = uclass_get_device_by_driver(UCLASS_CLK, 1215d35ac78cSryan_chen DM_GET_DRIVER(aspeed_scu), &dev); 1216d35ac78cSryan_chen if (ret) 1217d35ac78cSryan_chen return ret; 1218d35ac78cSryan_chen 1219d35ac78cSryan_chen printf("Clk\t\tHz\n"); 1220d35ac78cSryan_chen 1221d35ac78cSryan_chen for (i = 0; i < ARRAY_SIZE(aspeed_clk_names); i++) { 1222d35ac78cSryan_chen clk.id = aspeed_clk_names[i].id; 1223d35ac78cSryan_chen ret = clk_request(dev, &clk); 1224d35ac78cSryan_chen if (ret < 0) { 1225d35ac78cSryan_chen debug("%s clk_request() failed: %d\n", __func__, ret); 1226d35ac78cSryan_chen continue; 1227d35ac78cSryan_chen } 1228d35ac78cSryan_chen 1229d35ac78cSryan_chen ret = clk_get_rate(&clk); 1230d35ac78cSryan_chen rate = ret; 1231d35ac78cSryan_chen 1232d35ac78cSryan_chen clk_free(&clk); 1233d35ac78cSryan_chen 1234d35ac78cSryan_chen if (ret == -ENOTSUPP) { 1235d35ac78cSryan_chen printf("clk ID %lu not supported yet\n", 1236d35ac78cSryan_chen aspeed_clk_names[i].id); 1237d35ac78cSryan_chen continue; 1238d35ac78cSryan_chen } 1239d35ac78cSryan_chen if (ret < 0) { 1240d35ac78cSryan_chen printf("%s %lu: get_rate err: %d\n", 1241d35ac78cSryan_chen __func__, aspeed_clk_names[i].id, ret); 1242d35ac78cSryan_chen continue; 1243d35ac78cSryan_chen } 1244d35ac78cSryan_chen 1245d35ac78cSryan_chen printf("%s(%3lu):\t%lu\n", 1246d35ac78cSryan_chen aspeed_clk_names[i].name, aspeed_clk_names[i].id, rate); 1247d35ac78cSryan_chen } 1248d35ac78cSryan_chen 1249d35ac78cSryan_chen return 0; 1250d35ac78cSryan_chen } 1251d35ac78cSryan_chen #endif 1252d35ac78cSryan_chen 1253d6e349c7Sryan_chen static const struct udevice_id ast2600_clk_ids[] = { 1254d6e349c7Sryan_chen { .compatible = "aspeed,ast2600-scu", }, 1255550e691bSryan_chen { } 1256550e691bSryan_chen }; 1257550e691bSryan_chen 1258aa36597fSDylan Hung U_BOOT_DRIVER(aspeed_scu) = { 1259aa36597fSDylan Hung .name = "aspeed_scu", 1260550e691bSryan_chen .id = UCLASS_CLK, 1261d6e349c7Sryan_chen .of_match = ast2600_clk_ids, 1262f0d895afSryan_chen .priv_auto_alloc_size = sizeof(struct ast2600_clk_priv), 1263f9aa0ee1Sryan_chen .ops = &ast2600_clk_ops, 1264d6e349c7Sryan_chen .bind = ast2600_clk_bind, 1265d6e349c7Sryan_chen .probe = ast2600_clk_probe, 1266550e691bSryan_chen }; 1267