xref: /openbmc/u-boot/board/kobol/helios4/helios4.c (revision e8ddbefccd0193340ebbe6fe53c5490624b7c110)
1ae28a5f8SDennis Gilmore // SPDX-License-Identifier: GPL-2.0+
2ae28a5f8SDennis Gilmore /*
3ae28a5f8SDennis Gilmore  * Copyright (C) 2018 Dennis Gilmore <dgilmore@redhat.com>
4ae28a5f8SDennis Gilmore  *  based on board/solidrun/clearfog/clearfog.c
5ae28a5f8SDennis Gilmore  */
6ae28a5f8SDennis Gilmore 
7ae28a5f8SDennis Gilmore #include <common.h>
8ae28a5f8SDennis Gilmore #include <i2c.h>
9ae28a5f8SDennis Gilmore #include <miiphy.h>
10ae28a5f8SDennis Gilmore #include <netdev.h>
11ae28a5f8SDennis Gilmore #include <asm/io.h>
12ae28a5f8SDennis Gilmore #include <asm/arch/cpu.h>
13ae28a5f8SDennis Gilmore #include <asm/arch/soc.h>
14ae28a5f8SDennis Gilmore 
15ae28a5f8SDennis Gilmore #include "../drivers/ddr/marvell/a38x/ddr3_init.h"
16ae28a5f8SDennis Gilmore #include <../serdes/a38x/high_speed_env_spec.h>
17ae28a5f8SDennis Gilmore 
18ae28a5f8SDennis Gilmore DECLARE_GLOBAL_DATA_PTR;
19ae28a5f8SDennis Gilmore 
20ae28a5f8SDennis Gilmore /*
21ae28a5f8SDennis Gilmore  * Those values and defines are taken from the Marvell U-Boot version
22ae28a5f8SDennis Gilmore  * "u-boot-2013.01-15t1-helios4" as well as the upstream config for clearfog
23ae28a5f8SDennis Gilmore  */
24ae28a5f8SDennis Gilmore #define BOARD_GPP_OUT_ENA_LOW	0xffffffff
25ae28a5f8SDennis Gilmore #define BOARD_GPP_OUT_ENA_MID	0xffffffff
26ae28a5f8SDennis Gilmore 
27ae28a5f8SDennis Gilmore #define BOARD_GPP_OUT_VAL_LOW	0x0
28ae28a5f8SDennis Gilmore #define BOARD_GPP_OUT_VAL_MID	0x0
29ae28a5f8SDennis Gilmore #define BOARD_GPP_POL_LOW	0x0
30ae28a5f8SDennis Gilmore #define BOARD_GPP_POL_MID	0x0
31ae28a5f8SDennis Gilmore 
32ae28a5f8SDennis Gilmore static struct serdes_map board_serdes_map[] = {
33ae28a5f8SDennis Gilmore 	{SATA0, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
34ae28a5f8SDennis Gilmore 	{USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
35ae28a5f8SDennis Gilmore 	{SATA1, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
36ae28a5f8SDennis Gilmore 	{SATA3, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
37ae28a5f8SDennis Gilmore 	{SATA2, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
38ae28a5f8SDennis Gilmore 	{USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
39ae28a5f8SDennis Gilmore };
40ae28a5f8SDennis Gilmore 
hws_board_topology_load(struct serdes_map ** serdes_map_array,u8 * count)41ae28a5f8SDennis Gilmore int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
42ae28a5f8SDennis Gilmore {
43ae28a5f8SDennis Gilmore 	*serdes_map_array = board_serdes_map;
44ae28a5f8SDennis Gilmore 	*count = ARRAY_SIZE(board_serdes_map);
45ae28a5f8SDennis Gilmore 	return 0;
46ae28a5f8SDennis Gilmore }
47ae28a5f8SDennis Gilmore 
48ae28a5f8SDennis Gilmore /*
49ae28a5f8SDennis Gilmore  * Define the DDR layout / topology here in the board file. This will
50ae28a5f8SDennis Gilmore  * be used by the DDR3 init code in the SPL U-Boot version to configure
51ae28a5f8SDennis Gilmore  * the DDR3 controller.
52ae28a5f8SDennis Gilmore  */
53ae28a5f8SDennis Gilmore static struct mv_ddr_topology_map board_topology_map = {
54ae28a5f8SDennis Gilmore 	DEBUG_LEVEL_ERROR,
55ae28a5f8SDennis Gilmore 	0x1, /* active interfaces */
56ae28a5f8SDennis Gilmore 	/* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
57ae28a5f8SDennis Gilmore 	{ { { {0x1, 0, 0, 0},
58ae28a5f8SDennis Gilmore 	      {0x1, 0, 0, 0},
59ae28a5f8SDennis Gilmore 	      {0x1, 0, 0, 0},
60ae28a5f8SDennis Gilmore 	      {0x1, 0, 0, 0},
61ae28a5f8SDennis Gilmore 	      {0x1, 0, 0, 0} },
62ae28a5f8SDennis Gilmore 	    SPEED_BIN_DDR_1600K,	/* speed_bin */
63ae28a5f8SDennis Gilmore 	    MV_DDR_DEV_WIDTH_16BIT,	/* memory_width */
64ae28a5f8SDennis Gilmore 	    MV_DDR_DIE_CAP_8GBIT,	/* mem_size */
65*ebb1a593SChris Packham 	    MV_DDR_FREQ_800,		/* frequency */
66ae28a5f8SDennis Gilmore 	    0, 0,			/* cas_wl cas_l */
67ae28a5f8SDennis Gilmore 	    MV_DDR_TEMP_LOW,		/* temperature */
68ae28a5f8SDennis Gilmore 	    MV_DDR_TIM_DEFAULT} },	/* timing */
69ae28a5f8SDennis Gilmore 	BUS_MASK_32BIT_ECC,		/* Busses mask */
70ae28a5f8SDennis Gilmore 	MV_DDR_CFG_DEFAULT,		/* ddr configuration data source */
71ae28a5f8SDennis Gilmore 	{ {0} },			/* raw spd data */
72ae28a5f8SDennis Gilmore 	{0}				/* timing parameters */
73ae28a5f8SDennis Gilmore };
74ae28a5f8SDennis Gilmore 
mv_ddr_topology_map_get(void)75ae28a5f8SDennis Gilmore struct mv_ddr_topology_map *mv_ddr_topology_map_get(void)
76ae28a5f8SDennis Gilmore {
77ae28a5f8SDennis Gilmore 	/* Return the board topology as defined in the board code */
78ae28a5f8SDennis Gilmore 	return &board_topology_map;
79ae28a5f8SDennis Gilmore }
80ae28a5f8SDennis Gilmore 
board_early_init_f(void)81ae28a5f8SDennis Gilmore int board_early_init_f(void)
82ae28a5f8SDennis Gilmore {
83ae28a5f8SDennis Gilmore 	/* Configure MPP */
84ae28a5f8SDennis Gilmore 	writel(0x11111111, MVEBU_MPP_BASE + 0x00);
85ae28a5f8SDennis Gilmore 	writel(0x11111111, MVEBU_MPP_BASE + 0x04);
86ae28a5f8SDennis Gilmore 	writel(0x10400011, MVEBU_MPP_BASE + 0x08);
87ae28a5f8SDennis Gilmore 	writel(0x22043333, MVEBU_MPP_BASE + 0x0c);
88ae28a5f8SDennis Gilmore 	writel(0x44400002, MVEBU_MPP_BASE + 0x10);
89ae28a5f8SDennis Gilmore 	writel(0x41144004, MVEBU_MPP_BASE + 0x14);
90ae28a5f8SDennis Gilmore 	writel(0x40333333, MVEBU_MPP_BASE + 0x18);
91ae28a5f8SDennis Gilmore 	writel(0x00004444, MVEBU_MPP_BASE + 0x1c);
92ae28a5f8SDennis Gilmore 
93ae28a5f8SDennis Gilmore 	/* Set GPP Out value */
94ae28a5f8SDennis Gilmore 	writel(BOARD_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
95ae28a5f8SDennis Gilmore 	writel(BOARD_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
96ae28a5f8SDennis Gilmore 
97ae28a5f8SDennis Gilmore 	/* Set GPP Polarity */
98ae28a5f8SDennis Gilmore 	writel(BOARD_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
99ae28a5f8SDennis Gilmore 	writel(BOARD_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
100ae28a5f8SDennis Gilmore 
101ae28a5f8SDennis Gilmore 	/* Set GPP Out Enable */
102ae28a5f8SDennis Gilmore 	writel(BOARD_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
103ae28a5f8SDennis Gilmore 	writel(BOARD_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
104ae28a5f8SDennis Gilmore 
105ae28a5f8SDennis Gilmore 	return 0;
106ae28a5f8SDennis Gilmore }
107ae28a5f8SDennis Gilmore 
board_init(void)108ae28a5f8SDennis Gilmore int board_init(void)
109ae28a5f8SDennis Gilmore {
110ae28a5f8SDennis Gilmore 	/* Address of boot parameters */
111ae28a5f8SDennis Gilmore 	gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
112ae28a5f8SDennis Gilmore 
113ae28a5f8SDennis Gilmore 	return 0;
114ae28a5f8SDennis Gilmore }
115ae28a5f8SDennis Gilmore 
checkboard(void)116ae28a5f8SDennis Gilmore int checkboard(void)
117ae28a5f8SDennis Gilmore {
118ae28a5f8SDennis Gilmore 	puts("Board: Helios4\n");
119ae28a5f8SDennis Gilmore 
120ae28a5f8SDennis Gilmore 	return 0;
121ae28a5f8SDennis Gilmore }
122ae28a5f8SDennis Gilmore 
board_eth_init(bd_t * bis)123ae28a5f8SDennis Gilmore int board_eth_init(bd_t *bis)
124ae28a5f8SDennis Gilmore {
125ae28a5f8SDennis Gilmore 	cpu_eth_init(bis); /* Built in controller(s) come first */
126ae28a5f8SDennis Gilmore 	return pci_eth_init(bis);
127ae28a5f8SDennis Gilmore }
128