1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 2ae6b03feSShengzhou Liu /* 3ae6b03feSShengzhou Liu * Copyright 2011 Freescale Semiconductor 4ae6b03feSShengzhou Liu * Author: Shengzhou Liu <Shengzhou.Liu@freescale.com> 5ae6b03feSShengzhou Liu * 6ae6b03feSShengzhou Liu * This file provides support for the QIXIS of some Freescale reference boards. 7ae6b03feSShengzhou Liu */ 8ae6b03feSShengzhou Liu 9ae6b03feSShengzhou Liu #ifndef __QIXIS_H_ 10ae6b03feSShengzhou Liu #define __QIXIS_H_ 11ae6b03feSShengzhou Liu 12ae6b03feSShengzhou Liu struct qixis { 13ae6b03feSShengzhou Liu u8 id; /* ID value uniquely identifying each QDS board type */ 14ae6b03feSShengzhou Liu u8 arch; /* Board version information */ 15ae6b03feSShengzhou Liu u8 scver; /* QIXIS Version Register */ 16ae6b03feSShengzhou Liu u8 model; /* Information of software programming model version */ 17ae6b03feSShengzhou Liu u8 tagdata; 18ae6b03feSShengzhou Liu u8 ctl_sys; 19ae6b03feSShengzhou Liu u8 aux; /* Auxiliary Register,0x06 */ 20ae6b03feSShengzhou Liu u8 clk_spd; 21ae6b03feSShengzhou Liu u8 stat_dut; 22ae6b03feSShengzhou Liu u8 stat_sys; 23ae6b03feSShengzhou Liu u8 stat_alrm; 24ae6b03feSShengzhou Liu u8 present; 25e4de13e3SShengzhou Liu u8 present2; /* Presence Status Register 2,0x0c */ 26ae6b03feSShengzhou Liu u8 rcw_ctl; 27ae6b03feSShengzhou Liu u8 ctl_led; 28ae6b03feSShengzhou Liu u8 i2cblk; 29ae6b03feSShengzhou Liu u8 rcfg_ctl; /* Reconfig Control Register,0x10 */ 30ae6b03feSShengzhou Liu u8 rcfg_st; 31ae6b03feSShengzhou Liu u8 dcm_ad; 32ae6b03feSShengzhou Liu u8 dcm_da; 33ae6b03feSShengzhou Liu u8 dcmd; 34ae6b03feSShengzhou Liu u8 dmsg; 35ae6b03feSShengzhou Liu u8 gdc; 36ae6b03feSShengzhou Liu u8 gdd; /* DCM Debug Data Register,0x17 */ 37ae6b03feSShengzhou Liu u8 dmack; 38ae6b03feSShengzhou Liu u8 res1[6]; 39ae6b03feSShengzhou Liu u8 watch; /* Watchdog Register,0x1F */ 40ae6b03feSShengzhou Liu u8 pwr_ctl[2]; /* Power Control Register,0x20 */ 41ae6b03feSShengzhou Liu u8 res2[2]; 42ae6b03feSShengzhou Liu u8 pwr_stat[4]; /* Power Status Register,0x24 */ 43ae6b03feSShengzhou Liu u8 res3[8]; 44ae6b03feSShengzhou Liu u8 clk_spd2[2]; /* SYSCLK clock Speed Register,0x30 */ 45ae6b03feSShengzhou Liu u8 res4[2]; 46ae6b03feSShengzhou Liu u8 sclk[3]; /* Clock Configuration Registers,0x34 */ 47ae6b03feSShengzhou Liu u8 res5; 48ae6b03feSShengzhou Liu u8 dclk[3]; 49ae6b03feSShengzhou Liu u8 res6; 50ae6b03feSShengzhou Liu u8 clk_dspd[3]; 51ae6b03feSShengzhou Liu u8 res7; 52ae6b03feSShengzhou Liu u8 rst_ctl; /* Reset Control Register,0x40 */ 53ae6b03feSShengzhou Liu u8 rst_stat; /* Reset Status Register */ 54ae6b03feSShengzhou Liu u8 rst_rsn; /* Reset Reason Register */ 55ae6b03feSShengzhou Liu u8 rst_frc[2]; /* Reset Force Registers,0x43 */ 56ae6b03feSShengzhou Liu u8 res8[11]; 57ae6b03feSShengzhou Liu u8 brdcfg[16]; /* Board Configuration Register,0x50 */ 58ae6b03feSShengzhou Liu u8 dutcfg[16]; 59ae6b03feSShengzhou Liu u8 rcw_ad[2]; /* RCW SRAM Address Registers,0x70 */ 60ae6b03feSShengzhou Liu u8 rcw_data; 61ae6b03feSShengzhou Liu u8 res9[5]; 62ae6b03feSShengzhou Liu u8 post_ctl; 63ae6b03feSShengzhou Liu u8 post_stat; 64ae6b03feSShengzhou Liu u8 post_dat[2]; 65ae6b03feSShengzhou Liu u8 pi_d[4]; 66ae6b03feSShengzhou Liu u8 gpio_io[4]; 67ae6b03feSShengzhou Liu u8 gpio_dir[4]; 68ae6b03feSShengzhou Liu u8 res10[20]; 69ae6b03feSShengzhou Liu u8 rjtag_ctl; 70ae6b03feSShengzhou Liu u8 rjtag_dat; 71ae6b03feSShengzhou Liu u8 res11[2]; 72ae6b03feSShengzhou Liu u8 trig_src[4]; 73ae6b03feSShengzhou Liu u8 trig_dst[4]; 74ae6b03feSShengzhou Liu u8 trig_stat; 75ae6b03feSShengzhou Liu u8 res12[3]; 76ae6b03feSShengzhou Liu u8 trig_ctr[4]; 77428ea86cSEd Swarthout u8 res13[16]; 78428ea86cSEd Swarthout u8 clk_freq[6]; /* Clock Measurement Registers */ 79428ea86cSEd Swarthout u8 res_c6[8]; 80428ea86cSEd Swarthout u8 clk_base[2]; /* Clock Frequency Base Reg */ 817d436078SPrabhakar Kushwaha u8 res_d0[8]; 827d436078SPrabhakar Kushwaha u8 cms[2]; /* Core Management Space Address Register, 0xD8 */ 837d436078SPrabhakar Kushwaha u8 res_c0[6]; 84ae6b03feSShengzhou Liu u8 aux2[4]; /* Auxiliary Registers,0xE0 */ 85ae6b03feSShengzhou Liu u8 res14[10]; 86ae6b03feSShengzhou Liu u8 aux_ad; 87ae6b03feSShengzhou Liu u8 aux_da; 88ae6b03feSShengzhou Liu u8 res15[16]; 89ae6b03feSShengzhou Liu }; 90ae6b03feSShengzhou Liu 91ae6b03feSShengzhou Liu u8 qixis_read(unsigned int reg); 92ae6b03feSShengzhou Liu void qixis_write(unsigned int reg, u8 value); 932ae4e8d9SPrabhakar Kushwaha u16 qixis_read_minor(void); 942ae4e8d9SPrabhakar Kushwaha char *qixis_read_time(char *result); 952ae4e8d9SPrabhakar Kushwaha char *qixis_read_tag(char *buf); 96c6cef92fSShaveta Leekha const char *byte_to_binary_mask(u8 val, u8 mask, char *buf); 97960aa89bSPrabhakar Kushwaha #ifdef CONFIG_SYS_I2C_FPGA_ADDR 98960aa89bSPrabhakar Kushwaha u8 qixis_read_i2c(unsigned int reg); 99960aa89bSPrabhakar Kushwaha void qixis_write_i2c(unsigned int reg, u8 value); 100960aa89bSPrabhakar Kushwaha #endif 101ae6b03feSShengzhou Liu 1022565d18dSAlison Wang #if defined(CONFIG_QIXIS_I2C_ACCESS) && defined(CONFIG_SYS_I2C_FPGA_ADDR) 1032565d18dSAlison Wang #define QIXIS_READ(reg) qixis_read_i2c(offsetof(struct qixis, reg)) 1042565d18dSAlison Wang #define QIXIS_WRITE(reg, value) \ 1052565d18dSAlison Wang qixis_write_i2c(offsetof(struct qixis, reg), value) 1062565d18dSAlison Wang #else 107ae6b03feSShengzhou Liu #define QIXIS_READ(reg) qixis_read(offsetof(struct qixis, reg)) 108ae6b03feSShengzhou Liu #define QIXIS_WRITE(reg, value) qixis_write(offsetof(struct qixis, reg), value) 1092565d18dSAlison Wang #endif 1102565d18dSAlison Wang 111960aa89bSPrabhakar Kushwaha #ifdef CONFIG_SYS_I2C_FPGA_ADDR 112960aa89bSPrabhakar Kushwaha #define QIXIS_READ_I2C(reg) qixis_read_i2c(offsetof(struct qixis, reg)) 113960aa89bSPrabhakar Kushwaha #define QIXIS_WRITE_I2C(reg, value) \ 114960aa89bSPrabhakar Kushwaha qixis_write_i2c(offsetof(struct qixis, reg), value) 115960aa89bSPrabhakar Kushwaha #endif 116ae6b03feSShengzhou Liu 1175a8dbdc6SYangbo Lu /* Use for SDHC adapter card type identification and operation */ 1185a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT 1195a8dbdc6SYangbo Lu #define QIXIS_SDID_MASK 0x07 1205a8dbdc6SYangbo Lu #define QIXIS_ESDHC_ADAPTER_TYPE_EMMC45 0x1 /* eMMC Card Rev4.5 */ 1215a8dbdc6SYangbo Lu #define QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY 0x2 /* SD/MMC Legacy Card */ 1225a8dbdc6SYangbo Lu #define QIXIS_ESDHC_ADAPTER_TYPE_EMMC44 0x3 /* eMMC Card Rev4.4 */ 1235a8dbdc6SYangbo Lu #define QIXIS_ESDHC_ADAPTER_TYPE_RSV 0x4 /* Reserved */ 1245a8dbdc6SYangbo Lu #define QIXIS_ESDHC_ADAPTER_TYPE_MMC 0x5 /* MMC Card */ 1255a8dbdc6SYangbo Lu #define QIXIS_ESDHC_ADAPTER_TYPE_SD 0x6 /* SD Card Rev2.0 3.0 */ 1265a8dbdc6SYangbo Lu #define QIXIS_ESDHC_NO_ADAPTER 0x7 /* No Card is Present*/ 127bf50be83SYangbo Lu 1285a8dbdc6SYangbo Lu #define QIXIS_SDCLKIN 0x08 1295a8dbdc6SYangbo Lu #define QIXIS_SDCLKOUT 0x02 130cdc69550SYangbo Lu #define QIXIS_DAT5_6_7 0X02 131cdc69550SYangbo Lu #define QIXIS_DAT4 0X01 132bf50be83SYangbo Lu 133bf50be83SYangbo Lu #define QIXIS_EVDD_BY_SDHC_VS 0x0c 1345a8dbdc6SYangbo Lu #endif 1355a8dbdc6SYangbo Lu 136ae6b03feSShengzhou Liu #endif 137