1a47a12beSStefan Roese/* 2a4107f86SPrabhakar Kushwaha * Copyright 2004, 2007-2012 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * Copyright (C) 2003 Motorola,Inc. 4a47a12beSStefan Roese * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6a47a12beSStefan Roese */ 7a47a12beSStefan Roese 8a47a12beSStefan Roese/* U-Boot Startup Code for Motorola 85xx PowerPC based Embedded Boards 9a47a12beSStefan Roese * 10a47a12beSStefan Roese * The processor starts at 0xfffffffc and the code is first executed in the 11a47a12beSStefan Roese * last 4K page(0xfffff000-0xffffffff) in flash/rom. 12a47a12beSStefan Roese * 13a47a12beSStefan Roese */ 14a47a12beSStefan Roese 1525ddd1fbSWolfgang Denk#include <asm-offsets.h> 16a47a12beSStefan Roese#include <config.h> 17a47a12beSStefan Roese#include <mpc85xx.h> 18a47a12beSStefan Roese#include <version.h> 19a47a12beSStefan Roese 20a47a12beSStefan Roese#include <ppc_asm.tmpl> 21a47a12beSStefan Roese#include <ppc_defs.h> 22a47a12beSStefan Roese 23a47a12beSStefan Roese#include <asm/cache.h> 24a47a12beSStefan Roese#include <asm/mmu.h> 25a47a12beSStefan Roese 26a47a12beSStefan Roese#undef MSR_KERNEL 27a47a12beSStefan Roese#define MSR_KERNEL ( MSR_ME ) /* Machine Check */ 28a47a12beSStefan Roese 294b919725SScott Wood#if defined(CONFIG_NAND_SPL) || \ 304b919725SScott Wood (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)) 314b919725SScott Wood#define MINIMAL_SPL 324b919725SScott Wood#endif 334b919725SScott Wood 3417b86147SLiu Gang#if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT) && \ 3517b86147SLiu Gang !defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 364b919725SScott Wood#define NOR_BOOT 374b919725SScott Wood#endif 384b919725SScott Wood 39a47a12beSStefan Roese/* 40a47a12beSStefan Roese * Set up GOT: Global Offset Table 41a47a12beSStefan Roese * 42a47a12beSStefan Roese * Use r12 to access the GOT 43a47a12beSStefan Roese */ 44a47a12beSStefan Roese START_GOT 45a47a12beSStefan Roese GOT_ENTRY(_GOT2_TABLE_) 46a47a12beSStefan Roese GOT_ENTRY(_FIXUP_TABLE_) 47a47a12beSStefan Roese 484b919725SScott Wood#ifndef MINIMAL_SPL 49a47a12beSStefan Roese GOT_ENTRY(_start) 50a47a12beSStefan Roese GOT_ENTRY(_start_of_vectors) 51a47a12beSStefan Roese GOT_ENTRY(_end_of_vectors) 52a47a12beSStefan Roese GOT_ENTRY(transfer_to_handler) 53a47a12beSStefan Roese#endif 54a47a12beSStefan Roese 55a47a12beSStefan Roese GOT_ENTRY(__init_end) 563929fb0aSSimon Glass GOT_ENTRY(__bss_end) 57a47a12beSStefan Roese GOT_ENTRY(__bss_start) 58a47a12beSStefan Roese END_GOT 59a47a12beSStefan Roese 60a47a12beSStefan Roese/* 61a47a12beSStefan Roese * e500 Startup -- after reset only the last 4KB of the effective 62a47a12beSStefan Roese * address space is mapped in the MMU L2 TLB1 Entry0. The .bootpg 63a47a12beSStefan Roese * section is located at THIS LAST page and basically does three 64a47a12beSStefan Roese * things: clear some registers, set up exception tables and 65a47a12beSStefan Roese * add more TLB entries for 'larger spaces'(e.g. the boot rom) to 66a47a12beSStefan Roese * continue the boot procedure. 67a47a12beSStefan Roese 68a47a12beSStefan Roese * Once the boot rom is mapped by TLB entries we can proceed 69a47a12beSStefan Roese * with normal startup. 70a47a12beSStefan Roese * 71a47a12beSStefan Roese */ 72a47a12beSStefan Roese 73a47a12beSStefan Roese .section .bootpg,"ax" 74a47a12beSStefan Roese .globl _start_e500 75a47a12beSStefan Roese 76a47a12beSStefan Roese_start_e500: 775344f7a2SPrabhakar Kushwaha/* Enable debug exception */ 785344f7a2SPrabhakar Kushwaha li r1,MSR_DE 795344f7a2SPrabhakar Kushwaha mtmsr r1 80a47a12beSStefan Roese 81fa08d395SAlexander Graf /* 82fa08d395SAlexander Graf * If we got an ePAPR device tree pointer passed in as r3, we need that 83fa08d395SAlexander Graf * later in cpu_init_early_f(). Save it to a safe register before we 84fa08d395SAlexander Graf * clobber it so that we can fetch it from there later. 85fa08d395SAlexander Graf */ 86fa08d395SAlexander Graf mr r24, r3 87fa08d395SAlexander Graf 8833eee330SScott Wood#ifdef CONFIG_SYS_FSL_ERRATUM_A004510 8933eee330SScott Wood mfspr r3,SPRN_SVR 9033eee330SScott Wood rlwinm r3,r3,0,0xff 9133eee330SScott Wood li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV 9233eee330SScott Wood cmpw r3,r4 9333eee330SScott Wood beq 1f 9433eee330SScott Wood 9533eee330SScott Wood#ifdef CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2 9633eee330SScott Wood li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2 9733eee330SScott Wood cmpw r3,r4 9833eee330SScott Wood beq 1f 9933eee330SScott Wood#endif 10033eee330SScott Wood 10133eee330SScott Wood /* Not a supported revision affected by erratum */ 10233eee330SScott Wood li r27,0 10333eee330SScott Wood b 2f 10433eee330SScott Wood 10533eee330SScott Wood1: li r27,1 /* Remember for later that we have the erratum */ 10633eee330SScott Wood /* Erratum says set bits 55:60 to 001001 */ 10733eee330SScott Wood msync 10833eee330SScott Wood isync 109cd7ad629SAndy Fleming mfspr r3,SPRN_HDBCR0 11033eee330SScott Wood li r4,0x48 11133eee330SScott Wood rlwimi r3,r4,0,0x1f8 112cd7ad629SAndy Fleming mtspr SPRN_HDBCR0,r3 11333eee330SScott Wood isync 11433eee330SScott Wood2: 11533eee330SScott Wood#endif 116954a1a47SYork Sun#ifdef CONFIG_SYS_FSL_ERRATUM_A005125 117954a1a47SYork Sun msync 118954a1a47SYork Sun isync 119954a1a47SYork Sun mfspr r3, SPRN_HDBCR0 120954a1a47SYork Sun oris r3, r3, 0x0080 121954a1a47SYork Sun mtspr SPRN_HDBCR0, r3 122954a1a47SYork Sun#endif 123954a1a47SYork Sun 12433eee330SScott Wood 125*fb4a2409SAneesh Bansal#if defined(CONFIG_SECURE_BOOT) && defined(CONFIG_E500MC) && \ 126*fb4a2409SAneesh Bansal !defined(CONFIG_E6500) 1277065b7d4SRuchika Gupta /* ISBC uses L2 as stack. 1287065b7d4SRuchika Gupta * Disable L2 cache here so that u-boot can enable it later 1297065b7d4SRuchika Gupta * as part of it's normal flow 1307065b7d4SRuchika Gupta */ 1317065b7d4SRuchika Gupta 1327065b7d4SRuchika Gupta /* Check if L2 is enabled */ 1337065b7d4SRuchika Gupta mfspr r3, SPRN_L2CSR0 1347065b7d4SRuchika Gupta lis r2, L2CSR0_L2E@h 1357065b7d4SRuchika Gupta ori r2, r2, L2CSR0_L2E@l 1367065b7d4SRuchika Gupta and. r4, r3, r2 1377065b7d4SRuchika Gupta beq l2_disabled 1387065b7d4SRuchika Gupta 1397065b7d4SRuchika Gupta mfspr r3, SPRN_L2CSR0 1407065b7d4SRuchika Gupta /* Flush L2 cache */ 1417065b7d4SRuchika Gupta lis r2,(L2CSR0_L2FL)@h 1427065b7d4SRuchika Gupta ori r2, r2, (L2CSR0_L2FL)@l 1437065b7d4SRuchika Gupta or r3, r2, r3 1447065b7d4SRuchika Gupta sync 1457065b7d4SRuchika Gupta isync 1467065b7d4SRuchika Gupta mtspr SPRN_L2CSR0,r3 1477065b7d4SRuchika Gupta isync 1487065b7d4SRuchika Gupta1: 1497065b7d4SRuchika Gupta mfspr r3, SPRN_L2CSR0 1507065b7d4SRuchika Gupta and. r1, r3, r2 1517065b7d4SRuchika Gupta bne 1b 1527065b7d4SRuchika Gupta 1537065b7d4SRuchika Gupta mfspr r3, SPRN_L2CSR0 1547065b7d4SRuchika Gupta lis r2, L2CSR0_L2E@h 1557065b7d4SRuchika Gupta ori r2, r2, L2CSR0_L2E@l 1567065b7d4SRuchika Gupta andc r4, r3, r2 1577065b7d4SRuchika Gupta sync 1587065b7d4SRuchika Gupta isync 1597065b7d4SRuchika Gupta mtspr SPRN_L2CSR0,r4 1607065b7d4SRuchika Gupta isync 1617065b7d4SRuchika Gupta 1627065b7d4SRuchika Guptal2_disabled: 1637065b7d4SRuchika Gupta#endif 1647065b7d4SRuchika Gupta 165a47a12beSStefan Roese/* clear registers/arrays not reset by hardware */ 166a47a12beSStefan Roese 167a47a12beSStefan Roese /* L1 */ 168a47a12beSStefan Roese li r0,2 169a47a12beSStefan Roese mtspr L1CSR0,r0 /* invalidate d-cache */ 170a47a12beSStefan Roese mtspr L1CSR1,r0 /* invalidate i-cache */ 171a47a12beSStefan Roese 172a47a12beSStefan Roese mfspr r1,DBSR 173a47a12beSStefan Roese mtspr DBSR,r1 /* Clear all valid bits */ 174a47a12beSStefan Roese 175a47a12beSStefan Roese 17669c78267SYork Sun .macro create_tlb1_entry esel ts tsize epn wimg rpn perm phy_high scratch 17769c78267SYork Sun lis \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@h 17869c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@l 17969c78267SYork Sun mtspr MAS0, \scratch 18069c78267SYork Sun lis \scratch, FSL_BOOKE_MAS1(1, 1, 0, \ts, \tsize)@h 18169c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS1(1, 1, 0, \ts, \tsize)@l 18269c78267SYork Sun mtspr MAS1, \scratch 18369c78267SYork Sun lis \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@h 18469c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@l 18569c78267SYork Sun mtspr MAS2, \scratch 18669c78267SYork Sun lis \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@h 18769c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@l 18869c78267SYork Sun mtspr MAS3, \scratch 18969c78267SYork Sun lis \scratch, \phy_high@h 19069c78267SYork Sun ori \scratch, \scratch, \phy_high@l 19169c78267SYork Sun mtspr MAS7, \scratch 19269c78267SYork Sun isync 19369c78267SYork Sun msync 19469c78267SYork Sun tlbwe 19569c78267SYork Sun isync 19669c78267SYork Sun .endm 19769c78267SYork Sun 19869c78267SYork Sun .macro create_tlb0_entry esel ts tsize epn wimg rpn perm phy_high scratch 19969c78267SYork Sun lis \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@h 20069c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@l 20169c78267SYork Sun mtspr MAS0, \scratch 20269c78267SYork Sun lis \scratch, FSL_BOOKE_MAS1(1, 0, 0, \ts, \tsize)@h 20369c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS1(1, 0, 0, \ts, \tsize)@l 20469c78267SYork Sun mtspr MAS1, \scratch 20569c78267SYork Sun lis \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@h 20669c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@l 20769c78267SYork Sun mtspr MAS2, \scratch 20869c78267SYork Sun lis \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@h 20969c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@l 21069c78267SYork Sun mtspr MAS3, \scratch 21169c78267SYork Sun lis \scratch, \phy_high@h 21269c78267SYork Sun ori \scratch, \scratch, \phy_high@l 21369c78267SYork Sun mtspr MAS7, \scratch 21469c78267SYork Sun isync 21569c78267SYork Sun msync 21669c78267SYork Sun tlbwe 21769c78267SYork Sun isync 21869c78267SYork Sun .endm 21969c78267SYork Sun 22069c78267SYork Sun .macro delete_tlb1_entry esel scratch 22169c78267SYork Sun lis \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@h 22269c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@l 22369c78267SYork Sun mtspr MAS0, \scratch 22469c78267SYork Sun li \scratch, 0 22569c78267SYork Sun mtspr MAS1, \scratch 22669c78267SYork Sun isync 22769c78267SYork Sun msync 22869c78267SYork Sun tlbwe 22969c78267SYork Sun isync 23069c78267SYork Sun .endm 23169c78267SYork Sun 23269c78267SYork Sun .macro delete_tlb0_entry esel epn wimg scratch 23369c78267SYork Sun lis \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@h 23469c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@l 23569c78267SYork Sun mtspr MAS0, \scratch 23669c78267SYork Sun li \scratch, 0 23769c78267SYork Sun mtspr MAS1, \scratch 23869c78267SYork Sun lis \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@h 23969c78267SYork Sun ori \scratch, \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@l 24069c78267SYork Sun mtspr MAS2, \scratch 24169c78267SYork Sun isync 24269c78267SYork Sun msync 24369c78267SYork Sun tlbwe 24469c78267SYork Sun isync 24569c78267SYork Sun .endm 24669c78267SYork Sun 2474b919725SScott Wood/* Interrupt vectors do not fit in minimal SPL. */ 2484b919725SScott Wood#if !defined(MINIMAL_SPL) 249a47a12beSStefan Roese /* Setup interrupt vectors */ 2500635b09cSHaiying Wang lis r1,CONFIG_SYS_MONITOR_BASE@h 251a47a12beSStefan Roese mtspr IVPR,r1 252a47a12beSStefan Roese 253a4107f86SPrabhakar Kushwaha lis r3,(CONFIG_SYS_MONITOR_BASE & 0xffff)@h 254a4107f86SPrabhakar Kushwaha ori r3,r3,(CONFIG_SYS_MONITOR_BASE & 0xffff)@l 255a4107f86SPrabhakar Kushwaha 256a4107f86SPrabhakar Kushwaha addi r4,r3,CriticalInput - _start + _START_OFFSET 257a4107f86SPrabhakar Kushwaha mtspr IVOR0,r4 /* 0: Critical input */ 258a4107f86SPrabhakar Kushwaha addi r4,r3,MachineCheck - _start + _START_OFFSET 259a4107f86SPrabhakar Kushwaha mtspr IVOR1,r4 /* 1: Machine check */ 260a4107f86SPrabhakar Kushwaha addi r4,r3,DataStorage - _start + _START_OFFSET 261a4107f86SPrabhakar Kushwaha mtspr IVOR2,r4 /* 2: Data storage */ 262a4107f86SPrabhakar Kushwaha addi r4,r3,InstStorage - _start + _START_OFFSET 263a4107f86SPrabhakar Kushwaha mtspr IVOR3,r4 /* 3: Instruction storage */ 264a4107f86SPrabhakar Kushwaha addi r4,r3,ExtInterrupt - _start + _START_OFFSET 265a4107f86SPrabhakar Kushwaha mtspr IVOR4,r4 /* 4: External interrupt */ 266a4107f86SPrabhakar Kushwaha addi r4,r3,Alignment - _start + _START_OFFSET 267a4107f86SPrabhakar Kushwaha mtspr IVOR5,r4 /* 5: Alignment */ 268a4107f86SPrabhakar Kushwaha addi r4,r3,ProgramCheck - _start + _START_OFFSET 269a4107f86SPrabhakar Kushwaha mtspr IVOR6,r4 /* 6: Program check */ 270a4107f86SPrabhakar Kushwaha addi r4,r3,FPUnavailable - _start + _START_OFFSET 271a4107f86SPrabhakar Kushwaha mtspr IVOR7,r4 /* 7: floating point unavailable */ 272a4107f86SPrabhakar Kushwaha addi r4,r3,SystemCall - _start + _START_OFFSET 273a4107f86SPrabhakar Kushwaha mtspr IVOR8,r4 /* 8: System call */ 274a47a12beSStefan Roese /* 9: Auxiliary processor unavailable(unsupported) */ 275a4107f86SPrabhakar Kushwaha addi r4,r3,Decrementer - _start + _START_OFFSET 276a4107f86SPrabhakar Kushwaha mtspr IVOR10,r4 /* 10: Decrementer */ 277a4107f86SPrabhakar Kushwaha addi r4,r3,IntervalTimer - _start + _START_OFFSET 278a4107f86SPrabhakar Kushwaha mtspr IVOR11,r4 /* 11: Interval timer */ 279a4107f86SPrabhakar Kushwaha addi r4,r3,WatchdogTimer - _start + _START_OFFSET 280a4107f86SPrabhakar Kushwaha mtspr IVOR12,r4 /* 12: Watchdog timer */ 281a4107f86SPrabhakar Kushwaha addi r4,r3,DataTLBError - _start + _START_OFFSET 282a4107f86SPrabhakar Kushwaha mtspr IVOR13,r4 /* 13: Data TLB error */ 283a4107f86SPrabhakar Kushwaha addi r4,r3,InstructionTLBError - _start + _START_OFFSET 284a4107f86SPrabhakar Kushwaha mtspr IVOR14,r4 /* 14: Instruction TLB error */ 285a4107f86SPrabhakar Kushwaha addi r4,r3,DebugBreakpoint - _start + _START_OFFSET 286a4107f86SPrabhakar Kushwaha mtspr IVOR15,r4 /* 15: Debug */ 287119a55f9SPrabhakar Kushwaha#endif 288a47a12beSStefan Roese 289a47a12beSStefan Roese /* Clear and set up some registers. */ 290a47a12beSStefan Roese li r0,0x0000 291a47a12beSStefan Roese lis r1,0xffff 292a47a12beSStefan Roese mtspr DEC,r0 /* prevent dec exceptions */ 293a47a12beSStefan Roese mttbl r0 /* prevent fit & wdt exceptions */ 294a47a12beSStefan Roese mttbu r0 295a47a12beSStefan Roese mtspr TSR,r1 /* clear all timer exception status */ 296a47a12beSStefan Roese mtspr TCR,r0 /* disable all */ 297a47a12beSStefan Roese mtspr ESR,r0 /* clear exception syndrome register */ 298a47a12beSStefan Roese mtspr MCSR,r0 /* machine check syndrome register */ 299a47a12beSStefan Roese mtxer r0 /* clear integer exception register */ 300a47a12beSStefan Roese 301a47a12beSStefan Roese#ifdef CONFIG_SYS_BOOK3E_HV 302a47a12beSStefan Roese mtspr MAS8,r0 /* make sure MAS8 is clear */ 303a47a12beSStefan Roese#endif 304a47a12beSStefan Roese 305a47a12beSStefan Roese /* Enable Time Base and Select Time Base Clock */ 306a47a12beSStefan Roese lis r0,HID0_EMCP@h /* Enable machine check */ 307a47a12beSStefan Roese#if defined(CONFIG_ENABLE_36BIT_PHYS) 308a47a12beSStefan Roese ori r0,r0,HID0_ENMAS7@l /* Enable MAS7 */ 309a47a12beSStefan Roese#endif 310a47a12beSStefan Roese#ifndef CONFIG_E500MC 311a47a12beSStefan Roese ori r0,r0,HID0_TBEN@l /* Enable Timebase */ 312a47a12beSStefan Roese#endif 313a47a12beSStefan Roese mtspr HID0,r0 314a47a12beSStefan Roese 315a47a12beSStefan Roese#ifndef CONFIG_E500MC 316a47a12beSStefan Roese li r0,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */ 317a47a12beSStefan Roese mfspr r3,PVR 318a47a12beSStefan Roese andi. r3,r3, 0xff 319a47a12beSStefan Roese cmpwi r3,0x50@l /* if we are rev 5.0 or greater set MBDD */ 320a47a12beSStefan Roese blt 1f 321a47a12beSStefan Roese /* Set MBDD bit also */ 322a47a12beSStefan Roese ori r0, r0, HID1_MBDD@l 323a47a12beSStefan Roese1: 324a47a12beSStefan Roese mtspr HID1,r0 325a47a12beSStefan Roese#endif 326a47a12beSStefan Roese 32743f082bbSKumar Gala#ifdef CONFIG_SYS_FSL_ERRATUM_CPU_A003999 328cd7ad629SAndy Fleming mfspr r3,SPRN_HDBCR1 32943f082bbSKumar Gala oris r3,r3,0x0100 330cd7ad629SAndy Fleming mtspr SPRN_HDBCR1,r3 33143f082bbSKumar Gala#endif 33243f082bbSKumar Gala 333a47a12beSStefan Roese /* Enable Branch Prediction */ 334a47a12beSStefan Roese#if defined(CONFIG_BTB) 335a47a12beSStefan Roese lis r0,BUCSR_ENABLE@h 336a47a12beSStefan Roese ori r0,r0,BUCSR_ENABLE@l 337a47a12beSStefan Roese mtspr SPRN_BUCSR,r0 338a47a12beSStefan Roese#endif 339a47a12beSStefan Roese 340a47a12beSStefan Roese#if defined(CONFIG_SYS_INIT_DBCR) 341a47a12beSStefan Roese lis r1,0xffff 342a47a12beSStefan Roese ori r1,r1,0xffff 343a47a12beSStefan Roese mtspr DBSR,r1 /* Clear all status bits */ 344a47a12beSStefan Roese lis r0,CONFIG_SYS_INIT_DBCR@h /* DBCR0[IDM] must be set */ 345a47a12beSStefan Roese ori r0,r0,CONFIG_SYS_INIT_DBCR@l 346a47a12beSStefan Roese mtspr DBCR0,r0 347a47a12beSStefan Roese#endif 348a47a12beSStefan Roese 349a47a12beSStefan Roese#ifdef CONFIG_MPC8569 350a47a12beSStefan Roese#define CONFIG_SYS_LBC_ADDR (CONFIG_SYS_CCSRBAR_DEFAULT + 0x5000) 351a47a12beSStefan Roese#define CONFIG_SYS_LBCR_ADDR (CONFIG_SYS_LBC_ADDR + 0xd0) 352a47a12beSStefan Roese 353a47a12beSStefan Roese /* MPC8569 Rev.0 silcon needs to set bit 13 of LBCR to allow elBC to 354a47a12beSStefan Roese * use address space which is more than 12bits, and it must be done in 355a47a12beSStefan Roese * the 4K boot page. So we set this bit here. 356a47a12beSStefan Roese */ 357a47a12beSStefan Roese 358a47a12beSStefan Roese /* create a temp mapping TLB0[0] for LBCR */ 35969c78267SYork Sun create_tlb0_entry 0, \ 36069c78267SYork Sun 0, BOOKE_PAGESZ_4K, \ 36169c78267SYork Sun CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G, \ 36269c78267SYork Sun CONFIG_SYS_LBC_ADDR, MAS3_SW|MAS3_SR, \ 36369c78267SYork Sun 0, r6 364a47a12beSStefan Roese 365a47a12beSStefan Roese /* Set LBCR register */ 366a47a12beSStefan Roese lis r4,CONFIG_SYS_LBCR_ADDR@h 367a47a12beSStefan Roese ori r4,r4,CONFIG_SYS_LBCR_ADDR@l 368a47a12beSStefan Roese 369a47a12beSStefan Roese lis r5,CONFIG_SYS_LBC_LBCR@h 370a47a12beSStefan Roese ori r5,r5,CONFIG_SYS_LBC_LBCR@l 371a47a12beSStefan Roese stw r5,0(r4) 372a47a12beSStefan Roese isync 373a47a12beSStefan Roese 374a47a12beSStefan Roese /* invalidate this temp TLB */ 375a47a12beSStefan Roese lis r4,CONFIG_SYS_LBC_ADDR@h 376a47a12beSStefan Roese ori r4,r4,CONFIG_SYS_LBC_ADDR@l 377a47a12beSStefan Roese tlbivax 0,r4 378a47a12beSStefan Roese isync 379a47a12beSStefan Roese 380a47a12beSStefan Roese#endif /* CONFIG_MPC8569 */ 381a47a12beSStefan Roese 3826ca88b09STimur Tabi/* 38372243c01STimur Tabi * Search for the TLB that covers the code we're executing, and shrink it 38472243c01STimur Tabi * so that it covers only this 4K page. That will ensure that any other 38572243c01STimur Tabi * TLB we create won't interfere with it. We assume that the TLB exists, 3863ea21536SScott Wood * which is why we don't check the Valid bit of MAS1. We also assume 3873ea21536SScott Wood * it is in TLB1. 38872243c01STimur Tabi * 38972243c01STimur Tabi * This is necessary, for example, when booting from the on-chip ROM, 39072243c01STimur Tabi * which (oddly) creates a single 4GB TLB that covers CCSR and DDR. 39172243c01STimur Tabi */ 39272243c01STimur Tabi bl nexti /* Find our address */ 39372243c01STimur Tabinexti: mflr r1 /* R1 = our PC */ 39472243c01STimur Tabi li r2, 0 39572243c01STimur Tabi mtspr MAS6, r2 /* Assume the current PID and AS are 0 */ 39672243c01STimur Tabi isync 39772243c01STimur Tabi msync 39872243c01STimur Tabi tlbsx 0, r1 /* This must succeed */ 39972243c01STimur Tabi 4003ea21536SScott Wood mfspr r14, MAS0 /* Save ESEL for later */ 4013ea21536SScott Wood rlwinm r14, r14, 16, 0xfff 4023ea21536SScott Wood 40372243c01STimur Tabi /* Set the size of the TLB to 4KB */ 40472243c01STimur Tabi mfspr r3, MAS1 40531d084ddSScott Wood li r2, 0xF80 40672243c01STimur Tabi andc r3, r3, r2 /* Clear the TSIZE bits */ 40772243c01STimur Tabi ori r3, r3, MAS1_TSIZE(BOOKE_PAGESZ_4K)@l 4083ea21536SScott Wood oris r3, r3, MAS1_IPROT@h 40972243c01STimur Tabi mtspr MAS1, r3 41072243c01STimur Tabi 41172243c01STimur Tabi /* 41272243c01STimur Tabi * Set the base address of the TLB to our PC. We assume that 41372243c01STimur Tabi * virtual == physical. We also assume that MAS2_EPN == MAS3_RPN. 41472243c01STimur Tabi */ 41572243c01STimur Tabi lis r3, MAS2_EPN@h 41672243c01STimur Tabi ori r3, r3, MAS2_EPN@l /* R3 = MAS2_EPN */ 41772243c01STimur Tabi 41872243c01STimur Tabi and r1, r1, r3 /* Our PC, rounded down to the nearest page */ 41972243c01STimur Tabi 42072243c01STimur Tabi mfspr r2, MAS2 42172243c01STimur Tabi andc r2, r2, r3 42272243c01STimur Tabi or r2, r2, r1 42333eee330SScott Wood#ifdef CONFIG_SYS_FSL_ERRATUM_A004510 42433eee330SScott Wood cmpwi r27,0 42533eee330SScott Wood beq 1f 42633eee330SScott Wood andi. r15, r2, MAS2_I|MAS2_G /* save the old I/G for later */ 42733eee330SScott Wood rlwinm r2, r2, 0, ~MAS2_I 42833eee330SScott Wood ori r2, r2, MAS2_G 42933eee330SScott Wood1: 43033eee330SScott Wood#endif 43172243c01STimur Tabi mtspr MAS2, r2 /* Set the EPN to our PC base address */ 43272243c01STimur Tabi 43372243c01STimur Tabi mfspr r2, MAS3 43472243c01STimur Tabi andc r2, r2, r3 43572243c01STimur Tabi or r2, r2, r1 43672243c01STimur Tabi mtspr MAS3, r2 /* Set the RPN to our PC base address */ 43772243c01STimur Tabi 43872243c01STimur Tabi isync 43972243c01STimur Tabi msync 44072243c01STimur Tabi tlbwe 44172243c01STimur Tabi 44272243c01STimur Tabi/* 4433ea21536SScott Wood * Clear out any other TLB entries that may exist, to avoid conflicts. 4443ea21536SScott Wood * Our TLB entry is in r14. 4453ea21536SScott Wood */ 4463ea21536SScott Wood li r0, TLBIVAX_ALL | TLBIVAX_TLB0 4473ea21536SScott Wood tlbivax 0, r0 4483ea21536SScott Wood tlbsync 4493ea21536SScott Wood 4503ea21536SScott Wood mfspr r4, SPRN_TLB1CFG 4513ea21536SScott Wood rlwinm r4, r4, 0, TLBnCFG_NENTRY_MASK 4523ea21536SScott Wood 4533ea21536SScott Wood li r3, 0 4543ea21536SScott Wood mtspr MAS1, r3 4553ea21536SScott Wood1: cmpw r3, r14 4563ea21536SScott Wood rlwinm r5, r3, 16, MAS0_ESEL_MSK 4573ea21536SScott Wood addi r3, r3, 1 4583ea21536SScott Wood beq 2f /* skip the entry we're executing from */ 4593ea21536SScott Wood 4603ea21536SScott Wood oris r5, r5, MAS0_TLBSEL(1)@h 4613ea21536SScott Wood mtspr MAS0, r5 4623ea21536SScott Wood 4633ea21536SScott Wood isync 4643ea21536SScott Wood tlbwe 4653ea21536SScott Wood isync 4663ea21536SScott Wood msync 4673ea21536SScott Wood 4683ea21536SScott Wood2: cmpw r3, r4 4693ea21536SScott Wood blt 1b 4703ea21536SScott Wood 471f978f7c2SAneesh Bansal#if defined(CONFIG_SYS_PPC_E500_DEBUG_TLB) && !defined(MINIMAL_SPL) && \ 472f978f7c2SAneesh Bansal !defined(CONFIG_SECURE_BOOT) 473f545d300SScott Wood/* 474f545d300SScott Wood * TLB entry for debuggging in AS1 475f545d300SScott Wood * Create temporary TLB entry in AS0 to handle debug exception 476f545d300SScott Wood * As on debug exception MSR is cleared i.e. Address space is changed 477f545d300SScott Wood * to 0. A TLB entry (in AS0) is required to handle debug exception generated 478f545d300SScott Wood * in AS1. 479f545d300SScott Wood */ 480f545d300SScott Wood 4814b919725SScott Wood#ifdef NOR_BOOT 482f545d300SScott Wood/* 483f545d300SScott Wood * TLB entry is created for IVPR + IVOR15 to map on valid OP code address 484f545d300SScott Wood * bacause flash's virtual address maps to 0xff800000 - 0xffffffff. 485f545d300SScott Wood * and this window is outside of 4K boot window. 486f545d300SScott Wood */ 487f545d300SScott Wood create_tlb1_entry CONFIG_SYS_PPC_E500_DEBUG_TLB, \ 488f545d300SScott Wood 0, BOOKE_PAGESZ_4M, \ 489f545d300SScott Wood CONFIG_SYS_MONITOR_BASE & 0xffc00000, MAS2_I|MAS2_G, \ 490f545d300SScott Wood 0xffc00000, MAS3_SX|MAS3_SW|MAS3_SR, \ 491f545d300SScott Wood 0, r6 492f545d300SScott Wood 493f545d300SScott Wood#else 494f545d300SScott Wood/* 495f545d300SScott Wood * TLB entry is created for IVPR + IVOR15 to map on valid OP code address 496f545d300SScott Wood * because "nexti" will resize TLB to 4K 497f545d300SScott Wood */ 498f545d300SScott Wood create_tlb1_entry CONFIG_SYS_PPC_E500_DEBUG_TLB, \ 499f545d300SScott Wood 0, BOOKE_PAGESZ_256K, \ 500f545d300SScott Wood CONFIG_SYS_MONITOR_BASE & 0xfffc0000, MAS2_I, \ 501f545d300SScott Wood CONFIG_SYS_MONITOR_BASE & 0xfffc0000, MAS3_SX|MAS3_SW|MAS3_SR, \ 502f545d300SScott Wood 0, r6 503f545d300SScott Wood#endif 504f545d300SScott Wood#endif 505f545d300SScott Wood 5063ea21536SScott Wood/* 5076ca88b09STimur Tabi * Relocate CCSR, if necessary. We relocate CCSR if (obviously) the default 5086ca88b09STimur Tabi * location is not where we want it. This typically happens on a 36-bit 5096ca88b09STimur Tabi * system, where we want to move CCSR to near the top of 36-bit address space. 5106ca88b09STimur Tabi * 5116ca88b09STimur Tabi * To move CCSR, we create two temporary TLBs, one for the old location, and 5126ca88b09STimur Tabi * another for the new location. On CoreNet systems, we also need to create 5136ca88b09STimur Tabi * a special, temporary LAW. 5146ca88b09STimur Tabi * 5156ca88b09STimur Tabi * As a general rule, TLB0 is used for short-term TLBs, and TLB1 is used for 5166ca88b09STimur Tabi * long-term TLBs, so we use TLB0 here. 5176ca88b09STimur Tabi */ 5186ca88b09STimur Tabi#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR_PHYS) 5196ca88b09STimur Tabi 5206ca88b09STimur Tabi#if !defined(CONFIG_SYS_CCSRBAR_PHYS_HIGH) || !defined(CONFIG_SYS_CCSRBAR_PHYS_LOW) 5216ca88b09STimur Tabi#error "CONFIG_SYS_CCSRBAR_PHYS_HIGH and CONFIG_SYS_CCSRBAR_PHYS_LOW) must be defined." 5226ca88b09STimur Tabi#endif 5236ca88b09STimur Tabi 5246ca88b09STimur Tabicreate_ccsr_new_tlb: 5256ca88b09STimur Tabi /* 5266ca88b09STimur Tabi * Create a TLB for the new location of CCSR. Register R8 is reserved 5276ca88b09STimur Tabi * for the virtual address of this TLB (CONFIG_SYS_CCSRBAR). 5286ca88b09STimur Tabi */ 5293ea21536SScott Wood lis r8, CONFIG_SYS_CCSRBAR@h 5303ea21536SScott Wood ori r8, r8, CONFIG_SYS_CCSRBAR@l 5313ea21536SScott Wood lis r9, (CONFIG_SYS_CCSRBAR + 0x1000)@h 5323ea21536SScott Wood ori r9, r9, (CONFIG_SYS_CCSRBAR + 0x1000)@l 53369c78267SYork Sun create_tlb0_entry 0, \ 53469c78267SYork Sun 0, BOOKE_PAGESZ_4K, \ 53569c78267SYork Sun CONFIG_SYS_CCSRBAR, MAS2_I|MAS2_G, \ 53669c78267SYork Sun CONFIG_SYS_CCSRBAR_PHYS_LOW, MAS3_SW|MAS3_SR, \ 53769c78267SYork Sun CONFIG_SYS_CCSRBAR_PHYS_HIGH, r3 5386ca88b09STimur Tabi /* 539c2efa0aaSTimur Tabi * Create a TLB for the current location of CCSR. Register R9 is reserved 5406ca88b09STimur Tabi * for the virtual address of this TLB (CONFIG_SYS_CCSRBAR + 0x1000). 5416ca88b09STimur Tabi */ 5426ca88b09STimur Tabicreate_ccsr_old_tlb: 54369c78267SYork Sun create_tlb0_entry 1, \ 54469c78267SYork Sun 0, BOOKE_PAGESZ_4K, \ 54569c78267SYork Sun CONFIG_SYS_CCSRBAR + 0x1000, MAS2_I|MAS2_G, \ 54669c78267SYork Sun CONFIG_SYS_CCSRBAR_DEFAULT, MAS3_SW|MAS3_SR, \ 54769c78267SYork Sun 0, r3 /* The default CCSR address is always a 32-bit number */ 54869c78267SYork Sun 5496ca88b09STimur Tabi 55019e43841STimur Tabi /* 55119e43841STimur Tabi * We have a TLB for what we think is the current (old) CCSR. Let's 55219e43841STimur Tabi * verify that, otherwise we won't be able to move it. 55319e43841STimur Tabi * CONFIG_SYS_CCSRBAR_DEFAULT is always a 32-bit number, so we only 55419e43841STimur Tabi * need to compare the lower 32 bits of CCSRBAR on CoreNet systems. 55519e43841STimur Tabi */ 55619e43841STimur Tabiverify_old_ccsr: 55719e43841STimur Tabi lis r0, CONFIG_SYS_CCSRBAR_DEFAULT@h 55819e43841STimur Tabi ori r0, r0, CONFIG_SYS_CCSRBAR_DEFAULT@l 55919e43841STimur Tabi#ifdef CONFIG_FSL_CORENET 56019e43841STimur Tabi lwz r1, 4(r9) /* CCSRBARL */ 56119e43841STimur Tabi#else 56219e43841STimur Tabi lwz r1, 0(r9) /* CCSRBAR, shifted right by 12 */ 56319e43841STimur Tabi slwi r1, r1, 12 56419e43841STimur Tabi#endif 56519e43841STimur Tabi 56619e43841STimur Tabi cmpl 0, r0, r1 56719e43841STimur Tabi 56819e43841STimur Tabi /* 56919e43841STimur Tabi * If the value we read from CCSRBARL is not what we expect, then 57019e43841STimur Tabi * enter an infinite loop. This will at least allow a debugger to 57119e43841STimur Tabi * halt execution and examine TLBs, etc. There's no point in going 57219e43841STimur Tabi * on. 57319e43841STimur Tabi */ 57419e43841STimur Tabiinfinite_debug_loop: 57519e43841STimur Tabi bne infinite_debug_loop 57619e43841STimur Tabi 5776ca88b09STimur Tabi#ifdef CONFIG_FSL_CORENET 5786ca88b09STimur Tabi 5796ca88b09STimur Tabi#define CCSR_LAWBARH0 (CONFIG_SYS_CCSRBAR + 0x1000) 5806ca88b09STimur Tabi#define LAW_EN 0x80000000 5816ca88b09STimur Tabi#define LAW_SIZE_4K 0xb 5826ca88b09STimur Tabi#define CCSRBAR_LAWAR (LAW_EN | (0x1e << 20) | LAW_SIZE_4K) 5836ca88b09STimur Tabi#define CCSRAR_C 0x80000000 /* Commit */ 5846ca88b09STimur Tabi 5856ca88b09STimur Tabicreate_temp_law: 5866ca88b09STimur Tabi /* 5876ca88b09STimur Tabi * On CoreNet systems, we create the temporary LAW using a special LAW 5886ca88b09STimur Tabi * target ID of 0x1e. LAWBARH is at offset 0xc00 in CCSR. 5896ca88b09STimur Tabi */ 5906ca88b09STimur Tabi lis r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@h 5916ca88b09STimur Tabi ori r0, r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l 5926ca88b09STimur Tabi lis r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@h 5936ca88b09STimur Tabi ori r1, r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@l 5946ca88b09STimur Tabi lis r2, CCSRBAR_LAWAR@h 5956ca88b09STimur Tabi ori r2, r2, CCSRBAR_LAWAR@l 5966ca88b09STimur Tabi 5976ca88b09STimur Tabi stw r0, 0xc00(r9) /* LAWBARH0 */ 5986ca88b09STimur Tabi stw r1, 0xc04(r9) /* LAWBARL0 */ 5996ca88b09STimur Tabi sync 6006ca88b09STimur Tabi stw r2, 0xc08(r9) /* LAWAR0 */ 6016ca88b09STimur Tabi 6026ca88b09STimur Tabi /* 6036ca88b09STimur Tabi * Read back from LAWAR to ensure the update is complete. e500mc 6046ca88b09STimur Tabi * cores also require an isync. 6056ca88b09STimur Tabi */ 6066ca88b09STimur Tabi lwz r0, 0xc08(r9) /* LAWAR0 */ 6076ca88b09STimur Tabi isync 6086ca88b09STimur Tabi 6096ca88b09STimur Tabi /* 6106ca88b09STimur Tabi * Read the current CCSRBARH and CCSRBARL using load word instructions. 6116ca88b09STimur Tabi * Follow this with an isync instruction. This forces any outstanding 6126ca88b09STimur Tabi * accesses to configuration space to completion. 6136ca88b09STimur Tabi */ 6146ca88b09STimur Tabiread_old_ccsrbar: 6156ca88b09STimur Tabi lwz r0, 0(r9) /* CCSRBARH */ 616c2efa0aaSTimur Tabi lwz r0, 4(r9) /* CCSRBARL */ 6176ca88b09STimur Tabi isync 6186ca88b09STimur Tabi 6196ca88b09STimur Tabi /* 6206ca88b09STimur Tabi * Write the new values for CCSRBARH and CCSRBARL to their old 6216ca88b09STimur Tabi * locations. The CCSRBARH has a shadow register. When the CCSRBARH 6226ca88b09STimur Tabi * has a new value written it loads a CCSRBARH shadow register. When 6236ca88b09STimur Tabi * the CCSRBARL is written, the CCSRBARH shadow register contents 6246ca88b09STimur Tabi * along with the CCSRBARL value are loaded into the CCSRBARH and 6256ca88b09STimur Tabi * CCSRBARL registers, respectively. Follow this with a sync 6266ca88b09STimur Tabi * instruction. 6276ca88b09STimur Tabi */ 6286ca88b09STimur Tabiwrite_new_ccsrbar: 6296ca88b09STimur Tabi lis r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@h 6306ca88b09STimur Tabi ori r0, r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l 6316ca88b09STimur Tabi lis r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@h 6326ca88b09STimur Tabi ori r1, r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@l 6336ca88b09STimur Tabi lis r2, CCSRAR_C@h 6346ca88b09STimur Tabi ori r2, r2, CCSRAR_C@l 6356ca88b09STimur Tabi 6366ca88b09STimur Tabi stw r0, 0(r9) /* Write to CCSRBARH */ 6376ca88b09STimur Tabi sync /* Make sure we write to CCSRBARH first */ 6386ca88b09STimur Tabi stw r1, 4(r9) /* Write to CCSRBARL */ 6396ca88b09STimur Tabi sync 6406ca88b09STimur Tabi 6416ca88b09STimur Tabi /* 6426ca88b09STimur Tabi * Write a 1 to the commit bit (C) of CCSRAR at the old location. 6436ca88b09STimur Tabi * Follow this with a sync instruction. 6446ca88b09STimur Tabi */ 6456ca88b09STimur Tabi stw r2, 8(r9) 6466ca88b09STimur Tabi sync 6476ca88b09STimur Tabi 6486ca88b09STimur Tabi /* Delete the temporary LAW */ 6496ca88b09STimur Tabidelete_temp_law: 6506ca88b09STimur Tabi li r1, 0 6516ca88b09STimur Tabi stw r1, 0xc08(r8) 6526ca88b09STimur Tabi sync 6536ca88b09STimur Tabi stw r1, 0xc00(r8) 6546ca88b09STimur Tabi stw r1, 0xc04(r8) 6556ca88b09STimur Tabi sync 6566ca88b09STimur Tabi 6576ca88b09STimur Tabi#else /* #ifdef CONFIG_FSL_CORENET */ 6586ca88b09STimur Tabi 6596ca88b09STimur Tabiwrite_new_ccsrbar: 6606ca88b09STimur Tabi /* 6616ca88b09STimur Tabi * Read the current value of CCSRBAR using a load word instruction 6626ca88b09STimur Tabi * followed by an isync. This forces all accesses to configuration 6636ca88b09STimur Tabi * space to complete. 6646ca88b09STimur Tabi */ 6656ca88b09STimur Tabi sync 6666ca88b09STimur Tabi lwz r0, 0(r9) 6676ca88b09STimur Tabi isync 6686ca88b09STimur Tabi 6696ca88b09STimur Tabi/* CONFIG_SYS_CCSRBAR_PHYS right shifted by 12 */ 6706ca88b09STimur Tabi#define CCSRBAR_PHYS_RS12 ((CONFIG_SYS_CCSRBAR_PHYS_HIGH << 20) | \ 6716ca88b09STimur Tabi (CONFIG_SYS_CCSRBAR_PHYS_LOW >> 12)) 6726ca88b09STimur Tabi 6736ca88b09STimur Tabi /* Write the new value to CCSRBAR. */ 6746ca88b09STimur Tabi lis r0, CCSRBAR_PHYS_RS12@h 6756ca88b09STimur Tabi ori r0, r0, CCSRBAR_PHYS_RS12@l 6766ca88b09STimur Tabi stw r0, 0(r9) 6776ca88b09STimur Tabi sync 6786ca88b09STimur Tabi 6796ca88b09STimur Tabi /* 6806ca88b09STimur Tabi * The manual says to perform a load of an address that does not 6816ca88b09STimur Tabi * access configuration space or the on-chip SRAM using an existing TLB, 6826ca88b09STimur Tabi * but that doesn't appear to be necessary. We will do the isync, 6836ca88b09STimur Tabi * though. 6846ca88b09STimur Tabi */ 6856ca88b09STimur Tabi isync 6866ca88b09STimur Tabi 6876ca88b09STimur Tabi /* 6886ca88b09STimur Tabi * Read the contents of CCSRBAR from its new location, followed by 6896ca88b09STimur Tabi * another isync. 6906ca88b09STimur Tabi */ 6916ca88b09STimur Tabi lwz r0, 0(r8) 6926ca88b09STimur Tabi isync 6936ca88b09STimur Tabi 6946ca88b09STimur Tabi#endif /* #ifdef CONFIG_FSL_CORENET */ 6956ca88b09STimur Tabi 6966ca88b09STimur Tabi /* Delete the temporary TLBs */ 6976ca88b09STimur Tabidelete_temp_tlbs: 69869c78267SYork Sun delete_tlb0_entry 0, CONFIG_SYS_CCSRBAR, MAS2_I|MAS2_G, r3 69969c78267SYork Sun delete_tlb0_entry 1, CONFIG_SYS_CCSRBAR + 0x1000, MAS2_I|MAS2_G, r3 7006ca88b09STimur Tabi 7016ca88b09STimur Tabi#endif /* #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR_PHYS) */ 7026ca88b09STimur Tabi 703e9827468SPrabhakar Kushwaha#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 7046d2b9da1SYork Suncreate_ccsr_l2_tlb: 7056d2b9da1SYork Sun /* 7066d2b9da1SYork Sun * Create a TLB for the MMR location of CCSR 7076d2b9da1SYork Sun * to access L2CSR0 register 7086d2b9da1SYork Sun */ 7096d2b9da1SYork Sun create_tlb0_entry 0, \ 7106d2b9da1SYork Sun 0, BOOKE_PAGESZ_4K, \ 7116d2b9da1SYork Sun CONFIG_SYS_CCSRBAR + 0xC20000, MAS2_I|MAS2_G, \ 7126d2b9da1SYork Sun CONFIG_SYS_CCSRBAR_PHYS_LOW + 0xC20000, MAS3_SW|MAS3_SR, \ 7136d2b9da1SYork Sun CONFIG_SYS_CCSRBAR_PHYS_HIGH, r3 7146d2b9da1SYork Sun 7156d2b9da1SYork Sunenable_l2_cluster_l2: 7166d2b9da1SYork Sun /* enable L2 cache */ 7176d2b9da1SYork Sun lis r3, (CONFIG_SYS_CCSRBAR + 0xC20000)@h 7186d2b9da1SYork Sun ori r3, r3, (CONFIG_SYS_CCSRBAR + 0xC20000)@l 7196d2b9da1SYork Sun li r4, 33 /* stash id */ 7206d2b9da1SYork Sun stw r4, 4(r3) 7216d2b9da1SYork Sun lis r4, (L2CSR0_L2FI|L2CSR0_L2LFC)@h 7226d2b9da1SYork Sun ori r4, r4, (L2CSR0_L2FI|L2CSR0_L2LFC)@l 7236d2b9da1SYork Sun sync 7246d2b9da1SYork Sun stw r4, 0(r3) /* invalidate L2 */ 7256d2b9da1SYork Sun1: sync 7266d2b9da1SYork Sun lwz r0, 0(r3) 7276d2b9da1SYork Sun twi 0, r0, 0 7286d2b9da1SYork Sun isync 7296d2b9da1SYork Sun and. r1, r0, r4 7306d2b9da1SYork Sun bne 1b 731c416faf8SJames Yang lis r4, (L2CSR0_L2E|L2CSR0_L2PE)@h 7329cd95ac7SJames Yang ori r4, r4, (L2CSR0_L2REP_MODE)@l 7336d2b9da1SYork Sun sync 7343e4c3137SAndy Fleming stw r4, 0(r3) /* enable L2 */ 7356d2b9da1SYork Sundelete_ccsr_l2_tlb: 7366d2b9da1SYork Sun delete_tlb0_entry 0, CONFIG_SYS_CCSRBAR + 0xC20000, MAS2_I|MAS2_G, r3 7376d2b9da1SYork Sun#endif 7386d2b9da1SYork Sun 7393e4c3137SAndy Fleming /* 7403e4c3137SAndy Fleming * Enable the L1. On e6500, this has to be done 7413e4c3137SAndy Fleming * after the L2 is up. 7423e4c3137SAndy Fleming */ 7433e4c3137SAndy Fleming 7443e4c3137SAndy Fleming#ifdef CONFIG_SYS_CACHE_STASHING 7453e4c3137SAndy Fleming /* set stash id to (coreID) * 2 + 32 + L1 CT (0) */ 7463e4c3137SAndy Fleming li r2,(32 + 0) 7473e4c3137SAndy Fleming mtspr L1CSR2,r2 7483e4c3137SAndy Fleming#endif 7493e4c3137SAndy Fleming 7503e4c3137SAndy Fleming /* Enable/invalidate the I-Cache */ 7513e4c3137SAndy Fleming lis r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h 7523e4c3137SAndy Fleming ori r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l 7533e4c3137SAndy Fleming mtspr SPRN_L1CSR1,r2 7543e4c3137SAndy Fleming1: 7553e4c3137SAndy Fleming mfspr r3,SPRN_L1CSR1 7563e4c3137SAndy Fleming and. r1,r3,r2 7573e4c3137SAndy Fleming bne 1b 7583e4c3137SAndy Fleming 7593e4c3137SAndy Fleming lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h 7603e4c3137SAndy Fleming ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l 7613e4c3137SAndy Fleming mtspr SPRN_L1CSR1,r3 7623e4c3137SAndy Fleming isync 7633e4c3137SAndy Fleming2: 7643e4c3137SAndy Fleming mfspr r3,SPRN_L1CSR1 7653e4c3137SAndy Fleming andi. r1,r3,L1CSR1_ICE@l 7663e4c3137SAndy Fleming beq 2b 7673e4c3137SAndy Fleming 7683e4c3137SAndy Fleming /* Enable/invalidate the D-Cache */ 7693e4c3137SAndy Fleming lis r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h 7703e4c3137SAndy Fleming ori r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l 7713e4c3137SAndy Fleming mtspr SPRN_L1CSR0,r2 7723e4c3137SAndy Fleming1: 7733e4c3137SAndy Fleming mfspr r3,SPRN_L1CSR0 7743e4c3137SAndy Fleming and. r1,r3,r2 7753e4c3137SAndy Fleming bne 1b 7763e4c3137SAndy Fleming 7773e4c3137SAndy Fleming lis r3,(L1CSR0_CPE|L1CSR0_DCE)@h 7783e4c3137SAndy Fleming ori r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l 7793e4c3137SAndy Fleming mtspr SPRN_L1CSR0,r3 7803e4c3137SAndy Fleming isync 7813e4c3137SAndy Fleming2: 7823e4c3137SAndy Fleming mfspr r3,SPRN_L1CSR0 7833e4c3137SAndy Fleming andi. r1,r3,L1CSR0_DCE@l 7843e4c3137SAndy Fleming beq 2b 78533eee330SScott Wood#ifdef CONFIG_SYS_FSL_ERRATUM_A004510 78633eee330SScott Wood#define DCSR_LAWBARH0 (CONFIG_SYS_CCSRBAR + 0x1000) 78733eee330SScott Wood#define LAW_SIZE_1M 0x13 78833eee330SScott Wood#define DCSRBAR_LAWAR (LAW_EN | (0x1d << 20) | LAW_SIZE_1M) 78933eee330SScott Wood 79033eee330SScott Wood cmpwi r27,0 79133eee330SScott Wood beq 9f 79233eee330SScott Wood 79333eee330SScott Wood /* 79433eee330SScott Wood * Create a TLB entry for CCSR 79533eee330SScott Wood * 79633eee330SScott Wood * We're executing out of TLB1 entry in r14, and that's the only 79733eee330SScott Wood * TLB entry that exists. To allocate some TLB entries for our 79833eee330SScott Wood * own use, flip a bit high enough that we won't flip it again 79933eee330SScott Wood * via incrementing. 80033eee330SScott Wood */ 80133eee330SScott Wood 80233eee330SScott Wood xori r8, r14, 32 80333eee330SScott Wood lis r0, MAS0_TLBSEL(1)@h 80433eee330SScott Wood rlwimi r0, r8, 16, MAS0_ESEL_MSK 80533eee330SScott Wood lis r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)@h 80633eee330SScott Wood ori r1, r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)@l 80733eee330SScott Wood lis r7, CONFIG_SYS_CCSRBAR@h 80833eee330SScott Wood ori r7, r7, CONFIG_SYS_CCSRBAR@l 80933eee330SScott Wood ori r2, r7, MAS2_I|MAS2_G 81033eee330SScott Wood lis r3, FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS_LOW, 0, (MAS3_SW|MAS3_SR))@h 81133eee330SScott Wood ori r3, r3, FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS_LOW, 0, (MAS3_SW|MAS3_SR))@l 81233eee330SScott Wood lis r4, CONFIG_SYS_CCSRBAR_PHYS_HIGH@h 81333eee330SScott Wood ori r4, r4, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l 81433eee330SScott Wood mtspr MAS0, r0 81533eee330SScott Wood mtspr MAS1, r1 81633eee330SScott Wood mtspr MAS2, r2 81733eee330SScott Wood mtspr MAS3, r3 81833eee330SScott Wood mtspr MAS7, r4 81933eee330SScott Wood isync 82033eee330SScott Wood tlbwe 82133eee330SScott Wood isync 82233eee330SScott Wood msync 82333eee330SScott Wood 82433eee330SScott Wood /* Map DCSR temporarily to physical address zero */ 82533eee330SScott Wood li r0, 0 82633eee330SScott Wood lis r3, DCSRBAR_LAWAR@h 82733eee330SScott Wood ori r3, r3, DCSRBAR_LAWAR@l 82833eee330SScott Wood 82933eee330SScott Wood stw r0, 0xc00(r7) /* LAWBARH0 */ 83033eee330SScott Wood stw r0, 0xc04(r7) /* LAWBARL0 */ 83133eee330SScott Wood sync 83233eee330SScott Wood stw r3, 0xc08(r7) /* LAWAR0 */ 83333eee330SScott Wood 83433eee330SScott Wood /* Read back from LAWAR to ensure the update is complete. */ 83533eee330SScott Wood lwz r3, 0xc08(r7) /* LAWAR0 */ 83633eee330SScott Wood isync 83733eee330SScott Wood 83833eee330SScott Wood /* Create a TLB entry for DCSR at zero */ 83933eee330SScott Wood 84033eee330SScott Wood addi r9, r8, 1 84133eee330SScott Wood lis r0, MAS0_TLBSEL(1)@h 84233eee330SScott Wood rlwimi r0, r9, 16, MAS0_ESEL_MSK 84333eee330SScott Wood lis r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1M)@h 84433eee330SScott Wood ori r1, r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1M)@l 84533eee330SScott Wood li r6, 0 /* DCSR effective address */ 84633eee330SScott Wood ori r2, r6, MAS2_I|MAS2_G 84733eee330SScott Wood li r3, MAS3_SW|MAS3_SR 84833eee330SScott Wood li r4, 0 84933eee330SScott Wood mtspr MAS0, r0 85033eee330SScott Wood mtspr MAS1, r1 85133eee330SScott Wood mtspr MAS2, r2 85233eee330SScott Wood mtspr MAS3, r3 85333eee330SScott Wood mtspr MAS7, r4 85433eee330SScott Wood isync 85533eee330SScott Wood tlbwe 85633eee330SScott Wood isync 85733eee330SScott Wood msync 85833eee330SScott Wood 85933eee330SScott Wood /* enable the timebase */ 86033eee330SScott Wood#define CTBENR 0xe2084 86133eee330SScott Wood li r3, 1 86233eee330SScott Wood addis r4, r7, CTBENR@ha 86333eee330SScott Wood stw r3, CTBENR@l(r4) 86433eee330SScott Wood lwz r3, CTBENR@l(r4) 86533eee330SScott Wood twi 0,r3,0 86633eee330SScott Wood isync 86733eee330SScott Wood 86833eee330SScott Wood .macro erratum_set_ccsr offset value 86933eee330SScott Wood addis r3, r7, \offset@ha 87033eee330SScott Wood lis r4, \value@h 87133eee330SScott Wood addi r3, r3, \offset@l 87233eee330SScott Wood ori r4, r4, \value@l 87333eee330SScott Wood bl erratum_set_value 87433eee330SScott Wood .endm 87533eee330SScott Wood 87633eee330SScott Wood .macro erratum_set_dcsr offset value 87733eee330SScott Wood addis r3, r6, \offset@ha 87833eee330SScott Wood lis r4, \value@h 87933eee330SScott Wood addi r3, r3, \offset@l 88033eee330SScott Wood ori r4, r4, \value@l 88133eee330SScott Wood bl erratum_set_value 88233eee330SScott Wood .endm 88333eee330SScott Wood 88433eee330SScott Wood erratum_set_dcsr 0xb0e08 0xe0201800 88533eee330SScott Wood erratum_set_dcsr 0xb0e18 0xe0201800 88633eee330SScott Wood erratum_set_dcsr 0xb0e38 0xe0400000 88733eee330SScott Wood erratum_set_dcsr 0xb0008 0x00900000 88833eee330SScott Wood erratum_set_dcsr 0xb0e40 0xe00a0000 88933eee330SScott Wood erratum_set_ccsr 0x18600 CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 89024936ed1SDave Liu#ifdef CONFIG_RAMBOOT_PBL 89124936ed1SDave Liu erratum_set_ccsr 0x10f00 0x495e5000 89224936ed1SDave Liu#else 89333eee330SScott Wood erratum_set_ccsr 0x10f00 0x415e5000 89424936ed1SDave Liu#endif 89533eee330SScott Wood erratum_set_ccsr 0x11f00 0x415e5000 89633eee330SScott Wood 89733eee330SScott Wood /* Make temp mapping uncacheable again, if it was initially */ 89833eee330SScott Wood bl 2f 89933eee330SScott Wood2: mflr r3 90033eee330SScott Wood tlbsx 0, r3 90133eee330SScott Wood mfspr r4, MAS2 90233eee330SScott Wood rlwimi r4, r15, 0, MAS2_I 90333eee330SScott Wood rlwimi r4, r15, 0, MAS2_G 90433eee330SScott Wood mtspr MAS2, r4 90533eee330SScott Wood isync 90633eee330SScott Wood tlbwe 90733eee330SScott Wood isync 90833eee330SScott Wood msync 90933eee330SScott Wood 91033eee330SScott Wood /* Clear the cache */ 91133eee330SScott Wood lis r3,(L1CSR1_ICFI|L1CSR1_ICLFR)@h 91233eee330SScott Wood ori r3,r3,(L1CSR1_ICFI|L1CSR1_ICLFR)@l 91333eee330SScott Wood sync 91433eee330SScott Wood isync 91533eee330SScott Wood mtspr SPRN_L1CSR1,r3 91633eee330SScott Wood isync 91733eee330SScott Wood2: sync 91833eee330SScott Wood mfspr r4,SPRN_L1CSR1 91933eee330SScott Wood and. r4,r4,r3 92033eee330SScott Wood bne 2b 92133eee330SScott Wood 92233eee330SScott Wood lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h 92333eee330SScott Wood ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l 92433eee330SScott Wood sync 92533eee330SScott Wood isync 92633eee330SScott Wood mtspr SPRN_L1CSR1,r3 92733eee330SScott Wood isync 92833eee330SScott Wood2: sync 92933eee330SScott Wood mfspr r4,SPRN_L1CSR1 93033eee330SScott Wood and. r4,r4,r3 93133eee330SScott Wood beq 2b 93233eee330SScott Wood 93333eee330SScott Wood /* Remove temporary mappings */ 93433eee330SScott Wood lis r0, MAS0_TLBSEL(1)@h 93533eee330SScott Wood rlwimi r0, r9, 16, MAS0_ESEL_MSK 93633eee330SScott Wood li r3, 0 93733eee330SScott Wood mtspr MAS0, r0 93833eee330SScott Wood mtspr MAS1, r3 93933eee330SScott Wood isync 94033eee330SScott Wood tlbwe 94133eee330SScott Wood isync 94233eee330SScott Wood msync 94333eee330SScott Wood 94433eee330SScott Wood li r3, 0 94533eee330SScott Wood stw r3, 0xc08(r7) /* LAWAR0 */ 94633eee330SScott Wood lwz r3, 0xc08(r7) 94733eee330SScott Wood isync 94833eee330SScott Wood 94933eee330SScott Wood lis r0, MAS0_TLBSEL(1)@h 95033eee330SScott Wood rlwimi r0, r8, 16, MAS0_ESEL_MSK 95133eee330SScott Wood li r3, 0 95233eee330SScott Wood mtspr MAS0, r0 95333eee330SScott Wood mtspr MAS1, r3 95433eee330SScott Wood isync 95533eee330SScott Wood tlbwe 95633eee330SScott Wood isync 95733eee330SScott Wood msync 95833eee330SScott Wood 95933eee330SScott Wood b 9f 96033eee330SScott Wood 96133eee330SScott Wood /* r3 = addr, r4 = value, clobbers r5, r11, r12 */ 96233eee330SScott Wooderratum_set_value: 96333eee330SScott Wood /* Lock two cache lines into I-Cache */ 96433eee330SScott Wood sync 96533eee330SScott Wood mfspr r11, SPRN_L1CSR1 96633eee330SScott Wood rlwinm r11, r11, 0, ~L1CSR1_ICUL 96733eee330SScott Wood sync 96833eee330SScott Wood isync 96933eee330SScott Wood mtspr SPRN_L1CSR1, r11 97033eee330SScott Wood isync 97133eee330SScott Wood 97233eee330SScott Wood mflr r12 97333eee330SScott Wood bl 5f 97433eee330SScott Wood5: mflr r5 97533eee330SScott Wood addi r5, r5, 2f - 5b 97633eee330SScott Wood icbtls 0, 0, r5 97733eee330SScott Wood addi r5, r5, 64 97833eee330SScott Wood 97933eee330SScott Wood sync 98033eee330SScott Wood mfspr r11, SPRN_L1CSR1 98133eee330SScott Wood3: andi. r11, r11, L1CSR1_ICUL 98233eee330SScott Wood bne 3b 98333eee330SScott Wood 98433eee330SScott Wood icbtls 0, 0, r5 98533eee330SScott Wood addi r5, r5, 64 98633eee330SScott Wood 98733eee330SScott Wood sync 98833eee330SScott Wood mfspr r11, SPRN_L1CSR1 98933eee330SScott Wood3: andi. r11, r11, L1CSR1_ICUL 99033eee330SScott Wood bne 3b 99133eee330SScott Wood 99233eee330SScott Wood b 2f 99333eee330SScott Wood .align 6 99433eee330SScott Wood /* Inside a locked cacheline, wait a while, write, then wait a while */ 99533eee330SScott Wood2: sync 99633eee330SScott Wood 99733eee330SScott Wood mfspr r5, SPRN_TBRL 99833eee330SScott Wood addis r11, r5, 0x10000@h /* wait 65536 timebase ticks */ 99933eee330SScott Wood4: mfspr r5, SPRN_TBRL 100033eee330SScott Wood subf. r5, r5, r11 100133eee330SScott Wood bgt 4b 100233eee330SScott Wood 100333eee330SScott Wood stw r4, 0(r3) 100433eee330SScott Wood 100533eee330SScott Wood mfspr r5, SPRN_TBRL 100633eee330SScott Wood addis r11, r5, 0x10000@h /* wait 65536 timebase ticks */ 100733eee330SScott Wood4: mfspr r5, SPRN_TBRL 100833eee330SScott Wood subf. r5, r5, r11 100933eee330SScott Wood bgt 4b 101033eee330SScott Wood 101133eee330SScott Wood sync 101233eee330SScott Wood 101333eee330SScott Wood /* 101433eee330SScott Wood * Fill out the rest of this cache line and the next with nops, 101533eee330SScott Wood * to ensure that nothing outside the locked area will be 101633eee330SScott Wood * fetched due to a branch. 101733eee330SScott Wood */ 101833eee330SScott Wood .rept 19 101933eee330SScott Wood nop 102033eee330SScott Wood .endr 102133eee330SScott Wood 102233eee330SScott Wood sync 102333eee330SScott Wood mfspr r11, SPRN_L1CSR1 102433eee330SScott Wood rlwinm r11, r11, 0, ~L1CSR1_ICUL 102533eee330SScott Wood sync 102633eee330SScott Wood isync 102733eee330SScott Wood mtspr SPRN_L1CSR1, r11 102833eee330SScott Wood isync 102933eee330SScott Wood 103033eee330SScott Wood mtlr r12 103133eee330SScott Wood blr 103233eee330SScott Wood 103333eee330SScott Wood9: 103433eee330SScott Wood#endif 103533eee330SScott Wood 10366ca88b09STimur Tabicreate_init_ram_area: 1037a47a12beSStefan Roese lis r6,FSL_BOOKE_MAS0(1, 15, 0)@h 1038a47a12beSStefan Roese ori r6,r6,FSL_BOOKE_MAS0(1, 15, 0)@l 1039a47a12beSStefan Roese 10404b919725SScott Wood#ifdef NOR_BOOT 1041a47a12beSStefan Roese /* create a temp mapping in AS=1 to the 4M boot window */ 104269c78267SYork Sun create_tlb1_entry 15, \ 104369c78267SYork Sun 1, BOOKE_PAGESZ_4M, \ 104469c78267SYork Sun CONFIG_SYS_MONITOR_BASE & 0xffc00000, MAS2_I|MAS2_G, \ 104569c78267SYork Sun 0xffc00000, MAS3_SX|MAS3_SW|MAS3_SR, \ 104669c78267SYork Sun 0, r6 1047a47a12beSStefan Roese 10487065b7d4SRuchika Gupta#elif !defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SECURE_BOOT) 10497065b7d4SRuchika Gupta /* create a temp mapping in AS = 1 for Flash mapping 10507065b7d4SRuchika Gupta * created by PBL for ISBC code 10517065b7d4SRuchika Gupta */ 105269c78267SYork Sun create_tlb1_entry 15, \ 105369c78267SYork Sun 1, BOOKE_PAGESZ_1M, \ 10547f0a22ffSScott Wood CONFIG_SYS_MONITOR_BASE & 0xfff00000, MAS2_I|MAS2_G, \ 10557f0a22ffSScott Wood CONFIG_SYS_PBI_FLASH_WINDOW & 0xfff00000, MAS3_SX|MAS3_SW|MAS3_SR, \ 105669c78267SYork Sun 0, r6 1057a47a12beSStefan Roese#else 1058a47a12beSStefan Roese /* 10590635b09cSHaiying Wang * create a temp mapping in AS=1 to the 1M CONFIG_SYS_MONITOR_BASE space, the main 10600635b09cSHaiying Wang * image has been relocated to CONFIG_SYS_MONITOR_BASE on the second stage. 1061a47a12beSStefan Roese */ 106269c78267SYork Sun create_tlb1_entry 15, \ 106369c78267SYork Sun 1, BOOKE_PAGESZ_1M, \ 10647f0a22ffSScott Wood CONFIG_SYS_MONITOR_BASE & 0xfff00000, MAS2_I|MAS2_G, \ 10657f0a22ffSScott Wood CONFIG_SYS_MONITOR_BASE & 0xfff00000, MAS3_SX|MAS3_SW|MAS3_SR, \ 106669c78267SYork Sun 0, r6 1067a47a12beSStefan Roese#endif 1068a47a12beSStefan Roese 1069a47a12beSStefan Roese /* create a temp mapping in AS=1 to the stack */ 1070a3f18529Syork#if defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) && \ 1071a3f18529Syork defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH) 107269c78267SYork Sun create_tlb1_entry 14, \ 107369c78267SYork Sun 1, BOOKE_PAGESZ_16K, \ 107469c78267SYork Sun CONFIG_SYS_INIT_RAM_ADDR, 0, \ 107569c78267SYork Sun CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW, MAS3_SX|MAS3_SW|MAS3_SR, \ 107669c78267SYork Sun CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH, r6 1077a47a12beSStefan Roese 107869c78267SYork Sun#else 107969c78267SYork Sun create_tlb1_entry 14, \ 108069c78267SYork Sun 1, BOOKE_PAGESZ_16K, \ 108169c78267SYork Sun CONFIG_SYS_INIT_RAM_ADDR, 0, \ 108269c78267SYork Sun CONFIG_SYS_INIT_RAM_ADDR, MAS3_SX|MAS3_SW|MAS3_SR, \ 108369c78267SYork Sun 0, r6 108469c78267SYork Sun#endif 1085a47a12beSStefan Roese 10865344f7a2SPrabhakar Kushwaha lis r6,MSR_IS|MSR_DS|MSR_DE@h 10875344f7a2SPrabhakar Kushwaha ori r6,r6,MSR_IS|MSR_DS|MSR_DE@l 1088a47a12beSStefan Roese lis r7,switch_as@h 1089a47a12beSStefan Roese ori r7,r7,switch_as@l 1090a47a12beSStefan Roese 1091a47a12beSStefan Roese mtspr SPRN_SRR0,r7 1092a47a12beSStefan Roese mtspr SPRN_SRR1,r6 1093a47a12beSStefan Roese rfi 1094a47a12beSStefan Roese 1095a47a12beSStefan Roeseswitch_as: 1096a47a12beSStefan Roese/* L1 DCache is used for initial RAM */ 1097a47a12beSStefan Roese 1098a47a12beSStefan Roese /* Allocate Initial RAM in data cache. 1099a47a12beSStefan Roese */ 1100a47a12beSStefan Roese lis r3,CONFIG_SYS_INIT_RAM_ADDR@h 1101a47a12beSStefan Roese ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l 1102a47a12beSStefan Roese mfspr r2, L1CFG0 1103a47a12beSStefan Roese andi. r2, r2, 0x1ff 1104a47a12beSStefan Roese /* cache size * 1024 / (2 * L1 line size) */ 1105a47a12beSStefan Roese slwi r2, r2, (10 - 1 - L1_CACHE_SHIFT) 1106a47a12beSStefan Roese mtctr r2 1107a47a12beSStefan Roese li r0,0 1108a47a12beSStefan Roese1: 1109a47a12beSStefan Roese dcbz r0,r3 1110a47a12beSStefan Roese dcbtls 0,r0,r3 1111a47a12beSStefan Roese addi r3,r3,CONFIG_SYS_CACHELINE_SIZE 1112a47a12beSStefan Roese bdnz 1b 1113a47a12beSStefan Roese 1114a47a12beSStefan Roese /* Jump out the last 4K page and continue to 'normal' start */ 11154b919725SScott Wood#if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL) 11164b919725SScott Wood /* We assume that we're already running at the address we're linked at */ 1117a47a12beSStefan Roese b _start_cont 1118a47a12beSStefan Roese#else 1119a47a12beSStefan Roese /* Calculate absolute address in FLASH and jump there */ 1120a47a12beSStefan Roese /*--------------------------------------------------------------*/ 1121a47a12beSStefan Roese lis r3,CONFIG_SYS_MONITOR_BASE@h 1122a47a12beSStefan Roese ori r3,r3,CONFIG_SYS_MONITOR_BASE@l 1123a47a12beSStefan Roese addi r3,r3,_start_cont - _start + _START_OFFSET 1124a47a12beSStefan Roese mtlr r3 1125a47a12beSStefan Roese blr 1126a47a12beSStefan Roese#endif 1127a47a12beSStefan Roese 1128a47a12beSStefan Roese .text 1129a47a12beSStefan Roese .globl _start 1130a47a12beSStefan Roese_start: 1131a47a12beSStefan Roese .long 0x27051956 /* U-BOOT Magic Number */ 1132a47a12beSStefan Roese .globl version_string 1133a47a12beSStefan Roeseversion_string: 113409c2e90cSAndreas Bießmann .ascii U_BOOT_VERSION_STRING, "\0" 1135a47a12beSStefan Roese 1136a47a12beSStefan Roese .align 4 1137a47a12beSStefan Roese .globl _start_cont 1138a47a12beSStefan Roese_start_cont: 1139a47a12beSStefan Roese /* Setup the stack in initial RAM,could be L2-as-SRAM or L1 dcache*/ 114089f42899SJoakim Tjernlund lis r3,(CONFIG_SYS_INIT_RAM_ADDR)@h 114189f42899SJoakim Tjernlund ori r3,r3,((CONFIG_SYS_INIT_SP_OFFSET-16)&~0xf)@l /* Align to 16 */ 1142a47a12beSStefan Roese li r0,0 114389f42899SJoakim Tjernlund stw r0,0(r3) /* Terminate Back Chain */ 114489f42899SJoakim Tjernlund stw r0,+4(r3) /* NULL return address. */ 114589f42899SJoakim Tjernlund mr r1,r3 /* Transfer to SP(r1) */ 1146a47a12beSStefan Roese 1147a47a12beSStefan Roese GET_GOT 1148fa08d395SAlexander Graf 1149fa08d395SAlexander Graf /* Pass our potential ePAPR device tree pointer to cpu_init_early_f */ 1150fa08d395SAlexander Graf mr r3, r24 1151fa08d395SAlexander Graf 1152a47a12beSStefan Roese bl cpu_init_early_f 1153a47a12beSStefan Roese 1154a47a12beSStefan Roese /* switch back to AS = 0 */ 1155a47a12beSStefan Roese lis r3,(MSR_CE|MSR_ME|MSR_DE)@h 1156a47a12beSStefan Roese ori r3,r3,(MSR_CE|MSR_ME|MSR_DE)@l 1157a47a12beSStefan Roese mtmsr r3 1158a47a12beSStefan Roese isync 1159a47a12beSStefan Roese 1160a47a12beSStefan Roese bl cpu_init_f 1161a47a12beSStefan Roese bl board_init_f 1162a47a12beSStefan Roese isync 1163a47a12beSStefan Roese 116452ebd9c1SPeter Tyser /* NOTREACHED - board_init_f() does not return */ 116552ebd9c1SPeter Tyser 11664b919725SScott Wood#ifndef MINIMAL_SPL 1167a47a12beSStefan Roese . = EXC_OFF_SYS_RESET 1168a47a12beSStefan Roese .globl _start_of_vectors 1169a47a12beSStefan Roese_start_of_vectors: 1170a47a12beSStefan Roese 1171a47a12beSStefan Roese/* Critical input. */ 1172a47a12beSStefan Roese CRIT_EXCEPTION(0x0100, CriticalInput, CritcalInputException) 1173a47a12beSStefan Roese 1174a47a12beSStefan Roese/* Machine check */ 1175a47a12beSStefan Roese MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException) 1176a47a12beSStefan Roese 1177a47a12beSStefan Roese/* Data Storage exception. */ 1178a47a12beSStefan Roese STD_EXCEPTION(0x0300, DataStorage, UnknownException) 1179a47a12beSStefan Roese 1180a47a12beSStefan Roese/* Instruction Storage exception. */ 1181a47a12beSStefan Roese STD_EXCEPTION(0x0400, InstStorage, UnknownException) 1182a47a12beSStefan Roese 1183a47a12beSStefan Roese/* External Interrupt exception. */ 1184a47a12beSStefan Roese STD_EXCEPTION(0x0500, ExtInterrupt, ExtIntException) 1185a47a12beSStefan Roese 1186a47a12beSStefan Roese/* Alignment exception. */ 1187a47a12beSStefan Roese . = 0x0600 1188a47a12beSStefan RoeseAlignment: 1189a47a12beSStefan Roese EXCEPTION_PROLOG(SRR0, SRR1) 1190a47a12beSStefan Roese mfspr r4,DAR 1191a47a12beSStefan Roese stw r4,_DAR(r21) 1192a47a12beSStefan Roese mfspr r5,DSISR 1193a47a12beSStefan Roese stw r5,_DSISR(r21) 1194a47a12beSStefan Roese addi r3,r1,STACK_FRAME_OVERHEAD 1195a47a12beSStefan Roese EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE) 1196a47a12beSStefan Roese 1197a47a12beSStefan Roese/* Program check exception */ 1198a47a12beSStefan Roese . = 0x0700 1199a47a12beSStefan RoeseProgramCheck: 1200a47a12beSStefan Roese EXCEPTION_PROLOG(SRR0, SRR1) 1201a47a12beSStefan Roese addi r3,r1,STACK_FRAME_OVERHEAD 1202a47a12beSStefan Roese EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException, 1203a47a12beSStefan Roese MSR_KERNEL, COPY_EE) 1204a47a12beSStefan Roese 1205a47a12beSStefan Roese /* No FPU on MPC85xx. This exception is not supposed to happen. 1206a47a12beSStefan Roese */ 1207a47a12beSStefan Roese STD_EXCEPTION(0x0800, FPUnavailable, UnknownException) 1208a47a12beSStefan Roese 1209a47a12beSStefan Roese . = 0x0900 1210a47a12beSStefan Roese/* 1211a47a12beSStefan Roese * r0 - SYSCALL number 1212a47a12beSStefan Roese * r3-... arguments 1213a47a12beSStefan Roese */ 1214a47a12beSStefan RoeseSystemCall: 1215a47a12beSStefan Roese addis r11,r0,0 /* get functions table addr */ 1216a47a12beSStefan Roese ori r11,r11,0 /* Note: this code is patched in trap_init */ 1217a47a12beSStefan Roese addis r12,r0,0 /* get number of functions */ 1218a47a12beSStefan Roese ori r12,r12,0 1219a47a12beSStefan Roese 1220a47a12beSStefan Roese cmplw 0,r0,r12 1221a47a12beSStefan Roese bge 1f 1222a47a12beSStefan Roese 1223a47a12beSStefan Roese rlwinm r0,r0,2,0,31 /* fn_addr = fn_tbl[r0] */ 1224a47a12beSStefan Roese add r11,r11,r0 1225a47a12beSStefan Roese lwz r11,0(r11) 1226a47a12beSStefan Roese 1227a47a12beSStefan Roese li r20,0xd00-4 /* Get stack pointer */ 1228a47a12beSStefan Roese lwz r12,0(r20) 1229a47a12beSStefan Roese subi r12,r12,12 /* Adjust stack pointer */ 1230a47a12beSStefan Roese li r0,0xc00+_end_back-SystemCall 1231a47a12beSStefan Roese cmplw 0,r0,r12 /* Check stack overflow */ 1232a47a12beSStefan Roese bgt 1f 1233a47a12beSStefan Roese stw r12,0(r20) 1234a47a12beSStefan Roese 1235a47a12beSStefan Roese mflr r0 1236a47a12beSStefan Roese stw r0,0(r12) 1237a47a12beSStefan Roese mfspr r0,SRR0 1238a47a12beSStefan Roese stw r0,4(r12) 1239a47a12beSStefan Roese mfspr r0,SRR1 1240a47a12beSStefan Roese stw r0,8(r12) 1241a47a12beSStefan Roese 1242a47a12beSStefan Roese li r12,0xc00+_back-SystemCall 1243a47a12beSStefan Roese mtlr r12 1244a47a12beSStefan Roese mtspr SRR0,r11 1245a47a12beSStefan Roese 1246a47a12beSStefan Roese1: SYNC 1247a47a12beSStefan Roese rfi 1248a47a12beSStefan Roese_back: 1249a47a12beSStefan Roese 1250a47a12beSStefan Roese mfmsr r11 /* Disable interrupts */ 1251a47a12beSStefan Roese li r12,0 1252a47a12beSStefan Roese ori r12,r12,MSR_EE 1253a47a12beSStefan Roese andc r11,r11,r12 1254a47a12beSStefan Roese SYNC /* Some chip revs need this... */ 1255a47a12beSStefan Roese mtmsr r11 1256a47a12beSStefan Roese SYNC 1257a47a12beSStefan Roese 1258a47a12beSStefan Roese li r12,0xd00-4 /* restore regs */ 1259a47a12beSStefan Roese lwz r12,0(r12) 1260a47a12beSStefan Roese 1261a47a12beSStefan Roese lwz r11,0(r12) 1262a47a12beSStefan Roese mtlr r11 1263a47a12beSStefan Roese lwz r11,4(r12) 1264a47a12beSStefan Roese mtspr SRR0,r11 1265a47a12beSStefan Roese lwz r11,8(r12) 1266a47a12beSStefan Roese mtspr SRR1,r11 1267a47a12beSStefan Roese 1268a47a12beSStefan Roese addi r12,r12,12 /* Adjust stack pointer */ 1269a47a12beSStefan Roese li r20,0xd00-4 1270a47a12beSStefan Roese stw r12,0(r20) 1271a47a12beSStefan Roese 1272a47a12beSStefan Roese SYNC 1273a47a12beSStefan Roese rfi 1274a47a12beSStefan Roese_end_back: 1275a47a12beSStefan Roese 1276a47a12beSStefan Roese STD_EXCEPTION(0x0a00, Decrementer, timer_interrupt) 1277a47a12beSStefan Roese STD_EXCEPTION(0x0b00, IntervalTimer, UnknownException) 1278a47a12beSStefan Roese STD_EXCEPTION(0x0c00, WatchdogTimer, UnknownException) 1279a47a12beSStefan Roese 1280a47a12beSStefan Roese STD_EXCEPTION(0x0d00, DataTLBError, UnknownException) 1281a47a12beSStefan Roese STD_EXCEPTION(0x0e00, InstructionTLBError, UnknownException) 1282a47a12beSStefan Roese 1283a47a12beSStefan Roese CRIT_EXCEPTION(0x0f00, DebugBreakpoint, DebugException ) 1284a47a12beSStefan Roese 1285a47a12beSStefan Roese .globl _end_of_vectors 1286a47a12beSStefan Roese_end_of_vectors: 1287a47a12beSStefan Roese 1288a47a12beSStefan Roese 1289a47a12beSStefan Roese . = . + (0x100 - ( . & 0xff )) /* align for debug */ 1290a47a12beSStefan Roese 1291a47a12beSStefan Roese/* 1292a47a12beSStefan Roese * This code finishes saving the registers to the exception frame 1293a47a12beSStefan Roese * and jumps to the appropriate handler for the exception. 1294a47a12beSStefan Roese * Register r21 is pointer into trap frame, r1 has new stack pointer. 1295a47a12beSStefan Roese */ 1296a47a12beSStefan Roese .globl transfer_to_handler 1297a47a12beSStefan Roesetransfer_to_handler: 1298a47a12beSStefan Roese stw r22,_NIP(r21) 1299a47a12beSStefan Roese lis r22,MSR_POW@h 1300a47a12beSStefan Roese andc r23,r23,r22 1301a47a12beSStefan Roese stw r23,_MSR(r21) 1302a47a12beSStefan Roese SAVE_GPR(7, r21) 1303a47a12beSStefan Roese SAVE_4GPRS(8, r21) 1304a47a12beSStefan Roese SAVE_8GPRS(12, r21) 1305a47a12beSStefan Roese SAVE_8GPRS(24, r21) 1306a47a12beSStefan Roese 1307a47a12beSStefan Roese mflr r23 1308a47a12beSStefan Roese andi. r24,r23,0x3f00 /* get vector offset */ 1309a47a12beSStefan Roese stw r24,TRAP(r21) 1310a47a12beSStefan Roese li r22,0 1311a47a12beSStefan Roese stw r22,RESULT(r21) 1312a47a12beSStefan Roese mtspr SPRG2,r22 /* r1 is now kernel sp */ 1313a47a12beSStefan Roese 1314a47a12beSStefan Roese lwz r24,0(r23) /* virtual address of handler */ 1315a47a12beSStefan Roese lwz r23,4(r23) /* where to go when done */ 1316a47a12beSStefan Roese mtspr SRR0,r24 1317a47a12beSStefan Roese mtspr SRR1,r20 1318a47a12beSStefan Roese mtlr r23 1319a47a12beSStefan Roese SYNC 1320a47a12beSStefan Roese rfi /* jump to handler, enable MMU */ 1321a47a12beSStefan Roese 1322a47a12beSStefan Roeseint_return: 1323a47a12beSStefan Roese mfmsr r28 /* Disable interrupts */ 1324a47a12beSStefan Roese li r4,0 1325a47a12beSStefan Roese ori r4,r4,MSR_EE 1326a47a12beSStefan Roese andc r28,r28,r4 1327a47a12beSStefan Roese SYNC /* Some chip revs need this... */ 1328a47a12beSStefan Roese mtmsr r28 1329a47a12beSStefan Roese SYNC 1330a47a12beSStefan Roese lwz r2,_CTR(r1) 1331a47a12beSStefan Roese lwz r0,_LINK(r1) 1332a47a12beSStefan Roese mtctr r2 1333a47a12beSStefan Roese mtlr r0 1334a47a12beSStefan Roese lwz r2,_XER(r1) 1335a47a12beSStefan Roese lwz r0,_CCR(r1) 1336a47a12beSStefan Roese mtspr XER,r2 1337a47a12beSStefan Roese mtcrf 0xFF,r0 1338a47a12beSStefan Roese REST_10GPRS(3, r1) 1339a47a12beSStefan Roese REST_10GPRS(13, r1) 1340a47a12beSStefan Roese REST_8GPRS(23, r1) 1341a47a12beSStefan Roese REST_GPR(31, r1) 1342a47a12beSStefan Roese lwz r2,_NIP(r1) /* Restore environment */ 1343a47a12beSStefan Roese lwz r0,_MSR(r1) 1344a47a12beSStefan Roese mtspr SRR0,r2 1345a47a12beSStefan Roese mtspr SRR1,r0 1346a47a12beSStefan Roese lwz r0,GPR0(r1) 1347a47a12beSStefan Roese lwz r2,GPR2(r1) 1348a47a12beSStefan Roese lwz r1,GPR1(r1) 1349a47a12beSStefan Roese SYNC 1350a47a12beSStefan Roese rfi 1351a47a12beSStefan Roese 1352a47a12beSStefan Roesecrit_return: 1353a47a12beSStefan Roese mfmsr r28 /* Disable interrupts */ 1354a47a12beSStefan Roese li r4,0 1355a47a12beSStefan Roese ori r4,r4,MSR_EE 1356a47a12beSStefan Roese andc r28,r28,r4 1357a47a12beSStefan Roese SYNC /* Some chip revs need this... */ 1358a47a12beSStefan Roese mtmsr r28 1359a47a12beSStefan Roese SYNC 1360a47a12beSStefan Roese lwz r2,_CTR(r1) 1361a47a12beSStefan Roese lwz r0,_LINK(r1) 1362a47a12beSStefan Roese mtctr r2 1363a47a12beSStefan Roese mtlr r0 1364a47a12beSStefan Roese lwz r2,_XER(r1) 1365a47a12beSStefan Roese lwz r0,_CCR(r1) 1366a47a12beSStefan Roese mtspr XER,r2 1367a47a12beSStefan Roese mtcrf 0xFF,r0 1368a47a12beSStefan Roese REST_10GPRS(3, r1) 1369a47a12beSStefan Roese REST_10GPRS(13, r1) 1370a47a12beSStefan Roese REST_8GPRS(23, r1) 1371a47a12beSStefan Roese REST_GPR(31, r1) 1372a47a12beSStefan Roese lwz r2,_NIP(r1) /* Restore environment */ 1373a47a12beSStefan Roese lwz r0,_MSR(r1) 1374a47a12beSStefan Roese mtspr SPRN_CSRR0,r2 1375a47a12beSStefan Roese mtspr SPRN_CSRR1,r0 1376a47a12beSStefan Roese lwz r0,GPR0(r1) 1377a47a12beSStefan Roese lwz r2,GPR2(r1) 1378a47a12beSStefan Roese lwz r1,GPR1(r1) 1379a47a12beSStefan Roese SYNC 1380a47a12beSStefan Roese rfci 1381a47a12beSStefan Roese 1382a47a12beSStefan Roesemck_return: 1383a47a12beSStefan Roese mfmsr r28 /* Disable interrupts */ 1384a47a12beSStefan Roese li r4,0 1385a47a12beSStefan Roese ori r4,r4,MSR_EE 1386a47a12beSStefan Roese andc r28,r28,r4 1387a47a12beSStefan Roese SYNC /* Some chip revs need this... */ 1388a47a12beSStefan Roese mtmsr r28 1389a47a12beSStefan Roese SYNC 1390a47a12beSStefan Roese lwz r2,_CTR(r1) 1391a47a12beSStefan Roese lwz r0,_LINK(r1) 1392a47a12beSStefan Roese mtctr r2 1393a47a12beSStefan Roese mtlr r0 1394a47a12beSStefan Roese lwz r2,_XER(r1) 1395a47a12beSStefan Roese lwz r0,_CCR(r1) 1396a47a12beSStefan Roese mtspr XER,r2 1397a47a12beSStefan Roese mtcrf 0xFF,r0 1398a47a12beSStefan Roese REST_10GPRS(3, r1) 1399a47a12beSStefan Roese REST_10GPRS(13, r1) 1400a47a12beSStefan Roese REST_8GPRS(23, r1) 1401a47a12beSStefan Roese REST_GPR(31, r1) 1402a47a12beSStefan Roese lwz r2,_NIP(r1) /* Restore environment */ 1403a47a12beSStefan Roese lwz r0,_MSR(r1) 1404a47a12beSStefan Roese mtspr SPRN_MCSRR0,r2 1405a47a12beSStefan Roese mtspr SPRN_MCSRR1,r0 1406a47a12beSStefan Roese lwz r0,GPR0(r1) 1407a47a12beSStefan Roese lwz r2,GPR2(r1) 1408a47a12beSStefan Roese lwz r1,GPR1(r1) 1409a47a12beSStefan Roese SYNC 1410a47a12beSStefan Roese rfmci 1411a47a12beSStefan Roese 1412a47a12beSStefan Roese/* Cache functions. 1413a47a12beSStefan Roese*/ 14140a9fe8eeSMatthew McClintock.globl flush_icache 14150a9fe8eeSMatthew McClintockflush_icache: 1416a47a12beSStefan Roese.globl invalidate_icache 1417a47a12beSStefan Roeseinvalidate_icache: 1418a47a12beSStefan Roese mfspr r0,L1CSR1 1419a47a12beSStefan Roese ori r0,r0,L1CSR1_ICFI 1420a47a12beSStefan Roese msync 1421a47a12beSStefan Roese isync 1422a47a12beSStefan Roese mtspr L1CSR1,r0 1423a47a12beSStefan Roese isync 1424a47a12beSStefan Roese blr /* entire I cache */ 1425a47a12beSStefan Roese 1426a47a12beSStefan Roese.globl invalidate_dcache 1427a47a12beSStefan Roeseinvalidate_dcache: 1428a47a12beSStefan Roese mfspr r0,L1CSR0 1429a47a12beSStefan Roese ori r0,r0,L1CSR0_DCFI 1430a47a12beSStefan Roese msync 1431a47a12beSStefan Roese isync 1432a47a12beSStefan Roese mtspr L1CSR0,r0 1433a47a12beSStefan Roese isync 1434a47a12beSStefan Roese blr 1435a47a12beSStefan Roese 1436a47a12beSStefan Roese .globl icache_enable 1437a47a12beSStefan Roeseicache_enable: 1438a47a12beSStefan Roese mflr r8 1439a47a12beSStefan Roese bl invalidate_icache 1440a47a12beSStefan Roese mtlr r8 1441a47a12beSStefan Roese isync 1442a47a12beSStefan Roese mfspr r4,L1CSR1 1443a47a12beSStefan Roese ori r4,r4,0x0001 1444a47a12beSStefan Roese oris r4,r4,0x0001 1445a47a12beSStefan Roese mtspr L1CSR1,r4 1446a47a12beSStefan Roese isync 1447a47a12beSStefan Roese blr 1448a47a12beSStefan Roese 1449a47a12beSStefan Roese .globl icache_disable 1450a47a12beSStefan Roeseicache_disable: 1451a47a12beSStefan Roese mfspr r0,L1CSR1 1452a47a12beSStefan Roese lis r3,0 1453a47a12beSStefan Roese ori r3,r3,L1CSR1_ICE 1454a47a12beSStefan Roese andc r0,r0,r3 1455a47a12beSStefan Roese mtspr L1CSR1,r0 1456a47a12beSStefan Roese isync 1457a47a12beSStefan Roese blr 1458a47a12beSStefan Roese 1459a47a12beSStefan Roese .globl icache_status 1460a47a12beSStefan Roeseicache_status: 1461a47a12beSStefan Roese mfspr r3,L1CSR1 1462a47a12beSStefan Roese andi. r3,r3,L1CSR1_ICE 1463a47a12beSStefan Roese blr 1464a47a12beSStefan Roese 1465a47a12beSStefan Roese .globl dcache_enable 1466a47a12beSStefan Roesedcache_enable: 1467a47a12beSStefan Roese mflr r8 1468a47a12beSStefan Roese bl invalidate_dcache 1469a47a12beSStefan Roese mtlr r8 1470a47a12beSStefan Roese isync 1471a47a12beSStefan Roese mfspr r0,L1CSR0 1472a47a12beSStefan Roese ori r0,r0,0x0001 1473a47a12beSStefan Roese oris r0,r0,0x0001 1474a47a12beSStefan Roese msync 1475a47a12beSStefan Roese isync 1476a47a12beSStefan Roese mtspr L1CSR0,r0 1477a47a12beSStefan Roese isync 1478a47a12beSStefan Roese blr 1479a47a12beSStefan Roese 1480a47a12beSStefan Roese .globl dcache_disable 1481a47a12beSStefan Roesedcache_disable: 1482a47a12beSStefan Roese mfspr r3,L1CSR0 1483a47a12beSStefan Roese lis r4,0 1484a47a12beSStefan Roese ori r4,r4,L1CSR0_DCE 1485a47a12beSStefan Roese andc r3,r3,r4 148645a68135SKumar Gala mtspr L1CSR0,r3 1487a47a12beSStefan Roese isync 1488a47a12beSStefan Roese blr 1489a47a12beSStefan Roese 1490a47a12beSStefan Roese .globl dcache_status 1491a47a12beSStefan Roesedcache_status: 1492a47a12beSStefan Roese mfspr r3,L1CSR0 1493a47a12beSStefan Roese andi. r3,r3,L1CSR0_DCE 1494a47a12beSStefan Roese blr 1495a47a12beSStefan Roese 1496a47a12beSStefan Roese .globl get_pir 1497a47a12beSStefan Roeseget_pir: 1498a47a12beSStefan Roese mfspr r3,PIR 1499a47a12beSStefan Roese blr 1500a47a12beSStefan Roese 1501a47a12beSStefan Roese .globl get_pvr 1502a47a12beSStefan Roeseget_pvr: 1503a47a12beSStefan Roese mfspr r3,PVR 1504a47a12beSStefan Roese blr 1505a47a12beSStefan Roese 1506a47a12beSStefan Roese .globl get_svr 1507a47a12beSStefan Roeseget_svr: 1508a47a12beSStefan Roese mfspr r3,SVR 1509a47a12beSStefan Roese blr 1510a47a12beSStefan Roese 1511a47a12beSStefan Roese .globl wr_tcr 1512a47a12beSStefan Roesewr_tcr: 1513a47a12beSStefan Roese mtspr TCR,r3 1514a47a12beSStefan Roese blr 1515a47a12beSStefan Roese 1516a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1517a47a12beSStefan Roese/* Function: in8 */ 1518a47a12beSStefan Roese/* Description: Input 8 bits */ 1519a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1520a47a12beSStefan Roese .globl in8 1521a47a12beSStefan Roesein8: 1522a47a12beSStefan Roese lbz r3,0x0000(r3) 1523a47a12beSStefan Roese blr 1524a47a12beSStefan Roese 1525a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1526a47a12beSStefan Roese/* Function: out8 */ 1527a47a12beSStefan Roese/* Description: Output 8 bits */ 1528a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1529a47a12beSStefan Roese .globl out8 1530a47a12beSStefan Roeseout8: 1531a47a12beSStefan Roese stb r4,0x0000(r3) 1532a47a12beSStefan Roese sync 1533a47a12beSStefan Roese blr 1534a47a12beSStefan Roese 1535a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1536a47a12beSStefan Roese/* Function: out16 */ 1537a47a12beSStefan Roese/* Description: Output 16 bits */ 1538a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1539a47a12beSStefan Roese .globl out16 1540a47a12beSStefan Roeseout16: 1541a47a12beSStefan Roese sth r4,0x0000(r3) 1542a47a12beSStefan Roese sync 1543a47a12beSStefan Roese blr 1544a47a12beSStefan Roese 1545a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1546a47a12beSStefan Roese/* Function: out16r */ 1547a47a12beSStefan Roese/* Description: Byte reverse and output 16 bits */ 1548a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1549a47a12beSStefan Roese .globl out16r 1550a47a12beSStefan Roeseout16r: 1551a47a12beSStefan Roese sthbrx r4,r0,r3 1552a47a12beSStefan Roese sync 1553a47a12beSStefan Roese blr 1554a47a12beSStefan Roese 1555a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1556a47a12beSStefan Roese/* Function: out32 */ 1557a47a12beSStefan Roese/* Description: Output 32 bits */ 1558a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1559a47a12beSStefan Roese .globl out32 1560a47a12beSStefan Roeseout32: 1561a47a12beSStefan Roese stw r4,0x0000(r3) 1562a47a12beSStefan Roese sync 1563a47a12beSStefan Roese blr 1564a47a12beSStefan Roese 1565a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1566a47a12beSStefan Roese/* Function: out32r */ 1567a47a12beSStefan Roese/* Description: Byte reverse and output 32 bits */ 1568a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1569a47a12beSStefan Roese .globl out32r 1570a47a12beSStefan Roeseout32r: 1571a47a12beSStefan Roese stwbrx r4,r0,r3 1572a47a12beSStefan Roese sync 1573a47a12beSStefan Roese blr 1574a47a12beSStefan Roese 1575a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1576a47a12beSStefan Roese/* Function: in16 */ 1577a47a12beSStefan Roese/* Description: Input 16 bits */ 1578a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1579a47a12beSStefan Roese .globl in16 1580a47a12beSStefan Roesein16: 1581a47a12beSStefan Roese lhz r3,0x0000(r3) 1582a47a12beSStefan Roese blr 1583a47a12beSStefan Roese 1584a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1585a47a12beSStefan Roese/* Function: in16r */ 1586a47a12beSStefan Roese/* Description: Input 16 bits and byte reverse */ 1587a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1588a47a12beSStefan Roese .globl in16r 1589a47a12beSStefan Roesein16r: 1590a47a12beSStefan Roese lhbrx r3,r0,r3 1591a47a12beSStefan Roese blr 1592a47a12beSStefan Roese 1593a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1594a47a12beSStefan Roese/* Function: in32 */ 1595a47a12beSStefan Roese/* Description: Input 32 bits */ 1596a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1597a47a12beSStefan Roese .globl in32 1598a47a12beSStefan Roesein32: 1599a47a12beSStefan Roese lwz 3,0x0000(3) 1600a47a12beSStefan Roese blr 1601a47a12beSStefan Roese 1602a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1603a47a12beSStefan Roese/* Function: in32r */ 1604a47a12beSStefan Roese/* Description: Input 32 bits and byte reverse */ 1605a47a12beSStefan Roese/*------------------------------------------------------------------------------- */ 1606a47a12beSStefan Roese .globl in32r 1607a47a12beSStefan Roesein32r: 1608a47a12beSStefan Roese lwbrx r3,r0,r3 1609a47a12beSStefan Roese blr 16104b919725SScott Wood#endif /* !MINIMAL_SPL */ 1611a47a12beSStefan Roese 1612a47a12beSStefan Roese/*------------------------------------------------------------------------------*/ 1613a47a12beSStefan Roese 1614a47a12beSStefan Roese/* 1615a47a12beSStefan Roese * void write_tlb(mas0, mas1, mas2, mas3, mas7) 1616a47a12beSStefan Roese */ 1617a47a12beSStefan Roese .globl write_tlb 1618a47a12beSStefan Roesewrite_tlb: 1619a47a12beSStefan Roese mtspr MAS0,r3 1620a47a12beSStefan Roese mtspr MAS1,r4 1621a47a12beSStefan Roese mtspr MAS2,r5 1622a47a12beSStefan Roese mtspr MAS3,r6 1623a47a12beSStefan Roese#ifdef CONFIG_ENABLE_36BIT_PHYS 1624a47a12beSStefan Roese mtspr MAS7,r7 1625a47a12beSStefan Roese#endif 1626a47a12beSStefan Roese li r3,0 1627a47a12beSStefan Roese#ifdef CONFIG_SYS_BOOK3E_HV 1628a47a12beSStefan Roese mtspr MAS8,r3 1629a47a12beSStefan Roese#endif 1630a47a12beSStefan Roese isync 1631a47a12beSStefan Roese tlbwe 1632a47a12beSStefan Roese msync 1633a47a12beSStefan Roese isync 1634a47a12beSStefan Roese blr 1635a47a12beSStefan Roese 1636a47a12beSStefan Roese/* 1637a47a12beSStefan Roese * void relocate_code (addr_sp, gd, addr_moni) 1638a47a12beSStefan Roese * 1639a47a12beSStefan Roese * This "function" does not return, instead it continues in RAM 1640a47a12beSStefan Roese * after relocating the monitor code. 1641a47a12beSStefan Roese * 1642a47a12beSStefan Roese * r3 = dest 1643a47a12beSStefan Roese * r4 = src 1644a47a12beSStefan Roese * r5 = length in bytes 1645a47a12beSStefan Roese * r6 = cachelinesize 1646a47a12beSStefan Roese */ 1647a47a12beSStefan Roese .globl relocate_code 1648a47a12beSStefan Roeserelocate_code: 1649a47a12beSStefan Roese mr r1,r3 /* Set new stack pointer */ 1650a47a12beSStefan Roese mr r9,r4 /* Save copy of Init Data pointer */ 1651a47a12beSStefan Roese mr r10,r5 /* Save copy of Destination Address */ 1652a47a12beSStefan Roese 1653a47a12beSStefan Roese GET_GOT 1654a47a12beSStefan Roese mr r3,r5 /* Destination Address */ 1655a47a12beSStefan Roese lis r4,CONFIG_SYS_MONITOR_BASE@h /* Source Address */ 1656a47a12beSStefan Roese ori r4,r4,CONFIG_SYS_MONITOR_BASE@l 1657a47a12beSStefan Roese lwz r5,GOT(__init_end) 1658a47a12beSStefan Roese sub r5,r5,r4 1659a47a12beSStefan Roese li r6,CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */ 1660a47a12beSStefan Roese 1661a47a12beSStefan Roese /* 1662a47a12beSStefan Roese * Fix GOT pointer: 1663a47a12beSStefan Roese * 1664a47a12beSStefan Roese * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address 1665a47a12beSStefan Roese * 1666a47a12beSStefan Roese * Offset: 1667a47a12beSStefan Roese */ 1668a47a12beSStefan Roese sub r15,r10,r4 1669a47a12beSStefan Roese 1670a47a12beSStefan Roese /* First our own GOT */ 1671a47a12beSStefan Roese add r12,r12,r15 1672a47a12beSStefan Roese /* the the one used by the C code */ 1673a47a12beSStefan Roese add r30,r30,r15 1674a47a12beSStefan Roese 1675a47a12beSStefan Roese /* 1676a47a12beSStefan Roese * Now relocate code 1677a47a12beSStefan Roese */ 1678a47a12beSStefan Roese 1679a47a12beSStefan Roese cmplw cr1,r3,r4 1680a47a12beSStefan Roese addi r0,r5,3 1681a47a12beSStefan Roese srwi. r0,r0,2 1682a47a12beSStefan Roese beq cr1,4f /* In place copy is not necessary */ 1683a47a12beSStefan Roese beq 7f /* Protect against 0 count */ 1684a47a12beSStefan Roese mtctr r0 1685a47a12beSStefan Roese bge cr1,2f 1686a47a12beSStefan Roese 1687a47a12beSStefan Roese la r8,-4(r4) 1688a47a12beSStefan Roese la r7,-4(r3) 1689a47a12beSStefan Roese1: lwzu r0,4(r8) 1690a47a12beSStefan Roese stwu r0,4(r7) 1691a47a12beSStefan Roese bdnz 1b 1692a47a12beSStefan Roese b 4f 1693a47a12beSStefan Roese 1694a47a12beSStefan Roese2: slwi r0,r0,2 1695a47a12beSStefan Roese add r8,r4,r0 1696a47a12beSStefan Roese add r7,r3,r0 1697a47a12beSStefan Roese3: lwzu r0,-4(r8) 1698a47a12beSStefan Roese stwu r0,-4(r7) 1699a47a12beSStefan Roese bdnz 3b 1700a47a12beSStefan Roese 1701a47a12beSStefan Roese/* 1702a47a12beSStefan Roese * Now flush the cache: note that we must start from a cache aligned 1703a47a12beSStefan Roese * address. Otherwise we might miss one cache line. 1704a47a12beSStefan Roese */ 1705a47a12beSStefan Roese4: cmpwi r6,0 1706a47a12beSStefan Roese add r5,r3,r5 1707a47a12beSStefan Roese beq 7f /* Always flush prefetch queue in any case */ 1708a47a12beSStefan Roese subi r0,r6,1 1709a47a12beSStefan Roese andc r3,r3,r0 1710a47a12beSStefan Roese mr r4,r3 1711a47a12beSStefan Roese5: dcbst 0,r4 1712a47a12beSStefan Roese add r4,r4,r6 1713a47a12beSStefan Roese cmplw r4,r5 1714a47a12beSStefan Roese blt 5b 1715a47a12beSStefan Roese sync /* Wait for all dcbst to complete on bus */ 1716a47a12beSStefan Roese mr r4,r3 1717a47a12beSStefan Roese6: icbi 0,r4 1718a47a12beSStefan Roese add r4,r4,r6 1719a47a12beSStefan Roese cmplw r4,r5 1720a47a12beSStefan Roese blt 6b 1721a47a12beSStefan Roese7: sync /* Wait for all icbi to complete on bus */ 1722a47a12beSStefan Roese isync 1723a47a12beSStefan Roese 1724a47a12beSStefan Roese/* 1725a47a12beSStefan Roese * We are done. Do not return, instead branch to second part of board 1726a47a12beSStefan Roese * initialization, now running from RAM. 1727a47a12beSStefan Roese */ 1728a47a12beSStefan Roese 1729a47a12beSStefan Roese addi r0,r10,in_ram - _start + _START_OFFSET 1730689f00fcSPrabhakar Kushwaha 1731689f00fcSPrabhakar Kushwaha /* 1732689f00fcSPrabhakar Kushwaha * As IVPR is going to point RAM address, 1733689f00fcSPrabhakar Kushwaha * Make sure IVOR15 has valid opcode to support debugger 1734689f00fcSPrabhakar Kushwaha */ 1735689f00fcSPrabhakar Kushwaha mtspr IVOR15,r0 1736689f00fcSPrabhakar Kushwaha 1737689f00fcSPrabhakar Kushwaha /* 1738689f00fcSPrabhakar Kushwaha * Re-point the IVPR at RAM 1739689f00fcSPrabhakar Kushwaha */ 1740689f00fcSPrabhakar Kushwaha mtspr IVPR,r10 1741689f00fcSPrabhakar Kushwaha 1742a47a12beSStefan Roese mtlr r0 1743a47a12beSStefan Roese blr /* NEVER RETURNS! */ 1744a47a12beSStefan Roese .globl in_ram 1745a47a12beSStefan Roesein_ram: 1746a47a12beSStefan Roese 1747a47a12beSStefan Roese /* 1748a47a12beSStefan Roese * Relocation Function, r12 point to got2+0x8000 1749a47a12beSStefan Roese * 1750a47a12beSStefan Roese * Adjust got2 pointers, no need to check for 0, this code 1751a47a12beSStefan Roese * already puts a few entries in the table. 1752a47a12beSStefan Roese */ 1753a47a12beSStefan Roese li r0,__got2_entries@sectoff@l 1754a47a12beSStefan Roese la r3,GOT(_GOT2_TABLE_) 1755a47a12beSStefan Roese lwz r11,GOT(_GOT2_TABLE_) 1756a47a12beSStefan Roese mtctr r0 1757a47a12beSStefan Roese sub r11,r3,r11 1758a47a12beSStefan Roese addi r3,r3,-4 1759a47a12beSStefan Roese1: lwzu r0,4(r3) 1760a47a12beSStefan Roese cmpwi r0,0 1761a47a12beSStefan Roese beq- 2f 1762a47a12beSStefan Roese add r0,r0,r11 1763a47a12beSStefan Roese stw r0,0(r3) 1764a47a12beSStefan Roese2: bdnz 1b 1765a47a12beSStefan Roese 1766a47a12beSStefan Roese /* 1767a47a12beSStefan Roese * Now adjust the fixups and the pointers to the fixups 1768a47a12beSStefan Roese * in case we need to move ourselves again. 1769a47a12beSStefan Roese */ 1770a47a12beSStefan Roese li r0,__fixup_entries@sectoff@l 1771a47a12beSStefan Roese lwz r3,GOT(_FIXUP_TABLE_) 1772a47a12beSStefan Roese cmpwi r0,0 1773a47a12beSStefan Roese mtctr r0 1774a47a12beSStefan Roese addi r3,r3,-4 1775a47a12beSStefan Roese beq 4f 1776a47a12beSStefan Roese3: lwzu r4,4(r3) 1777a47a12beSStefan Roese lwzux r0,r4,r11 1778d1e0b10aSJoakim Tjernlund cmpwi r0,0 1779a47a12beSStefan Roese add r0,r0,r11 178034bbf618SJoakim Tjernlund stw r4,0(r3) 1781d1e0b10aSJoakim Tjernlund beq- 5f 1782a47a12beSStefan Roese stw r0,0(r4) 1783d1e0b10aSJoakim Tjernlund5: bdnz 3b 1784a47a12beSStefan Roese4: 1785a47a12beSStefan Roeseclear_bss: 1786a47a12beSStefan Roese /* 1787a47a12beSStefan Roese * Now clear BSS segment 1788a47a12beSStefan Roese */ 1789a47a12beSStefan Roese lwz r3,GOT(__bss_start) 17903929fb0aSSimon Glass lwz r4,GOT(__bss_end) 1791a47a12beSStefan Roese 1792a47a12beSStefan Roese cmplw 0,r3,r4 1793a47a12beSStefan Roese beq 6f 1794a47a12beSStefan Roese 1795a47a12beSStefan Roese li r0,0 1796a47a12beSStefan Roese5: 1797a47a12beSStefan Roese stw r0,0(r3) 1798a47a12beSStefan Roese addi r3,r3,4 1799a47a12beSStefan Roese cmplw 0,r3,r4 180067ad0d52SYing Zhang blt 5b 1801a47a12beSStefan Roese6: 1802a47a12beSStefan Roese 1803a47a12beSStefan Roese mr r3,r9 /* Init Data pointer */ 1804a47a12beSStefan Roese mr r4,r10 /* Destination Address */ 1805a47a12beSStefan Roese bl board_init_r 1806a47a12beSStefan Roese 18074b919725SScott Wood#ifndef MINIMAL_SPL 1808a47a12beSStefan Roese /* 1809a47a12beSStefan Roese * Copy exception vector code to low memory 1810a47a12beSStefan Roese * 1811a47a12beSStefan Roese * r3: dest_addr 1812a47a12beSStefan Roese * r7: source address, r8: end address, r9: target address 1813a47a12beSStefan Roese */ 1814a47a12beSStefan Roese .globl trap_init 1815a47a12beSStefan Roesetrap_init: 1816a47a12beSStefan Roese mflr r4 /* save link register */ 1817a47a12beSStefan Roese GET_GOT 1818a47a12beSStefan Roese lwz r7,GOT(_start_of_vectors) 1819a47a12beSStefan Roese lwz r8,GOT(_end_of_vectors) 1820a47a12beSStefan Roese 1821a47a12beSStefan Roese li r9,0x100 /* reset vector always at 0x100 */ 1822a47a12beSStefan Roese 1823a47a12beSStefan Roese cmplw 0,r7,r8 1824a47a12beSStefan Roese bgelr /* return if r7>=r8 - just in case */ 1825a47a12beSStefan Roese1: 1826a47a12beSStefan Roese lwz r0,0(r7) 1827a47a12beSStefan Roese stw r0,0(r9) 1828a47a12beSStefan Roese addi r7,r7,4 1829a47a12beSStefan Roese addi r9,r9,4 1830a47a12beSStefan Roese cmplw 0,r7,r8 1831a47a12beSStefan Roese bne 1b 1832a47a12beSStefan Roese 1833a47a12beSStefan Roese /* 1834a47a12beSStefan Roese * relocate `hdlr' and `int_return' entries 1835a47a12beSStefan Roese */ 1836a47a12beSStefan Roese li r7,.L_CriticalInput - _start + _START_OFFSET 1837a47a12beSStefan Roese bl trap_reloc 1838a47a12beSStefan Roese li r7,.L_MachineCheck - _start + _START_OFFSET 1839a47a12beSStefan Roese bl trap_reloc 1840a47a12beSStefan Roese li r7,.L_DataStorage - _start + _START_OFFSET 1841a47a12beSStefan Roese bl trap_reloc 1842a47a12beSStefan Roese li r7,.L_InstStorage - _start + _START_OFFSET 1843a47a12beSStefan Roese bl trap_reloc 1844a47a12beSStefan Roese li r7,.L_ExtInterrupt - _start + _START_OFFSET 1845a47a12beSStefan Roese bl trap_reloc 1846a47a12beSStefan Roese li r7,.L_Alignment - _start + _START_OFFSET 1847a47a12beSStefan Roese bl trap_reloc 1848a47a12beSStefan Roese li r7,.L_ProgramCheck - _start + _START_OFFSET 1849a47a12beSStefan Roese bl trap_reloc 1850a47a12beSStefan Roese li r7,.L_FPUnavailable - _start + _START_OFFSET 1851a47a12beSStefan Roese bl trap_reloc 1852a47a12beSStefan Roese li r7,.L_Decrementer - _start + _START_OFFSET 1853a47a12beSStefan Roese bl trap_reloc 1854a47a12beSStefan Roese li r7,.L_IntervalTimer - _start + _START_OFFSET 1855a47a12beSStefan Roese li r8,_end_of_vectors - _start + _START_OFFSET 1856a47a12beSStefan Roese2: 1857a47a12beSStefan Roese bl trap_reloc 1858a47a12beSStefan Roese addi r7,r7,0x100 /* next exception vector */ 1859a47a12beSStefan Roese cmplw 0,r7,r8 1860a47a12beSStefan Roese blt 2b 1861a47a12beSStefan Roese 186264829bafSPrabhakar Kushwaha /* Update IVORs as per relocated vector table address */ 186364829bafSPrabhakar Kushwaha li r7,0x0100 186464829bafSPrabhakar Kushwaha mtspr IVOR0,r7 /* 0: Critical input */ 186564829bafSPrabhakar Kushwaha li r7,0x0200 186664829bafSPrabhakar Kushwaha mtspr IVOR1,r7 /* 1: Machine check */ 186764829bafSPrabhakar Kushwaha li r7,0x0300 186864829bafSPrabhakar Kushwaha mtspr IVOR2,r7 /* 2: Data storage */ 186964829bafSPrabhakar Kushwaha li r7,0x0400 187064829bafSPrabhakar Kushwaha mtspr IVOR3,r7 /* 3: Instruction storage */ 187164829bafSPrabhakar Kushwaha li r7,0x0500 187264829bafSPrabhakar Kushwaha mtspr IVOR4,r7 /* 4: External interrupt */ 187364829bafSPrabhakar Kushwaha li r7,0x0600 187464829bafSPrabhakar Kushwaha mtspr IVOR5,r7 /* 5: Alignment */ 187564829bafSPrabhakar Kushwaha li r7,0x0700 187664829bafSPrabhakar Kushwaha mtspr IVOR6,r7 /* 6: Program check */ 187764829bafSPrabhakar Kushwaha li r7,0x0800 187864829bafSPrabhakar Kushwaha mtspr IVOR7,r7 /* 7: floating point unavailable */ 187964829bafSPrabhakar Kushwaha li r7,0x0900 188064829bafSPrabhakar Kushwaha mtspr IVOR8,r7 /* 8: System call */ 188164829bafSPrabhakar Kushwaha /* 9: Auxiliary processor unavailable(unsupported) */ 188264829bafSPrabhakar Kushwaha li r7,0x0a00 188364829bafSPrabhakar Kushwaha mtspr IVOR10,r7 /* 10: Decrementer */ 188464829bafSPrabhakar Kushwaha li r7,0x0b00 188564829bafSPrabhakar Kushwaha mtspr IVOR11,r7 /* 11: Interval timer */ 188664829bafSPrabhakar Kushwaha li r7,0x0c00 188764829bafSPrabhakar Kushwaha mtspr IVOR12,r7 /* 12: Watchdog timer */ 188864829bafSPrabhakar Kushwaha li r7,0x0d00 188964829bafSPrabhakar Kushwaha mtspr IVOR13,r7 /* 13: Data TLB error */ 189064829bafSPrabhakar Kushwaha li r7,0x0e00 189164829bafSPrabhakar Kushwaha mtspr IVOR14,r7 /* 14: Instruction TLB error */ 189264829bafSPrabhakar Kushwaha li r7,0x0f00 189364829bafSPrabhakar Kushwaha mtspr IVOR15,r7 /* 15: Debug */ 189464829bafSPrabhakar Kushwaha 1895a47a12beSStefan Roese lis r7,0x0 1896a47a12beSStefan Roese mtspr IVPR,r7 1897a47a12beSStefan Roese 1898a47a12beSStefan Roese mtlr r4 /* restore link register */ 1899a47a12beSStefan Roese blr 1900a47a12beSStefan Roese 1901a47a12beSStefan Roese.globl unlock_ram_in_cache 1902a47a12beSStefan Roeseunlock_ram_in_cache: 1903a47a12beSStefan Roese /* invalidate the INIT_RAM section */ 1904a47a12beSStefan Roese lis r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@h 1905a47a12beSStefan Roese ori r3,r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@l 1906a47a12beSStefan Roese mfspr r4,L1CFG0 1907a47a12beSStefan Roese andi. r4,r4,0x1ff 1908a47a12beSStefan Roese slwi r4,r4,(10 - 1 - L1_CACHE_SHIFT) 1909a47a12beSStefan Roese mtctr r4 1910a47a12beSStefan Roese1: dcbi r0,r3 1911a71d45d7SYork Sun dcblc r0,r3 1912a47a12beSStefan Roese addi r3,r3,CONFIG_SYS_CACHELINE_SIZE 1913a47a12beSStefan Roese bdnz 1b 1914a47a12beSStefan Roese sync 1915a47a12beSStefan Roese 1916a47a12beSStefan Roese /* Invalidate the TLB entries for the cache */ 1917a47a12beSStefan Roese lis r3,CONFIG_SYS_INIT_RAM_ADDR@h 1918a47a12beSStefan Roese ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l 1919a47a12beSStefan Roese tlbivax 0,r3 1920a47a12beSStefan Roese addi r3,r3,0x1000 1921a47a12beSStefan Roese tlbivax 0,r3 1922a47a12beSStefan Roese addi r3,r3,0x1000 1923a47a12beSStefan Roese tlbivax 0,r3 1924a47a12beSStefan Roese addi r3,r3,0x1000 1925a47a12beSStefan Roese tlbivax 0,r3 1926a47a12beSStefan Roese isync 1927a47a12beSStefan Roese blr 1928a47a12beSStefan Roese 1929a47a12beSStefan Roese.globl flush_dcache 1930a47a12beSStefan Roeseflush_dcache: 1931a47a12beSStefan Roese mfspr r3,SPRN_L1CFG0 1932a47a12beSStefan Roese 1933a47a12beSStefan Roese rlwinm r5,r3,9,3 /* Extract cache block size */ 1934a47a12beSStefan Roese twlgti r5,1 /* Only 32 and 64 byte cache blocks 1935a47a12beSStefan Roese * are currently defined. 1936a47a12beSStefan Roese */ 1937a47a12beSStefan Roese li r4,32 1938a47a12beSStefan Roese subfic r6,r5,2 /* r6 = log2(1KiB / cache block size) - 1939a47a12beSStefan Roese * log2(number of ways) 1940a47a12beSStefan Roese */ 1941a47a12beSStefan Roese slw r5,r4,r5 /* r5 = cache block size */ 1942a47a12beSStefan Roese 1943a47a12beSStefan Roese rlwinm r7,r3,0,0xff /* Extract number of KiB in the cache */ 1944a47a12beSStefan Roese mulli r7,r7,13 /* An 8-way cache will require 13 1945a47a12beSStefan Roese * loads per set. 1946a47a12beSStefan Roese */ 1947a47a12beSStefan Roese slw r7,r7,r6 1948a47a12beSStefan Roese 1949a47a12beSStefan Roese /* save off HID0 and set DCFA */ 1950a47a12beSStefan Roese mfspr r8,SPRN_HID0 1951a47a12beSStefan Roese ori r9,r8,HID0_DCFA@l 1952a47a12beSStefan Roese mtspr SPRN_HID0,r9 1953a47a12beSStefan Roese isync 1954a47a12beSStefan Roese 1955a47a12beSStefan Roese lis r4,0 1956a47a12beSStefan Roese mtctr r7 1957a47a12beSStefan Roese 1958a47a12beSStefan Roese1: lwz r3,0(r4) /* Load... */ 1959a47a12beSStefan Roese add r4,r4,r5 1960a47a12beSStefan Roese bdnz 1b 1961a47a12beSStefan Roese 1962a47a12beSStefan Roese msync 1963a47a12beSStefan Roese lis r4,0 1964a47a12beSStefan Roese mtctr r7 1965a47a12beSStefan Roese 1966a47a12beSStefan Roese1: dcbf 0,r4 /* ...and flush. */ 1967a47a12beSStefan Roese add r4,r4,r5 1968a47a12beSStefan Roese bdnz 1b 1969a47a12beSStefan Roese 1970a47a12beSStefan Roese /* restore HID0 */ 1971a47a12beSStefan Roese mtspr SPRN_HID0,r8 1972a47a12beSStefan Roese isync 1973a47a12beSStefan Roese 1974a47a12beSStefan Roese blr 19754b919725SScott Wood#endif /* !MINIMAL_SPL */ 1976