xref: /openbmc/u-boot/arch/powerpc/cpu/mpc85xx/start.S (revision 6ca88b0958d90afc43d09a0dee245c5254959003)
1a47a12beSStefan Roese/*
245a68135SKumar Gala * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese * Copyright (C) 2003  Motorola,Inc.
4a47a12beSStefan Roese *
5a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this
6a47a12beSStefan Roese * project.
7a47a12beSStefan Roese *
8a47a12beSStefan Roese * This program is free software; you can redistribute it and/or
9a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as
10a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of
11a47a12beSStefan Roese * the License, or (at your option) any later version.
12a47a12beSStefan Roese *
13a47a12beSStefan Roese * This program is distributed in the hope that it will be useful,
14a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of
15a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
16a47a12beSStefan Roese * GNU General Public License for more details.
17a47a12beSStefan Roese *
18a47a12beSStefan Roese * You should have received a copy of the GNU General Public License
19a47a12beSStefan Roese * along with this program; if not, write to the Free Software
20a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21a47a12beSStefan Roese * MA 02111-1307 USA
22a47a12beSStefan Roese */
23a47a12beSStefan Roese
24a47a12beSStefan Roese/* U-Boot Startup Code for Motorola 85xx PowerPC based Embedded Boards
25a47a12beSStefan Roese *
26a47a12beSStefan Roese * The processor starts at 0xfffffffc and the code is first executed in the
27a47a12beSStefan Roese * last 4K page(0xfffff000-0xffffffff) in flash/rom.
28a47a12beSStefan Roese *
29a47a12beSStefan Roese */
30a47a12beSStefan Roese
3125ddd1fbSWolfgang Denk#include <asm-offsets.h>
32a47a12beSStefan Roese#include <config.h>
33a47a12beSStefan Roese#include <mpc85xx.h>
34a47a12beSStefan Roese#include <version.h>
35a47a12beSStefan Roese
36a47a12beSStefan Roese#define _LINUX_CONFIG_H 1	/* avoid reading Linux autoconf.h file	*/
37a47a12beSStefan Roese
38a47a12beSStefan Roese#include <ppc_asm.tmpl>
39a47a12beSStefan Roese#include <ppc_defs.h>
40a47a12beSStefan Roese
41a47a12beSStefan Roese#include <asm/cache.h>
42a47a12beSStefan Roese#include <asm/mmu.h>
43a47a12beSStefan Roese
44a47a12beSStefan Roese#undef	MSR_KERNEL
45a47a12beSStefan Roese#define MSR_KERNEL ( MSR_ME )	/* Machine Check */
46a47a12beSStefan Roese
47a47a12beSStefan Roese/*
48a47a12beSStefan Roese * Set up GOT: Global Offset Table
49a47a12beSStefan Roese *
50a47a12beSStefan Roese * Use r12 to access the GOT
51a47a12beSStefan Roese */
52a47a12beSStefan Roese	START_GOT
53a47a12beSStefan Roese	GOT_ENTRY(_GOT2_TABLE_)
54a47a12beSStefan Roese	GOT_ENTRY(_FIXUP_TABLE_)
55a47a12beSStefan Roese
56a47a12beSStefan Roese#ifndef CONFIG_NAND_SPL
57a47a12beSStefan Roese	GOT_ENTRY(_start)
58a47a12beSStefan Roese	GOT_ENTRY(_start_of_vectors)
59a47a12beSStefan Roese	GOT_ENTRY(_end_of_vectors)
60a47a12beSStefan Roese	GOT_ENTRY(transfer_to_handler)
61a47a12beSStefan Roese#endif
62a47a12beSStefan Roese
63a47a12beSStefan Roese	GOT_ENTRY(__init_end)
6444c6e659SPo-Yu Chuang	GOT_ENTRY(__bss_end__)
65a47a12beSStefan Roese	GOT_ENTRY(__bss_start)
66a47a12beSStefan Roese	END_GOT
67a47a12beSStefan Roese
68a47a12beSStefan Roese/*
69a47a12beSStefan Roese * e500 Startup -- after reset only the last 4KB of the effective
70a47a12beSStefan Roese * address space is mapped in the MMU L2 TLB1 Entry0. The .bootpg
71a47a12beSStefan Roese * section is located at THIS LAST page and basically does three
72a47a12beSStefan Roese * things: clear some registers, set up exception tables and
73a47a12beSStefan Roese * add more TLB entries for 'larger spaces'(e.g. the boot rom) to
74a47a12beSStefan Roese * continue the boot procedure.
75a47a12beSStefan Roese
76a47a12beSStefan Roese * Once the boot rom is mapped by TLB entries we can proceed
77a47a12beSStefan Roese * with normal startup.
78a47a12beSStefan Roese *
79a47a12beSStefan Roese */
80a47a12beSStefan Roese
81a47a12beSStefan Roese	.section .bootpg,"ax"
82a47a12beSStefan Roese	.globl _start_e500
83a47a12beSStefan Roese
84a47a12beSStefan Roese_start_e500:
85a47a12beSStefan Roese
86a47a12beSStefan Roese/* clear registers/arrays not reset by hardware */
87a47a12beSStefan Roese
88a47a12beSStefan Roese	/* L1 */
89a47a12beSStefan Roese	li	r0,2
90a47a12beSStefan Roese	mtspr	L1CSR0,r0	/* invalidate d-cache */
91a47a12beSStefan Roese	mtspr	L1CSR1,r0	/* invalidate i-cache */
92a47a12beSStefan Roese
93a47a12beSStefan Roese	mfspr	r1,DBSR
94a47a12beSStefan Roese	mtspr	DBSR,r1		/* Clear all valid bits */
95a47a12beSStefan Roese
96a47a12beSStefan Roese	/*
97a47a12beSStefan Roese	 *	Enable L1 Caches early
98a47a12beSStefan Roese	 *
99a47a12beSStefan Roese	 */
100a47a12beSStefan Roese
101a47a12beSStefan Roese#if defined(CONFIG_E500MC) && defined(CONFIG_SYS_CACHE_STASHING)
102a47a12beSStefan Roese	/* set stash id to (coreID) * 2 + 32 + L1 CT (0) */
103a47a12beSStefan Roese	li	r2,(32 + 0)
104a47a12beSStefan Roese	mtspr	L1CSR2,r2
105a47a12beSStefan Roese#endif
106a47a12beSStefan Roese
107a47a12beSStefan Roese	/* Enable/invalidate the I-Cache */
108a47a12beSStefan Roese	lis	r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
109a47a12beSStefan Roese	ori	r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
110a47a12beSStefan Roese	mtspr	SPRN_L1CSR1,r2
111a47a12beSStefan Roese1:
112a47a12beSStefan Roese	mfspr	r3,SPRN_L1CSR1
113a47a12beSStefan Roese	and.	r1,r3,r2
114a47a12beSStefan Roese	bne	1b
115a47a12beSStefan Roese
116a47a12beSStefan Roese	lis	r3,(L1CSR1_CPE|L1CSR1_ICE)@h
117a47a12beSStefan Roese	ori	r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
118a47a12beSStefan Roese	mtspr	SPRN_L1CSR1,r3
119a47a12beSStefan Roese	isync
120a47a12beSStefan Roese2:
121a47a12beSStefan Roese	mfspr	r3,SPRN_L1CSR1
122a47a12beSStefan Roese	andi.	r1,r3,L1CSR1_ICE@l
123a47a12beSStefan Roese	beq	2b
124a47a12beSStefan Roese
125a47a12beSStefan Roese	/* Enable/invalidate the D-Cache */
126a47a12beSStefan Roese	lis	r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h
127a47a12beSStefan Roese	ori	r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l
128a47a12beSStefan Roese	mtspr	SPRN_L1CSR0,r2
129a47a12beSStefan Roese1:
130a47a12beSStefan Roese	mfspr	r3,SPRN_L1CSR0
131a47a12beSStefan Roese	and.	r1,r3,r2
132a47a12beSStefan Roese	bne	1b
133a47a12beSStefan Roese
134a47a12beSStefan Roese	lis	r3,(L1CSR0_CPE|L1CSR0_DCE)@h
135a47a12beSStefan Roese	ori	r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l
136a47a12beSStefan Roese	mtspr	SPRN_L1CSR0,r3
137a47a12beSStefan Roese	isync
138a47a12beSStefan Roese2:
139a47a12beSStefan Roese	mfspr	r3,SPRN_L1CSR0
140a47a12beSStefan Roese	andi.	r1,r3,L1CSR0_DCE@l
141a47a12beSStefan Roese	beq	2b
142a47a12beSStefan Roese
143a47a12beSStefan Roese	/* Setup interrupt vectors */
1440635b09cSHaiying Wang	lis	r1,CONFIG_SYS_MONITOR_BASE@h
145a47a12beSStefan Roese	mtspr	IVPR,r1
146a47a12beSStefan Roese
147a47a12beSStefan Roese	li	r1,0x0100
148a47a12beSStefan Roese	mtspr	IVOR0,r1	/* 0: Critical input */
149a47a12beSStefan Roese	li	r1,0x0200
150a47a12beSStefan Roese	mtspr	IVOR1,r1	/* 1: Machine check */
151a47a12beSStefan Roese	li	r1,0x0300
152a47a12beSStefan Roese	mtspr	IVOR2,r1	/* 2: Data storage */
153a47a12beSStefan Roese	li	r1,0x0400
154a47a12beSStefan Roese	mtspr	IVOR3,r1	/* 3: Instruction storage */
155a47a12beSStefan Roese	li	r1,0x0500
156a47a12beSStefan Roese	mtspr	IVOR4,r1	/* 4: External interrupt */
157a47a12beSStefan Roese	li	r1,0x0600
158a47a12beSStefan Roese	mtspr	IVOR5,r1	/* 5: Alignment */
159a47a12beSStefan Roese	li	r1,0x0700
160a47a12beSStefan Roese	mtspr	IVOR6,r1	/* 6: Program check */
161a47a12beSStefan Roese	li	r1,0x0800
162a47a12beSStefan Roese	mtspr	IVOR7,r1	/* 7: floating point unavailable */
163a47a12beSStefan Roese	li	r1,0x0900
164a47a12beSStefan Roese	mtspr	IVOR8,r1	/* 8: System call */
165a47a12beSStefan Roese	/* 9: Auxiliary processor unavailable(unsupported) */
166a47a12beSStefan Roese	li	r1,0x0a00
167a47a12beSStefan Roese	mtspr	IVOR10,r1	/* 10: Decrementer */
168a47a12beSStefan Roese	li	r1,0x0b00
169a47a12beSStefan Roese	mtspr	IVOR11,r1	/* 11: Interval timer */
170a47a12beSStefan Roese	li	r1,0x0c00
171a47a12beSStefan Roese	mtspr	IVOR12,r1	/* 12: Watchdog timer */
172a47a12beSStefan Roese	li	r1,0x0d00
173a47a12beSStefan Roese	mtspr	IVOR13,r1	/* 13: Data TLB error */
174a47a12beSStefan Roese	li	r1,0x0e00
175a47a12beSStefan Roese	mtspr	IVOR14,r1	/* 14: Instruction TLB error */
176a47a12beSStefan Roese	li	r1,0x0f00
177a47a12beSStefan Roese	mtspr	IVOR15,r1	/* 15: Debug */
178a47a12beSStefan Roese
179a47a12beSStefan Roese	/* Clear and set up some registers. */
180a47a12beSStefan Roese	li      r0,0x0000
181a47a12beSStefan Roese	lis	r1,0xffff
182a47a12beSStefan Roese	mtspr	DEC,r0			/* prevent dec exceptions */
183a47a12beSStefan Roese	mttbl	r0			/* prevent fit & wdt exceptions */
184a47a12beSStefan Roese	mttbu	r0
185a47a12beSStefan Roese	mtspr	TSR,r1			/* clear all timer exception status */
186a47a12beSStefan Roese	mtspr	TCR,r0			/* disable all */
187a47a12beSStefan Roese	mtspr	ESR,r0			/* clear exception syndrome register */
188a47a12beSStefan Roese	mtspr	MCSR,r0			/* machine check syndrome register */
189a47a12beSStefan Roese	mtxer	r0			/* clear integer exception register */
190a47a12beSStefan Roese
191a47a12beSStefan Roese#ifdef CONFIG_SYS_BOOK3E_HV
192a47a12beSStefan Roese	mtspr	MAS8,r0			/* make sure MAS8 is clear */
193a47a12beSStefan Roese#endif
194a47a12beSStefan Roese
195a47a12beSStefan Roese	/* Enable Time Base and Select Time Base Clock */
196a47a12beSStefan Roese	lis	r0,HID0_EMCP@h		/* Enable machine check */
197a47a12beSStefan Roese#if defined(CONFIG_ENABLE_36BIT_PHYS)
198a47a12beSStefan Roese	ori	r0,r0,HID0_ENMAS7@l	/* Enable MAS7 */
199a47a12beSStefan Roese#endif
200a47a12beSStefan Roese#ifndef CONFIG_E500MC
201a47a12beSStefan Roese	ori	r0,r0,HID0_TBEN@l	/* Enable Timebase */
202a47a12beSStefan Roese#endif
203a47a12beSStefan Roese	mtspr	HID0,r0
204a47a12beSStefan Roese
205a47a12beSStefan Roese#ifndef CONFIG_E500MC
206a47a12beSStefan Roese	li	r0,(HID1_ASTME|HID1_ABE)@l	/* Addr streaming & broadcast */
207a47a12beSStefan Roese	mfspr	r3,PVR
208a47a12beSStefan Roese	andi.	r3,r3, 0xff
209a47a12beSStefan Roese	cmpwi	r3,0x50@l	/* if we are rev 5.0 or greater set MBDD */
210a47a12beSStefan Roese	blt 1f
211a47a12beSStefan Roese	/* Set MBDD bit also */
212a47a12beSStefan Roese	ori r0, r0, HID1_MBDD@l
213a47a12beSStefan Roese1:
214a47a12beSStefan Roese	mtspr	HID1,r0
215a47a12beSStefan Roese#endif
216a47a12beSStefan Roese
217a47a12beSStefan Roese	/* Enable Branch Prediction */
218a47a12beSStefan Roese#if defined(CONFIG_BTB)
219a47a12beSStefan Roese	lis	r0,BUCSR_ENABLE@h
220a47a12beSStefan Roese	ori	r0,r0,BUCSR_ENABLE@l
221a47a12beSStefan Roese	mtspr	SPRN_BUCSR,r0
222a47a12beSStefan Roese#endif
223a47a12beSStefan Roese
224a47a12beSStefan Roese#if defined(CONFIG_SYS_INIT_DBCR)
225a47a12beSStefan Roese	lis	r1,0xffff
226a47a12beSStefan Roese	ori	r1,r1,0xffff
227a47a12beSStefan Roese	mtspr	DBSR,r1			/* Clear all status bits */
228a47a12beSStefan Roese	lis	r0,CONFIG_SYS_INIT_DBCR@h	/* DBCR0[IDM] must be set */
229a47a12beSStefan Roese	ori	r0,r0,CONFIG_SYS_INIT_DBCR@l
230a47a12beSStefan Roese	mtspr	DBCR0,r0
231a47a12beSStefan Roese#endif
232a47a12beSStefan Roese
233a47a12beSStefan Roese#ifdef CONFIG_MPC8569
234a47a12beSStefan Roese#define CONFIG_SYS_LBC_ADDR (CONFIG_SYS_CCSRBAR_DEFAULT + 0x5000)
235a47a12beSStefan Roese#define CONFIG_SYS_LBCR_ADDR (CONFIG_SYS_LBC_ADDR + 0xd0)
236a47a12beSStefan Roese
237a47a12beSStefan Roese	/* MPC8569 Rev.0 silcon needs to set bit 13 of LBCR to allow elBC to
238a47a12beSStefan Roese	 * use address space which is more than 12bits, and it must be done in
239a47a12beSStefan Roese	 * the 4K boot page. So we set this bit here.
240a47a12beSStefan Roese	 */
241a47a12beSStefan Roese
242a47a12beSStefan Roese	/* create a temp mapping TLB0[0] for LBCR  */
243a47a12beSStefan Roese	lis     r6,FSL_BOOKE_MAS0(0, 0, 0)@h
244a47a12beSStefan Roese	ori     r6,r6,FSL_BOOKE_MAS0(0, 0, 0)@l
245a47a12beSStefan Roese
246a47a12beSStefan Roese	lis     r7,FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@h
247a47a12beSStefan Roese	ori     r7,r7,FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@l
248a47a12beSStefan Roese
249a47a12beSStefan Roese	lis     r8,FSL_BOOKE_MAS2(CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G)@h
250a47a12beSStefan Roese	ori     r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G)@l
251a47a12beSStefan Roese
252a47a12beSStefan Roese	lis     r9,FSL_BOOKE_MAS3(CONFIG_SYS_LBC_ADDR, 0,
253a47a12beSStefan Roese						(MAS3_SX|MAS3_SW|MAS3_SR))@h
254a47a12beSStefan Roese	ori     r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_LBC_ADDR, 0,
255a47a12beSStefan Roese						(MAS3_SX|MAS3_SW|MAS3_SR))@l
256a47a12beSStefan Roese
257a47a12beSStefan Roese	mtspr   MAS0,r6
258a47a12beSStefan Roese	mtspr   MAS1,r7
259a47a12beSStefan Roese	mtspr   MAS2,r8
260a47a12beSStefan Roese	mtspr   MAS3,r9
261a47a12beSStefan Roese	isync
262a47a12beSStefan Roese	msync
263a47a12beSStefan Roese	tlbwe
264a47a12beSStefan Roese
265a47a12beSStefan Roese	/* Set LBCR register */
266a47a12beSStefan Roese	lis     r4,CONFIG_SYS_LBCR_ADDR@h
267a47a12beSStefan Roese	ori     r4,r4,CONFIG_SYS_LBCR_ADDR@l
268a47a12beSStefan Roese
269a47a12beSStefan Roese	lis     r5,CONFIG_SYS_LBC_LBCR@h
270a47a12beSStefan Roese	ori     r5,r5,CONFIG_SYS_LBC_LBCR@l
271a47a12beSStefan Roese	stw     r5,0(r4)
272a47a12beSStefan Roese	isync
273a47a12beSStefan Roese
274a47a12beSStefan Roese	/* invalidate this temp TLB */
275a47a12beSStefan Roese	lis	r4,CONFIG_SYS_LBC_ADDR@h
276a47a12beSStefan Roese	ori	r4,r4,CONFIG_SYS_LBC_ADDR@l
277a47a12beSStefan Roese	tlbivax	0,r4
278a47a12beSStefan Roese	isync
279a47a12beSStefan Roese
280a47a12beSStefan Roese#endif /* CONFIG_MPC8569 */
281a47a12beSStefan Roese
282*6ca88b09STimur Tabi/*
283*6ca88b09STimur Tabi * Relocate CCSR, if necessary.  We relocate CCSR if (obviously) the default
284*6ca88b09STimur Tabi * location is not where we want it.  This typically happens on a 36-bit
285*6ca88b09STimur Tabi * system, where we want to move CCSR to near the top of 36-bit address space.
286*6ca88b09STimur Tabi *
287*6ca88b09STimur Tabi * To move CCSR, we create two temporary TLBs, one for the old location, and
288*6ca88b09STimur Tabi * another for the new location.  On CoreNet systems, we also need to create
289*6ca88b09STimur Tabi * a special, temporary LAW.
290*6ca88b09STimur Tabi *
291*6ca88b09STimur Tabi * As a general rule, TLB0 is used for short-term TLBs, and TLB1 is used for
292*6ca88b09STimur Tabi * long-term TLBs, so we use TLB0 here.
293*6ca88b09STimur Tabi */
294*6ca88b09STimur Tabi#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR_PHYS)
295*6ca88b09STimur Tabi
296*6ca88b09STimur Tabi#if !defined(CONFIG_SYS_CCSRBAR_PHYS_HIGH) || !defined(CONFIG_SYS_CCSRBAR_PHYS_LOW)
297*6ca88b09STimur Tabi#error "CONFIG_SYS_CCSRBAR_PHYS_HIGH and CONFIG_SYS_CCSRBAR_PHYS_LOW) must be defined."
298*6ca88b09STimur Tabi#endif
299*6ca88b09STimur Tabi
300*6ca88b09STimur Tabipurge_old_ccsr_tlb:
301*6ca88b09STimur Tabi	lis	r8, CONFIG_SYS_CCSRBAR@h
302*6ca88b09STimur Tabi	ori	r8, r8, CONFIG_SYS_CCSRBAR@l
303*6ca88b09STimur Tabi	lis	r9, (CONFIG_SYS_CCSRBAR + 0x1000)@h
304*6ca88b09STimur Tabi	ori	r9, r9, (CONFIG_SYS_CCSRBAR + 0x1000)@l
305*6ca88b09STimur Tabi
306*6ca88b09STimur Tabi	/*
307*6ca88b09STimur Tabi	 * In a multi-stage boot (e.g. NAND boot), a previous stage may have
308*6ca88b09STimur Tabi	 * created a TLB for CCSR, which will interfere with our relocation
309*6ca88b09STimur Tabi	 * code.  Since we're going to create a new TLB for CCSR anyway,
310*6ca88b09STimur Tabi	 * it should be safe to delete this old TLB here.  We have to search
311*6ca88b09STimur Tabi	 * for it, though.
312*6ca88b09STimur Tabi	 */
313*6ca88b09STimur Tabi
314*6ca88b09STimur Tabi	li	r1, 0
315*6ca88b09STimur Tabi	mtspr	MAS6, r1	/* Search the current address space and PID */
316*6ca88b09STimur Tabi	tlbsx	0, r8
317*6ca88b09STimur Tabi	mfspr	r1, MAS1
318*6ca88b09STimur Tabi	andis.  r2, r1, MAS1_VALID@h	/* Check for the Valid bit */
319*6ca88b09STimur Tabi	beq     1f			/* Skip if no TLB found */
320*6ca88b09STimur Tabi
321*6ca88b09STimur Tabi	rlwinm	r1, r1, 0, 1, 31	/* Clear Valid bit */
322*6ca88b09STimur Tabi	mtspr	MAS1, r1
323*6ca88b09STimur Tabi	tlbwe
324*6ca88b09STimur Tabi1:
325*6ca88b09STimur Tabi
326*6ca88b09STimur Tabicreate_ccsr_new_tlb:
327*6ca88b09STimur Tabi	/*
328*6ca88b09STimur Tabi	 * Create a TLB for the new location of CCSR.  Register R8 is reserved
329*6ca88b09STimur Tabi	 * for the virtual address of this TLB (CONFIG_SYS_CCSRBAR).
330*6ca88b09STimur Tabi	 */
331*6ca88b09STimur Tabi	lis     r0, FSL_BOOKE_MAS0(0, 0, 0)@h
332*6ca88b09STimur Tabi	ori     r0, r0, FSL_BOOKE_MAS0(0, 0, 0)@l
333*6ca88b09STimur Tabi	lis     r1, FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@h
334*6ca88b09STimur Tabi	ori     r1, r1, FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@l
335*6ca88b09STimur Tabi	lis     r2, FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR, (MAS2_I|MAS2_G))@h
336*6ca88b09STimur Tabi	ori     r2, r2, FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR, (MAS2_I|MAS2_G))@l
337*6ca88b09STimur Tabi	lis     r3, FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS_LOW, 0, (MAS3_SW|MAS3_SR))@h
338*6ca88b09STimur Tabi	ori     r3, r3, FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS_LOW, 0, (MAS3_SW|MAS3_SR))@l
339*6ca88b09STimur Tabi	lis	r7, CONFIG_SYS_CCSRBAR_PHYS_HIGH@h
340*6ca88b09STimur Tabi	ori	r7, r7, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l
341*6ca88b09STimur Tabi	mtspr   MAS0, r0
342*6ca88b09STimur Tabi	mtspr   MAS1, r1
343*6ca88b09STimur Tabi	mtspr   MAS2, r2
344*6ca88b09STimur Tabi	mtspr   MAS3, r3
345*6ca88b09STimur Tabi	mtspr   MAS7, r7
346*6ca88b09STimur Tabi	isync
347*6ca88b09STimur Tabi	msync
348*6ca88b09STimur Tabi	tlbwe
349*6ca88b09STimur Tabi
350*6ca88b09STimur Tabi	/*
351*6ca88b09STimur Tabi	 * Create a TLB for the old location of CCSR.  Register R9 is reserved
352*6ca88b09STimur Tabi	 * for the virtual address of this TLB (CONFIG_SYS_CCSRBAR + 0x1000).
353*6ca88b09STimur Tabi	 */
354*6ca88b09STimur Tabicreate_ccsr_old_tlb:
355*6ca88b09STimur Tabi	lis     r0, FSL_BOOKE_MAS0(0, 1, 0)@h
356*6ca88b09STimur Tabi	ori     r0, r0, FSL_BOOKE_MAS0(0, 1, 0)@l
357*6ca88b09STimur Tabi	lis     r2, FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR + 0x1000, (MAS2_I|MAS2_G))@h
358*6ca88b09STimur Tabi	ori     r2, r2, FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR + 0x1000, (MAS2_I|MAS2_G))@l
359*6ca88b09STimur Tabi	lis     r3, FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_DEFAULT, 0, (MAS3_SW|MAS3_SR))@h
360*6ca88b09STimur Tabi	ori     r3, r3, FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_DEFAULT, 0, (MAS3_SW|MAS3_SR))@l
361*6ca88b09STimur Tabi	li	r7, 0	/* The default CCSR address is always a 32-bit number */
362*6ca88b09STimur Tabi	mtspr   MAS0, r0
363*6ca88b09STimur Tabi	/* MAS1 is the same as above */
364*6ca88b09STimur Tabi	mtspr   MAS2, r2
365*6ca88b09STimur Tabi	mtspr   MAS3, r3
366*6ca88b09STimur Tabi	mtspr   MAS7, r7
367*6ca88b09STimur Tabi	isync
368*6ca88b09STimur Tabi	msync
369*6ca88b09STimur Tabi	tlbwe
370*6ca88b09STimur Tabi
371*6ca88b09STimur Tabi#ifdef CONFIG_FSL_CORENET
372*6ca88b09STimur Tabi
373*6ca88b09STimur Tabi#define CCSR_LAWBARH0	(CONFIG_SYS_CCSRBAR + 0x1000)
374*6ca88b09STimur Tabi#define LAW_EN		0x80000000
375*6ca88b09STimur Tabi#define LAW_SIZE_4K	0xb
376*6ca88b09STimur Tabi#define CCSRBAR_LAWAR	(LAW_EN | (0x1e << 20) | LAW_SIZE_4K)
377*6ca88b09STimur Tabi#define CCSRAR_C	0x80000000	/* Commit */
378*6ca88b09STimur Tabi
379*6ca88b09STimur Tabicreate_temp_law:
380*6ca88b09STimur Tabi	/*
381*6ca88b09STimur Tabi	 * On CoreNet systems, we create the temporary LAW using a special LAW
382*6ca88b09STimur Tabi	 * target ID of 0x1e.  LAWBARH is at offset 0xc00 in CCSR.
383*6ca88b09STimur Tabi	 */
384*6ca88b09STimur Tabi	lis     r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@h
385*6ca88b09STimur Tabi	ori     r0, r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l
386*6ca88b09STimur Tabi	lis     r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@h
387*6ca88b09STimur Tabi	ori     r1, r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@l
388*6ca88b09STimur Tabi	lis     r2, CCSRBAR_LAWAR@h
389*6ca88b09STimur Tabi	ori     r2, r2, CCSRBAR_LAWAR@l
390*6ca88b09STimur Tabi
391*6ca88b09STimur Tabi	stw     r0, 0xc00(r9)	/* LAWBARH0 */
392*6ca88b09STimur Tabi	stw     r1, 0xc04(r9)	/* LAWBARL0 */
393*6ca88b09STimur Tabi	sync
394*6ca88b09STimur Tabi	stw     r2, 0xc08(r9)	/* LAWAR0 */
395*6ca88b09STimur Tabi
396*6ca88b09STimur Tabi	/*
397*6ca88b09STimur Tabi	 * Read back from LAWAR to ensure the update is complete.  e500mc
398*6ca88b09STimur Tabi	 * cores also require an isync.
399*6ca88b09STimur Tabi	 */
400*6ca88b09STimur Tabi	lwz	r0, 0xc08(r9)	/* LAWAR0 */
401*6ca88b09STimur Tabi	isync
402*6ca88b09STimur Tabi
403*6ca88b09STimur Tabi	/*
404*6ca88b09STimur Tabi	 * Read the current CCSRBARH and CCSRBARL using load word instructions.
405*6ca88b09STimur Tabi	 * Follow this with an isync instruction. This forces any outstanding
406*6ca88b09STimur Tabi	 * accesses to configuration space to completion.
407*6ca88b09STimur Tabi	 */
408*6ca88b09STimur Tabiread_old_ccsrbar:
409*6ca88b09STimur Tabi	lwz	r0, 0(r9)	/* CCSRBARH */
410*6ca88b09STimur Tabi	lwz	r0, 4(r9)	/* CCSRBARH */
411*6ca88b09STimur Tabi	isync
412*6ca88b09STimur Tabi
413*6ca88b09STimur Tabi	/*
414*6ca88b09STimur Tabi	 * Write the new values for CCSRBARH and CCSRBARL to their old
415*6ca88b09STimur Tabi	 * locations.  The CCSRBARH has a shadow register. When the CCSRBARH
416*6ca88b09STimur Tabi	 * has a new value written it loads a CCSRBARH shadow register. When
417*6ca88b09STimur Tabi	 * the CCSRBARL is written, the CCSRBARH shadow register contents
418*6ca88b09STimur Tabi	 * along with the CCSRBARL value are loaded into the CCSRBARH and
419*6ca88b09STimur Tabi	 * CCSRBARL registers, respectively.  Follow this with a sync
420*6ca88b09STimur Tabi	 * instruction.
421*6ca88b09STimur Tabi	 */
422*6ca88b09STimur Tabiwrite_new_ccsrbar:
423*6ca88b09STimur Tabi	lis	r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@h
424*6ca88b09STimur Tabi	ori	r0, r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l
425*6ca88b09STimur Tabi	lis	r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@h
426*6ca88b09STimur Tabi	ori	r1, r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@l
427*6ca88b09STimur Tabi	lis	r2, CCSRAR_C@h
428*6ca88b09STimur Tabi	ori	r2, r2, CCSRAR_C@l
429*6ca88b09STimur Tabi
430*6ca88b09STimur Tabi	stw	r0, 0(r9)	/* Write to CCSRBARH */
431*6ca88b09STimur Tabi	sync			/* Make sure we write to CCSRBARH first */
432*6ca88b09STimur Tabi	stw	r1, 4(r9)	/* Write to CCSRBARL */
433*6ca88b09STimur Tabi	sync
434*6ca88b09STimur Tabi
435*6ca88b09STimur Tabi	/*
436*6ca88b09STimur Tabi	 * Write a 1 to the commit bit (C) of CCSRAR at the old location.
437*6ca88b09STimur Tabi	 * Follow this with a sync instruction.
438*6ca88b09STimur Tabi	 */
439*6ca88b09STimur Tabi	stw	r2, 8(r9)
440*6ca88b09STimur Tabi	sync
441*6ca88b09STimur Tabi
442*6ca88b09STimur Tabi	/* Delete the temporary LAW */
443*6ca88b09STimur Tabidelete_temp_law:
444*6ca88b09STimur Tabi	li	r1, 0
445*6ca88b09STimur Tabi	stw	r1, 0xc08(r8)
446*6ca88b09STimur Tabi	sync
447*6ca88b09STimur Tabi	stw	r1, 0xc00(r8)
448*6ca88b09STimur Tabi	stw	r1, 0xc04(r8)
449*6ca88b09STimur Tabi	sync
450*6ca88b09STimur Tabi
451*6ca88b09STimur Tabi#else /* #ifdef CONFIG_FSL_CORENET */
452*6ca88b09STimur Tabi
453*6ca88b09STimur Tabiwrite_new_ccsrbar:
454*6ca88b09STimur Tabi	/*
455*6ca88b09STimur Tabi	 * Read the current value of CCSRBAR using a load word instruction
456*6ca88b09STimur Tabi	 * followed by an isync. This forces all accesses to configuration
457*6ca88b09STimur Tabi	 * space to complete.
458*6ca88b09STimur Tabi	 */
459*6ca88b09STimur Tabi	sync
460*6ca88b09STimur Tabi	lwz	r0, 0(r9)
461*6ca88b09STimur Tabi	isync
462*6ca88b09STimur Tabi
463*6ca88b09STimur Tabi/* CONFIG_SYS_CCSRBAR_PHYS right shifted by 12 */
464*6ca88b09STimur Tabi#define CCSRBAR_PHYS_RS12 ((CONFIG_SYS_CCSRBAR_PHYS_HIGH << 20) | \
465*6ca88b09STimur Tabi			   (CONFIG_SYS_CCSRBAR_PHYS_LOW >> 12))
466*6ca88b09STimur Tabi
467*6ca88b09STimur Tabi	/* Write the new value to CCSRBAR. */
468*6ca88b09STimur Tabi	lis	r0, CCSRBAR_PHYS_RS12@h
469*6ca88b09STimur Tabi	ori	r0, r0, CCSRBAR_PHYS_RS12@l
470*6ca88b09STimur Tabi	stw	r0, 0(r9)
471*6ca88b09STimur Tabi	sync
472*6ca88b09STimur Tabi
473*6ca88b09STimur Tabi	/*
474*6ca88b09STimur Tabi	 * The manual says to perform a load of an address that does not
475*6ca88b09STimur Tabi	 * access configuration space or the on-chip SRAM using an existing TLB,
476*6ca88b09STimur Tabi	 * but that doesn't appear to be necessary.  We will do the isync,
477*6ca88b09STimur Tabi	 * though.
478*6ca88b09STimur Tabi	 */
479*6ca88b09STimur Tabi	isync
480*6ca88b09STimur Tabi
481*6ca88b09STimur Tabi	/*
482*6ca88b09STimur Tabi	 * Read the contents of CCSRBAR from its new location, followed by
483*6ca88b09STimur Tabi	 * another isync.
484*6ca88b09STimur Tabi	 */
485*6ca88b09STimur Tabi	lwz	r0, 0(r8)
486*6ca88b09STimur Tabi	isync
487*6ca88b09STimur Tabi
488*6ca88b09STimur Tabi#endif  /* #ifdef CONFIG_FSL_CORENET */
489*6ca88b09STimur Tabi
490*6ca88b09STimur Tabi	/* Delete the temporary TLBs */
491*6ca88b09STimur Tabidelete_temp_tlbs:
492*6ca88b09STimur Tabi	lis     r0, FSL_BOOKE_MAS0(0, 0, 0)@h
493*6ca88b09STimur Tabi	ori     r0, r0, FSL_BOOKE_MAS0(0, 0, 0)@l
494*6ca88b09STimur Tabi	li	r1, 0
495*6ca88b09STimur Tabi	lis     r2, FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR, (MAS2_I|MAS2_G))@h
496*6ca88b09STimur Tabi	ori     r2, r2, FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR, (MAS2_I|MAS2_G))@l
497*6ca88b09STimur Tabi	mtspr   MAS0, r0
498*6ca88b09STimur Tabi	mtspr   MAS1, r1
499*6ca88b09STimur Tabi	mtspr   MAS2, r2
500*6ca88b09STimur Tabi	isync
501*6ca88b09STimur Tabi	msync
502*6ca88b09STimur Tabi	tlbwe
503*6ca88b09STimur Tabi
504*6ca88b09STimur Tabi	lis     r0, FSL_BOOKE_MAS0(0, 1, 0)@h
505*6ca88b09STimur Tabi	ori     r0, r0, FSL_BOOKE_MAS0(0, 1, 0)@l
506*6ca88b09STimur Tabi	lis     r2, FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR + 0x1000, (MAS2_I|MAS2_G))@h
507*6ca88b09STimur Tabi	ori     r2, r2, FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR + 0x1000, (MAS2_I|MAS2_G))@l
508*6ca88b09STimur Tabi	mtspr   MAS0, r0
509*6ca88b09STimur Tabi	mtspr   MAS2, r2
510*6ca88b09STimur Tabi	isync
511*6ca88b09STimur Tabi	msync
512*6ca88b09STimur Tabi	tlbwe
513*6ca88b09STimur Tabi#endif /* #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR_PHYS) */
514*6ca88b09STimur Tabi
515*6ca88b09STimur Tabicreate_init_ram_area:
516a47a12beSStefan Roese	lis     r6,FSL_BOOKE_MAS0(1, 15, 0)@h
517a47a12beSStefan Roese	ori     r6,r6,FSL_BOOKE_MAS0(1, 15, 0)@l
518a47a12beSStefan Roese
519a47a12beSStefan Roese#ifndef CONFIG_SYS_RAMBOOT
520a47a12beSStefan Roese	/* create a temp mapping in AS=1 to the 4M boot window */
521a47a12beSStefan Roese	lis     r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_4M)@h
522a47a12beSStefan Roese	ori     r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_4M)@l
523a47a12beSStefan Roese
5240635b09cSHaiying Wang	lis     r8,FSL_BOOKE_MAS2(CONFIG_SYS_MONITOR_BASE & 0xffc00000, (MAS2_I|MAS2_G))@h
5250635b09cSHaiying Wang	ori     r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_MONITOR_BASE & 0xffc00000, (MAS2_I|MAS2_G))@l
526a47a12beSStefan Roese
527a47a12beSStefan Roese	/* The 85xx has the default boot window 0xff800000 - 0xffffffff */
528a47a12beSStefan Roese	lis     r9,FSL_BOOKE_MAS3(0xffc00000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
529a47a12beSStefan Roese	ori     r9,r9,FSL_BOOKE_MAS3(0xffc00000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
530a47a12beSStefan Roese#else
531a47a12beSStefan Roese	/*
5320635b09cSHaiying Wang	 * create a temp mapping in AS=1 to the 1M CONFIG_SYS_MONITOR_BASE space, the main
5330635b09cSHaiying Wang	 * image has been relocated to CONFIG_SYS_MONITOR_BASE on the second stage.
534a47a12beSStefan Roese	 */
535a47a12beSStefan Roese	lis     r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_1M)@h
536a47a12beSStefan Roese	ori     r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_1M)@l
537a47a12beSStefan Roese
5380635b09cSHaiying Wang	lis     r8,FSL_BOOKE_MAS2(CONFIG_SYS_MONITOR_BASE, (MAS2_I|MAS2_G))@h
5390635b09cSHaiying Wang	ori     r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_MONITOR_BASE, (MAS2_I|MAS2_G))@l
540a47a12beSStefan Roese
5410635b09cSHaiying Wang	lis     r9,FSL_BOOKE_MAS3(CONFIG_SYS_MONITOR_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
5420635b09cSHaiying Wang	ori     r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_MONITOR_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
543a47a12beSStefan Roese#endif
544a47a12beSStefan Roese
545a47a12beSStefan Roese	mtspr   MAS0,r6
546a47a12beSStefan Roese	mtspr   MAS1,r7
547a47a12beSStefan Roese	mtspr   MAS2,r8
548a47a12beSStefan Roese	mtspr   MAS3,r9
549a47a12beSStefan Roese	isync
550a47a12beSStefan Roese	msync
551a47a12beSStefan Roese	tlbwe
552a47a12beSStefan Roese
553a47a12beSStefan Roese	/* create a temp mapping in AS=1 to the stack */
554a47a12beSStefan Roese	lis     r6,FSL_BOOKE_MAS0(1, 14, 0)@h
555a47a12beSStefan Roese	ori     r6,r6,FSL_BOOKE_MAS0(1, 14, 0)@l
556a47a12beSStefan Roese
557a47a12beSStefan Roese	lis     r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@h
558a47a12beSStefan Roese	ori     r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@l
559a47a12beSStefan Roese
560a47a12beSStefan Roese	lis     r8,FSL_BOOKE_MAS2(CONFIG_SYS_INIT_RAM_ADDR, 0)@h
561a47a12beSStefan Roese	ori     r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_INIT_RAM_ADDR, 0)@l
562a47a12beSStefan Roese
563a3f18529Syork#if defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) && \
564a3f18529Syork    defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH)
565a3f18529Syork	lis     r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW, 0,
566a3f18529Syork				(MAS3_SX|MAS3_SW|MAS3_SR))@h
567a3f18529Syork	ori     r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW, 0,
568a3f18529Syork				(MAS3_SX|MAS3_SW|MAS3_SR))@l
569a3f18529Syork	li      r10,CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH
570a3f18529Syork	mtspr	MAS7,r10
571a3f18529Syork#else
572a47a12beSStefan Roese	lis     r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
573a47a12beSStefan Roese	ori     r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
574a3f18529Syork#endif
575a47a12beSStefan Roese
576a47a12beSStefan Roese	mtspr   MAS0,r6
577a47a12beSStefan Roese	mtspr   MAS1,r7
578a47a12beSStefan Roese	mtspr   MAS2,r8
579a47a12beSStefan Roese	mtspr   MAS3,r9
580a47a12beSStefan Roese	isync
581a47a12beSStefan Roese	msync
582a47a12beSStefan Roese	tlbwe
583a47a12beSStefan Roese
584a47a12beSStefan Roese	lis	r6,MSR_IS|MSR_DS@h
585a47a12beSStefan Roese	ori	r6,r6,MSR_IS|MSR_DS@l
586a47a12beSStefan Roese	lis	r7,switch_as@h
587a47a12beSStefan Roese	ori	r7,r7,switch_as@l
588a47a12beSStefan Roese
589a47a12beSStefan Roese	mtspr	SPRN_SRR0,r7
590a47a12beSStefan Roese	mtspr	SPRN_SRR1,r6
591a47a12beSStefan Roese	rfi
592a47a12beSStefan Roese
593a47a12beSStefan Roeseswitch_as:
594a47a12beSStefan Roese/* L1 DCache is used for initial RAM */
595a47a12beSStefan Roese
596a47a12beSStefan Roese	/* Allocate Initial RAM in data cache.
597a47a12beSStefan Roese	 */
598a47a12beSStefan Roese	lis	r3,CONFIG_SYS_INIT_RAM_ADDR@h
599a47a12beSStefan Roese	ori	r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
600a47a12beSStefan Roese	mfspr	r2, L1CFG0
601a47a12beSStefan Roese	andi.	r2, r2, 0x1ff
602a47a12beSStefan Roese	/* cache size * 1024 / (2 * L1 line size) */
603a47a12beSStefan Roese	slwi	r2, r2, (10 - 1 - L1_CACHE_SHIFT)
604a47a12beSStefan Roese	mtctr	r2
605a47a12beSStefan Roese	li	r0,0
606a47a12beSStefan Roese1:
607a47a12beSStefan Roese	dcbz	r0,r3
608a47a12beSStefan Roese	dcbtls	0,r0,r3
609a47a12beSStefan Roese	addi	r3,r3,CONFIG_SYS_CACHELINE_SIZE
610a47a12beSStefan Roese	bdnz	1b
611a47a12beSStefan Roese
612a47a12beSStefan Roese	/* Jump out the last 4K page and continue to 'normal' start */
613a47a12beSStefan Roese#ifdef CONFIG_SYS_RAMBOOT
614a47a12beSStefan Roese	b	_start_cont
615a47a12beSStefan Roese#else
616a47a12beSStefan Roese	/* Calculate absolute address in FLASH and jump there		*/
617a47a12beSStefan Roese	/*--------------------------------------------------------------*/
618a47a12beSStefan Roese	lis	r3,CONFIG_SYS_MONITOR_BASE@h
619a47a12beSStefan Roese	ori	r3,r3,CONFIG_SYS_MONITOR_BASE@l
620a47a12beSStefan Roese	addi	r3,r3,_start_cont - _start + _START_OFFSET
621a47a12beSStefan Roese	mtlr	r3
622a47a12beSStefan Roese	blr
623a47a12beSStefan Roese#endif
624a47a12beSStefan Roese
625a47a12beSStefan Roese	.text
626a47a12beSStefan Roese	.globl	_start
627a47a12beSStefan Roese_start:
628a47a12beSStefan Roese	.long	0x27051956		/* U-BOOT Magic Number */
629a47a12beSStefan Roese	.globl	version_string
630a47a12beSStefan Roeseversion_string:
63109c2e90cSAndreas Bießmann	.ascii U_BOOT_VERSION_STRING, "\0"
632a47a12beSStefan Roese
633a47a12beSStefan Roese	.align	4
634a47a12beSStefan Roese	.globl	_start_cont
635a47a12beSStefan Roese_start_cont:
636a47a12beSStefan Roese	/* Setup the stack in initial RAM,could be L2-as-SRAM or L1 dcache*/
637a47a12beSStefan Roese	lis	r1,CONFIG_SYS_INIT_RAM_ADDR@h
638a47a12beSStefan Roese	ori	r1,r1,CONFIG_SYS_INIT_SP_OFFSET@l
639a47a12beSStefan Roese
640a47a12beSStefan Roese	li	r0,0
641a47a12beSStefan Roese	stwu	r0,-4(r1)
642a47a12beSStefan Roese	stwu	r0,-4(r1)		/* Terminate call chain */
643a47a12beSStefan Roese
644a47a12beSStefan Roese	stwu	r1,-8(r1)		/* Save back chain and move SP */
645a47a12beSStefan Roese	lis	r0,RESET_VECTOR@h	/* Address of reset vector */
646a47a12beSStefan Roese	ori	r0,r0,RESET_VECTOR@l
647a47a12beSStefan Roese	stwu	r1,-8(r1)		/* Save back chain and move SP */
648a47a12beSStefan Roese	stw	r0,+12(r1)		/* Save return addr (underflow vect) */
649a47a12beSStefan Roese
650a47a12beSStefan Roese	GET_GOT
651a47a12beSStefan Roese	bl	cpu_init_early_f
652a47a12beSStefan Roese
653a47a12beSStefan Roese	/* switch back to AS = 0 */
654a47a12beSStefan Roese	lis	r3,(MSR_CE|MSR_ME|MSR_DE)@h
655a47a12beSStefan Roese	ori	r3,r3,(MSR_CE|MSR_ME|MSR_DE)@l
656a47a12beSStefan Roese	mtmsr	r3
657a47a12beSStefan Roese	isync
658a47a12beSStefan Roese
659a47a12beSStefan Roese	bl	cpu_init_f
660a47a12beSStefan Roese	bl	board_init_f
661a47a12beSStefan Roese	isync
662a47a12beSStefan Roese
66352ebd9c1SPeter Tyser	/* NOTREACHED - board_init_f() does not return */
66452ebd9c1SPeter Tyser
665a47a12beSStefan Roese#ifndef CONFIG_NAND_SPL
666a47a12beSStefan Roese	. = EXC_OFF_SYS_RESET
667a47a12beSStefan Roese	.globl	_start_of_vectors
668a47a12beSStefan Roese_start_of_vectors:
669a47a12beSStefan Roese
670a47a12beSStefan Roese/* Critical input. */
671a47a12beSStefan Roese	CRIT_EXCEPTION(0x0100, CriticalInput, CritcalInputException)
672a47a12beSStefan Roese
673a47a12beSStefan Roese/* Machine check */
674a47a12beSStefan Roese	MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException)
675a47a12beSStefan Roese
676a47a12beSStefan Roese/* Data Storage exception. */
677a47a12beSStefan Roese	STD_EXCEPTION(0x0300, DataStorage, UnknownException)
678a47a12beSStefan Roese
679a47a12beSStefan Roese/* Instruction Storage exception. */
680a47a12beSStefan Roese	STD_EXCEPTION(0x0400, InstStorage, UnknownException)
681a47a12beSStefan Roese
682a47a12beSStefan Roese/* External Interrupt exception. */
683a47a12beSStefan Roese	STD_EXCEPTION(0x0500, ExtInterrupt, ExtIntException)
684a47a12beSStefan Roese
685a47a12beSStefan Roese/* Alignment exception. */
686a47a12beSStefan Roese	. = 0x0600
687a47a12beSStefan RoeseAlignment:
688a47a12beSStefan Roese	EXCEPTION_PROLOG(SRR0, SRR1)
689a47a12beSStefan Roese	mfspr	r4,DAR
690a47a12beSStefan Roese	stw	r4,_DAR(r21)
691a47a12beSStefan Roese	mfspr	r5,DSISR
692a47a12beSStefan Roese	stw	r5,_DSISR(r21)
693a47a12beSStefan Roese	addi	r3,r1,STACK_FRAME_OVERHEAD
694a47a12beSStefan Roese	EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
695a47a12beSStefan Roese
696a47a12beSStefan Roese/* Program check exception */
697a47a12beSStefan Roese	. = 0x0700
698a47a12beSStefan RoeseProgramCheck:
699a47a12beSStefan Roese	EXCEPTION_PROLOG(SRR0, SRR1)
700a47a12beSStefan Roese	addi	r3,r1,STACK_FRAME_OVERHEAD
701a47a12beSStefan Roese	EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
702a47a12beSStefan Roese		MSR_KERNEL, COPY_EE)
703a47a12beSStefan Roese
704a47a12beSStefan Roese	/* No FPU on MPC85xx.  This exception is not supposed to happen.
705a47a12beSStefan Roese	*/
706a47a12beSStefan Roese	STD_EXCEPTION(0x0800, FPUnavailable, UnknownException)
707a47a12beSStefan Roese
708a47a12beSStefan Roese	. = 0x0900
709a47a12beSStefan Roese/*
710a47a12beSStefan Roese * r0 - SYSCALL number
711a47a12beSStefan Roese * r3-... arguments
712a47a12beSStefan Roese */
713a47a12beSStefan RoeseSystemCall:
714a47a12beSStefan Roese	addis	r11,r0,0	/* get functions table addr */
715a47a12beSStefan Roese	ori	r11,r11,0	/* Note: this code is patched in trap_init */
716a47a12beSStefan Roese	addis	r12,r0,0	/* get number of functions */
717a47a12beSStefan Roese	ori	r12,r12,0
718a47a12beSStefan Roese
719a47a12beSStefan Roese	cmplw	0,r0,r12
720a47a12beSStefan Roese	bge	1f
721a47a12beSStefan Roese
722a47a12beSStefan Roese	rlwinm	r0,r0,2,0,31	/* fn_addr = fn_tbl[r0] */
723a47a12beSStefan Roese	add	r11,r11,r0
724a47a12beSStefan Roese	lwz	r11,0(r11)
725a47a12beSStefan Roese
726a47a12beSStefan Roese	li	r20,0xd00-4	/* Get stack pointer */
727a47a12beSStefan Roese	lwz	r12,0(r20)
728a47a12beSStefan Roese	subi	r12,r12,12	/* Adjust stack pointer */
729a47a12beSStefan Roese	li	r0,0xc00+_end_back-SystemCall
730a47a12beSStefan Roese	cmplw	0,r0,r12	/* Check stack overflow */
731a47a12beSStefan Roese	bgt	1f
732a47a12beSStefan Roese	stw	r12,0(r20)
733a47a12beSStefan Roese
734a47a12beSStefan Roese	mflr	r0
735a47a12beSStefan Roese	stw	r0,0(r12)
736a47a12beSStefan Roese	mfspr	r0,SRR0
737a47a12beSStefan Roese	stw	r0,4(r12)
738a47a12beSStefan Roese	mfspr	r0,SRR1
739a47a12beSStefan Roese	stw	r0,8(r12)
740a47a12beSStefan Roese
741a47a12beSStefan Roese	li	r12,0xc00+_back-SystemCall
742a47a12beSStefan Roese	mtlr	r12
743a47a12beSStefan Roese	mtspr	SRR0,r11
744a47a12beSStefan Roese
745a47a12beSStefan Roese1:	SYNC
746a47a12beSStefan Roese	rfi
747a47a12beSStefan Roese_back:
748a47a12beSStefan Roese
749a47a12beSStefan Roese	mfmsr	r11			/* Disable interrupts */
750a47a12beSStefan Roese	li	r12,0
751a47a12beSStefan Roese	ori	r12,r12,MSR_EE
752a47a12beSStefan Roese	andc	r11,r11,r12
753a47a12beSStefan Roese	SYNC				/* Some chip revs need this... */
754a47a12beSStefan Roese	mtmsr	r11
755a47a12beSStefan Roese	SYNC
756a47a12beSStefan Roese
757a47a12beSStefan Roese	li	r12,0xd00-4		/* restore regs */
758a47a12beSStefan Roese	lwz	r12,0(r12)
759a47a12beSStefan Roese
760a47a12beSStefan Roese	lwz	r11,0(r12)
761a47a12beSStefan Roese	mtlr	r11
762a47a12beSStefan Roese	lwz	r11,4(r12)
763a47a12beSStefan Roese	mtspr	SRR0,r11
764a47a12beSStefan Roese	lwz	r11,8(r12)
765a47a12beSStefan Roese	mtspr	SRR1,r11
766a47a12beSStefan Roese
767a47a12beSStefan Roese	addi	r12,r12,12		/* Adjust stack pointer */
768a47a12beSStefan Roese	li	r20,0xd00-4
769a47a12beSStefan Roese	stw	r12,0(r20)
770a47a12beSStefan Roese
771a47a12beSStefan Roese	SYNC
772a47a12beSStefan Roese	rfi
773a47a12beSStefan Roese_end_back:
774a47a12beSStefan Roese
775a47a12beSStefan Roese	STD_EXCEPTION(0x0a00, Decrementer, timer_interrupt)
776a47a12beSStefan Roese	STD_EXCEPTION(0x0b00, IntervalTimer, UnknownException)
777a47a12beSStefan Roese	STD_EXCEPTION(0x0c00, WatchdogTimer, UnknownException)
778a47a12beSStefan Roese
779a47a12beSStefan Roese	STD_EXCEPTION(0x0d00, DataTLBError, UnknownException)
780a47a12beSStefan Roese	STD_EXCEPTION(0x0e00, InstructionTLBError, UnknownException)
781a47a12beSStefan Roese
782a47a12beSStefan Roese	CRIT_EXCEPTION(0x0f00, DebugBreakpoint, DebugException )
783a47a12beSStefan Roese
784a47a12beSStefan Roese	.globl	_end_of_vectors
785a47a12beSStefan Roese_end_of_vectors:
786a47a12beSStefan Roese
787a47a12beSStefan Roese
788a47a12beSStefan Roese	. = . + (0x100 - ( . & 0xff ))	/* align for debug */
789a47a12beSStefan Roese
790a47a12beSStefan Roese/*
791a47a12beSStefan Roese * This code finishes saving the registers to the exception frame
792a47a12beSStefan Roese * and jumps to the appropriate handler for the exception.
793a47a12beSStefan Roese * Register r21 is pointer into trap frame, r1 has new stack pointer.
794a47a12beSStefan Roese */
795a47a12beSStefan Roese	.globl	transfer_to_handler
796a47a12beSStefan Roesetransfer_to_handler:
797a47a12beSStefan Roese	stw	r22,_NIP(r21)
798a47a12beSStefan Roese	lis	r22,MSR_POW@h
799a47a12beSStefan Roese	andc	r23,r23,r22
800a47a12beSStefan Roese	stw	r23,_MSR(r21)
801a47a12beSStefan Roese	SAVE_GPR(7, r21)
802a47a12beSStefan Roese	SAVE_4GPRS(8, r21)
803a47a12beSStefan Roese	SAVE_8GPRS(12, r21)
804a47a12beSStefan Roese	SAVE_8GPRS(24, r21)
805a47a12beSStefan Roese
806a47a12beSStefan Roese	mflr	r23
807a47a12beSStefan Roese	andi.	r24,r23,0x3f00		/* get vector offset */
808a47a12beSStefan Roese	stw	r24,TRAP(r21)
809a47a12beSStefan Roese	li	r22,0
810a47a12beSStefan Roese	stw	r22,RESULT(r21)
811a47a12beSStefan Roese	mtspr	SPRG2,r22		/* r1 is now kernel sp */
812a47a12beSStefan Roese
813a47a12beSStefan Roese	lwz	r24,0(r23)		/* virtual address of handler */
814a47a12beSStefan Roese	lwz	r23,4(r23)		/* where to go when done */
815a47a12beSStefan Roese	mtspr	SRR0,r24
816a47a12beSStefan Roese	mtspr	SRR1,r20
817a47a12beSStefan Roese	mtlr	r23
818a47a12beSStefan Roese	SYNC
819a47a12beSStefan Roese	rfi				/* jump to handler, enable MMU */
820a47a12beSStefan Roese
821a47a12beSStefan Roeseint_return:
822a47a12beSStefan Roese	mfmsr	r28		/* Disable interrupts */
823a47a12beSStefan Roese	li	r4,0
824a47a12beSStefan Roese	ori	r4,r4,MSR_EE
825a47a12beSStefan Roese	andc	r28,r28,r4
826a47a12beSStefan Roese	SYNC			/* Some chip revs need this... */
827a47a12beSStefan Roese	mtmsr	r28
828a47a12beSStefan Roese	SYNC
829a47a12beSStefan Roese	lwz	r2,_CTR(r1)
830a47a12beSStefan Roese	lwz	r0,_LINK(r1)
831a47a12beSStefan Roese	mtctr	r2
832a47a12beSStefan Roese	mtlr	r0
833a47a12beSStefan Roese	lwz	r2,_XER(r1)
834a47a12beSStefan Roese	lwz	r0,_CCR(r1)
835a47a12beSStefan Roese	mtspr	XER,r2
836a47a12beSStefan Roese	mtcrf	0xFF,r0
837a47a12beSStefan Roese	REST_10GPRS(3, r1)
838a47a12beSStefan Roese	REST_10GPRS(13, r1)
839a47a12beSStefan Roese	REST_8GPRS(23, r1)
840a47a12beSStefan Roese	REST_GPR(31, r1)
841a47a12beSStefan Roese	lwz	r2,_NIP(r1)	/* Restore environment */
842a47a12beSStefan Roese	lwz	r0,_MSR(r1)
843a47a12beSStefan Roese	mtspr	SRR0,r2
844a47a12beSStefan Roese	mtspr	SRR1,r0
845a47a12beSStefan Roese	lwz	r0,GPR0(r1)
846a47a12beSStefan Roese	lwz	r2,GPR2(r1)
847a47a12beSStefan Roese	lwz	r1,GPR1(r1)
848a47a12beSStefan Roese	SYNC
849a47a12beSStefan Roese	rfi
850a47a12beSStefan Roese
851a47a12beSStefan Roesecrit_return:
852a47a12beSStefan Roese	mfmsr	r28		/* Disable interrupts */
853a47a12beSStefan Roese	li	r4,0
854a47a12beSStefan Roese	ori	r4,r4,MSR_EE
855a47a12beSStefan Roese	andc	r28,r28,r4
856a47a12beSStefan Roese	SYNC			/* Some chip revs need this... */
857a47a12beSStefan Roese	mtmsr	r28
858a47a12beSStefan Roese	SYNC
859a47a12beSStefan Roese	lwz	r2,_CTR(r1)
860a47a12beSStefan Roese	lwz	r0,_LINK(r1)
861a47a12beSStefan Roese	mtctr	r2
862a47a12beSStefan Roese	mtlr	r0
863a47a12beSStefan Roese	lwz	r2,_XER(r1)
864a47a12beSStefan Roese	lwz	r0,_CCR(r1)
865a47a12beSStefan Roese	mtspr	XER,r2
866a47a12beSStefan Roese	mtcrf	0xFF,r0
867a47a12beSStefan Roese	REST_10GPRS(3, r1)
868a47a12beSStefan Roese	REST_10GPRS(13, r1)
869a47a12beSStefan Roese	REST_8GPRS(23, r1)
870a47a12beSStefan Roese	REST_GPR(31, r1)
871a47a12beSStefan Roese	lwz	r2,_NIP(r1)	/* Restore environment */
872a47a12beSStefan Roese	lwz	r0,_MSR(r1)
873a47a12beSStefan Roese	mtspr	SPRN_CSRR0,r2
874a47a12beSStefan Roese	mtspr	SPRN_CSRR1,r0
875a47a12beSStefan Roese	lwz	r0,GPR0(r1)
876a47a12beSStefan Roese	lwz	r2,GPR2(r1)
877a47a12beSStefan Roese	lwz	r1,GPR1(r1)
878a47a12beSStefan Roese	SYNC
879a47a12beSStefan Roese	rfci
880a47a12beSStefan Roese
881a47a12beSStefan Roesemck_return:
882a47a12beSStefan Roese	mfmsr	r28		/* Disable interrupts */
883a47a12beSStefan Roese	li	r4,0
884a47a12beSStefan Roese	ori	r4,r4,MSR_EE
885a47a12beSStefan Roese	andc	r28,r28,r4
886a47a12beSStefan Roese	SYNC			/* Some chip revs need this... */
887a47a12beSStefan Roese	mtmsr	r28
888a47a12beSStefan Roese	SYNC
889a47a12beSStefan Roese	lwz	r2,_CTR(r1)
890a47a12beSStefan Roese	lwz	r0,_LINK(r1)
891a47a12beSStefan Roese	mtctr	r2
892a47a12beSStefan Roese	mtlr	r0
893a47a12beSStefan Roese	lwz	r2,_XER(r1)
894a47a12beSStefan Roese	lwz	r0,_CCR(r1)
895a47a12beSStefan Roese	mtspr	XER,r2
896a47a12beSStefan Roese	mtcrf	0xFF,r0
897a47a12beSStefan Roese	REST_10GPRS(3, r1)
898a47a12beSStefan Roese	REST_10GPRS(13, r1)
899a47a12beSStefan Roese	REST_8GPRS(23, r1)
900a47a12beSStefan Roese	REST_GPR(31, r1)
901a47a12beSStefan Roese	lwz	r2,_NIP(r1)	/* Restore environment */
902a47a12beSStefan Roese	lwz	r0,_MSR(r1)
903a47a12beSStefan Roese	mtspr	SPRN_MCSRR0,r2
904a47a12beSStefan Roese	mtspr	SPRN_MCSRR1,r0
905a47a12beSStefan Roese	lwz	r0,GPR0(r1)
906a47a12beSStefan Roese	lwz	r2,GPR2(r1)
907a47a12beSStefan Roese	lwz	r1,GPR1(r1)
908a47a12beSStefan Roese	SYNC
909a47a12beSStefan Roese	rfmci
910a47a12beSStefan Roese
911a47a12beSStefan Roese/* Cache functions.
912a47a12beSStefan Roese*/
9130a9fe8eeSMatthew McClintock.globl flush_icache
9140a9fe8eeSMatthew McClintockflush_icache:
915a47a12beSStefan Roese.globl invalidate_icache
916a47a12beSStefan Roeseinvalidate_icache:
917a47a12beSStefan Roese	mfspr	r0,L1CSR1
918a47a12beSStefan Roese	ori	r0,r0,L1CSR1_ICFI
919a47a12beSStefan Roese	msync
920a47a12beSStefan Roese	isync
921a47a12beSStefan Roese	mtspr	L1CSR1,r0
922a47a12beSStefan Roese	isync
923a47a12beSStefan Roese	blr				/* entire I cache */
924a47a12beSStefan Roese
925a47a12beSStefan Roese.globl invalidate_dcache
926a47a12beSStefan Roeseinvalidate_dcache:
927a47a12beSStefan Roese	mfspr	r0,L1CSR0
928a47a12beSStefan Roese	ori	r0,r0,L1CSR0_DCFI
929a47a12beSStefan Roese	msync
930a47a12beSStefan Roese	isync
931a47a12beSStefan Roese	mtspr	L1CSR0,r0
932a47a12beSStefan Roese	isync
933a47a12beSStefan Roese	blr
934a47a12beSStefan Roese
935a47a12beSStefan Roese	.globl	icache_enable
936a47a12beSStefan Roeseicache_enable:
937a47a12beSStefan Roese	mflr	r8
938a47a12beSStefan Roese	bl	invalidate_icache
939a47a12beSStefan Roese	mtlr	r8
940a47a12beSStefan Roese	isync
941a47a12beSStefan Roese	mfspr	r4,L1CSR1
942a47a12beSStefan Roese	ori	r4,r4,0x0001
943a47a12beSStefan Roese	oris	r4,r4,0x0001
944a47a12beSStefan Roese	mtspr	L1CSR1,r4
945a47a12beSStefan Roese	isync
946a47a12beSStefan Roese	blr
947a47a12beSStefan Roese
948a47a12beSStefan Roese	.globl	icache_disable
949a47a12beSStefan Roeseicache_disable:
950a47a12beSStefan Roese	mfspr	r0,L1CSR1
951a47a12beSStefan Roese	lis	r3,0
952a47a12beSStefan Roese	ori	r3,r3,L1CSR1_ICE
953a47a12beSStefan Roese	andc	r0,r0,r3
954a47a12beSStefan Roese	mtspr	L1CSR1,r0
955a47a12beSStefan Roese	isync
956a47a12beSStefan Roese	blr
957a47a12beSStefan Roese
958a47a12beSStefan Roese	.globl	icache_status
959a47a12beSStefan Roeseicache_status:
960a47a12beSStefan Roese	mfspr	r3,L1CSR1
961a47a12beSStefan Roese	andi.	r3,r3,L1CSR1_ICE
962a47a12beSStefan Roese	blr
963a47a12beSStefan Roese
964a47a12beSStefan Roese	.globl	dcache_enable
965a47a12beSStefan Roesedcache_enable:
966a47a12beSStefan Roese	mflr	r8
967a47a12beSStefan Roese	bl	invalidate_dcache
968a47a12beSStefan Roese	mtlr	r8
969a47a12beSStefan Roese	isync
970a47a12beSStefan Roese	mfspr	r0,L1CSR0
971a47a12beSStefan Roese	ori	r0,r0,0x0001
972a47a12beSStefan Roese	oris	r0,r0,0x0001
973a47a12beSStefan Roese	msync
974a47a12beSStefan Roese	isync
975a47a12beSStefan Roese	mtspr	L1CSR0,r0
976a47a12beSStefan Roese	isync
977a47a12beSStefan Roese	blr
978a47a12beSStefan Roese
979a47a12beSStefan Roese	.globl	dcache_disable
980a47a12beSStefan Roesedcache_disable:
981a47a12beSStefan Roese	mfspr	r3,L1CSR0
982a47a12beSStefan Roese	lis	r4,0
983a47a12beSStefan Roese	ori	r4,r4,L1CSR0_DCE
984a47a12beSStefan Roese	andc	r3,r3,r4
98545a68135SKumar Gala	mtspr	L1CSR0,r3
986a47a12beSStefan Roese	isync
987a47a12beSStefan Roese	blr
988a47a12beSStefan Roese
989a47a12beSStefan Roese	.globl	dcache_status
990a47a12beSStefan Roesedcache_status:
991a47a12beSStefan Roese	mfspr	r3,L1CSR0
992a47a12beSStefan Roese	andi.	r3,r3,L1CSR0_DCE
993a47a12beSStefan Roese	blr
994a47a12beSStefan Roese
995a47a12beSStefan Roese	.globl get_pir
996a47a12beSStefan Roeseget_pir:
997a47a12beSStefan Roese	mfspr	r3,PIR
998a47a12beSStefan Roese	blr
999a47a12beSStefan Roese
1000a47a12beSStefan Roese	.globl get_pvr
1001a47a12beSStefan Roeseget_pvr:
1002a47a12beSStefan Roese	mfspr	r3,PVR
1003a47a12beSStefan Roese	blr
1004a47a12beSStefan Roese
1005a47a12beSStefan Roese	.globl get_svr
1006a47a12beSStefan Roeseget_svr:
1007a47a12beSStefan Roese	mfspr	r3,SVR
1008a47a12beSStefan Roese	blr
1009a47a12beSStefan Roese
1010a47a12beSStefan Roese	.globl wr_tcr
1011a47a12beSStefan Roesewr_tcr:
1012a47a12beSStefan Roese	mtspr	TCR,r3
1013a47a12beSStefan Roese	blr
1014a47a12beSStefan Roese
1015a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1016a47a12beSStefan Roese/* Function:	 in8 */
1017a47a12beSStefan Roese/* Description:	 Input 8 bits */
1018a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1019a47a12beSStefan Roese	.globl	in8
1020a47a12beSStefan Roesein8:
1021a47a12beSStefan Roese	lbz	r3,0x0000(r3)
1022a47a12beSStefan Roese	blr
1023a47a12beSStefan Roese
1024a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1025a47a12beSStefan Roese/* Function:	 out8 */
1026a47a12beSStefan Roese/* Description:	 Output 8 bits */
1027a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1028a47a12beSStefan Roese	.globl	out8
1029a47a12beSStefan Roeseout8:
1030a47a12beSStefan Roese	stb	r4,0x0000(r3)
1031a47a12beSStefan Roese	sync
1032a47a12beSStefan Roese	blr
1033a47a12beSStefan Roese
1034a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1035a47a12beSStefan Roese/* Function:	 out16 */
1036a47a12beSStefan Roese/* Description:	 Output 16 bits */
1037a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1038a47a12beSStefan Roese	.globl	out16
1039a47a12beSStefan Roeseout16:
1040a47a12beSStefan Roese	sth	r4,0x0000(r3)
1041a47a12beSStefan Roese	sync
1042a47a12beSStefan Roese	blr
1043a47a12beSStefan Roese
1044a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1045a47a12beSStefan Roese/* Function:	 out16r */
1046a47a12beSStefan Roese/* Description:	 Byte reverse and output 16 bits */
1047a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1048a47a12beSStefan Roese	.globl	out16r
1049a47a12beSStefan Roeseout16r:
1050a47a12beSStefan Roese	sthbrx	r4,r0,r3
1051a47a12beSStefan Roese	sync
1052a47a12beSStefan Roese	blr
1053a47a12beSStefan Roese
1054a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1055a47a12beSStefan Roese/* Function:	 out32 */
1056a47a12beSStefan Roese/* Description:	 Output 32 bits */
1057a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1058a47a12beSStefan Roese	.globl	out32
1059a47a12beSStefan Roeseout32:
1060a47a12beSStefan Roese	stw	r4,0x0000(r3)
1061a47a12beSStefan Roese	sync
1062a47a12beSStefan Roese	blr
1063a47a12beSStefan Roese
1064a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1065a47a12beSStefan Roese/* Function:	 out32r */
1066a47a12beSStefan Roese/* Description:	 Byte reverse and output 32 bits */
1067a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1068a47a12beSStefan Roese	.globl	out32r
1069a47a12beSStefan Roeseout32r:
1070a47a12beSStefan Roese	stwbrx	r4,r0,r3
1071a47a12beSStefan Roese	sync
1072a47a12beSStefan Roese	blr
1073a47a12beSStefan Roese
1074a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1075a47a12beSStefan Roese/* Function:	 in16 */
1076a47a12beSStefan Roese/* Description:	 Input 16 bits */
1077a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1078a47a12beSStefan Roese	.globl	in16
1079a47a12beSStefan Roesein16:
1080a47a12beSStefan Roese	lhz	r3,0x0000(r3)
1081a47a12beSStefan Roese	blr
1082a47a12beSStefan Roese
1083a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1084a47a12beSStefan Roese/* Function:	 in16r */
1085a47a12beSStefan Roese/* Description:	 Input 16 bits and byte reverse */
1086a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1087a47a12beSStefan Roese	.globl	in16r
1088a47a12beSStefan Roesein16r:
1089a47a12beSStefan Roese	lhbrx	r3,r0,r3
1090a47a12beSStefan Roese	blr
1091a47a12beSStefan Roese
1092a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1093a47a12beSStefan Roese/* Function:	 in32 */
1094a47a12beSStefan Roese/* Description:	 Input 32 bits */
1095a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1096a47a12beSStefan Roese	.globl	in32
1097a47a12beSStefan Roesein32:
1098a47a12beSStefan Roese	lwz	3,0x0000(3)
1099a47a12beSStefan Roese	blr
1100a47a12beSStefan Roese
1101a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1102a47a12beSStefan Roese/* Function:	 in32r */
1103a47a12beSStefan Roese/* Description:	 Input 32 bits and byte reverse */
1104a47a12beSStefan Roese/*------------------------------------------------------------------------------- */
1105a47a12beSStefan Roese	.globl	in32r
1106a47a12beSStefan Roesein32r:
1107a47a12beSStefan Roese	lwbrx	r3,r0,r3
1108a47a12beSStefan Roese	blr
1109a47a12beSStefan Roese#endif  /* !CONFIG_NAND_SPL */
1110a47a12beSStefan Roese
1111a47a12beSStefan Roese/*------------------------------------------------------------------------------*/
1112a47a12beSStefan Roese
1113a47a12beSStefan Roese/*
1114a47a12beSStefan Roese * void write_tlb(mas0, mas1, mas2, mas3, mas7)
1115a47a12beSStefan Roese */
1116a47a12beSStefan Roese	.globl	write_tlb
1117a47a12beSStefan Roesewrite_tlb:
1118a47a12beSStefan Roese	mtspr	MAS0,r3
1119a47a12beSStefan Roese	mtspr	MAS1,r4
1120a47a12beSStefan Roese	mtspr	MAS2,r5
1121a47a12beSStefan Roese	mtspr	MAS3,r6
1122a47a12beSStefan Roese#ifdef CONFIG_ENABLE_36BIT_PHYS
1123a47a12beSStefan Roese	mtspr	MAS7,r7
1124a47a12beSStefan Roese#endif
1125a47a12beSStefan Roese	li	r3,0
1126a47a12beSStefan Roese#ifdef CONFIG_SYS_BOOK3E_HV
1127a47a12beSStefan Roese	mtspr	MAS8,r3
1128a47a12beSStefan Roese#endif
1129a47a12beSStefan Roese	isync
1130a47a12beSStefan Roese	tlbwe
1131a47a12beSStefan Roese	msync
1132a47a12beSStefan Roese	isync
1133a47a12beSStefan Roese	blr
1134a47a12beSStefan Roese
1135a47a12beSStefan Roese/*
1136a47a12beSStefan Roese * void relocate_code (addr_sp, gd, addr_moni)
1137a47a12beSStefan Roese *
1138a47a12beSStefan Roese * This "function" does not return, instead it continues in RAM
1139a47a12beSStefan Roese * after relocating the monitor code.
1140a47a12beSStefan Roese *
1141a47a12beSStefan Roese * r3 = dest
1142a47a12beSStefan Roese * r4 = src
1143a47a12beSStefan Roese * r5 = length in bytes
1144a47a12beSStefan Roese * r6 = cachelinesize
1145a47a12beSStefan Roese */
1146a47a12beSStefan Roese	.globl	relocate_code
1147a47a12beSStefan Roeserelocate_code:
1148a47a12beSStefan Roese	mr	r1,r3		/* Set new stack pointer		*/
1149a47a12beSStefan Roese	mr	r9,r4		/* Save copy of Init Data pointer	*/
1150a47a12beSStefan Roese	mr	r10,r5		/* Save copy of Destination Address	*/
1151a47a12beSStefan Roese
1152a47a12beSStefan Roese	GET_GOT
1153a47a12beSStefan Roese	mr	r3,r5				/* Destination Address	*/
1154a47a12beSStefan Roese	lis	r4,CONFIG_SYS_MONITOR_BASE@h		/* Source      Address	*/
1155a47a12beSStefan Roese	ori	r4,r4,CONFIG_SYS_MONITOR_BASE@l
1156a47a12beSStefan Roese	lwz	r5,GOT(__init_end)
1157a47a12beSStefan Roese	sub	r5,r5,r4
1158a47a12beSStefan Roese	li	r6,CONFIG_SYS_CACHELINE_SIZE		/* Cache Line Size	*/
1159a47a12beSStefan Roese
1160a47a12beSStefan Roese	/*
1161a47a12beSStefan Roese	 * Fix GOT pointer:
1162a47a12beSStefan Roese	 *
1163a47a12beSStefan Roese	 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
1164a47a12beSStefan Roese	 *
1165a47a12beSStefan Roese	 * Offset:
1166a47a12beSStefan Roese	 */
1167a47a12beSStefan Roese	sub	r15,r10,r4
1168a47a12beSStefan Roese
1169a47a12beSStefan Roese	/* First our own GOT */
1170a47a12beSStefan Roese	add	r12,r12,r15
1171a47a12beSStefan Roese	/* the the one used by the C code */
1172a47a12beSStefan Roese	add	r30,r30,r15
1173a47a12beSStefan Roese
1174a47a12beSStefan Roese	/*
1175a47a12beSStefan Roese	 * Now relocate code
1176a47a12beSStefan Roese	 */
1177a47a12beSStefan Roese
1178a47a12beSStefan Roese	cmplw	cr1,r3,r4
1179a47a12beSStefan Roese	addi	r0,r5,3
1180a47a12beSStefan Roese	srwi.	r0,r0,2
1181a47a12beSStefan Roese	beq	cr1,4f		/* In place copy is not necessary	*/
1182a47a12beSStefan Roese	beq	7f		/* Protect against 0 count		*/
1183a47a12beSStefan Roese	mtctr	r0
1184a47a12beSStefan Roese	bge	cr1,2f
1185a47a12beSStefan Roese
1186a47a12beSStefan Roese	la	r8,-4(r4)
1187a47a12beSStefan Roese	la	r7,-4(r3)
1188a47a12beSStefan Roese1:	lwzu	r0,4(r8)
1189a47a12beSStefan Roese	stwu	r0,4(r7)
1190a47a12beSStefan Roese	bdnz	1b
1191a47a12beSStefan Roese	b	4f
1192a47a12beSStefan Roese
1193a47a12beSStefan Roese2:	slwi	r0,r0,2
1194a47a12beSStefan Roese	add	r8,r4,r0
1195a47a12beSStefan Roese	add	r7,r3,r0
1196a47a12beSStefan Roese3:	lwzu	r0,-4(r8)
1197a47a12beSStefan Roese	stwu	r0,-4(r7)
1198a47a12beSStefan Roese	bdnz	3b
1199a47a12beSStefan Roese
1200a47a12beSStefan Roese/*
1201a47a12beSStefan Roese * Now flush the cache: note that we must start from a cache aligned
1202a47a12beSStefan Roese * address. Otherwise we might miss one cache line.
1203a47a12beSStefan Roese */
1204a47a12beSStefan Roese4:	cmpwi	r6,0
1205a47a12beSStefan Roese	add	r5,r3,r5
1206a47a12beSStefan Roese	beq	7f		/* Always flush prefetch queue in any case */
1207a47a12beSStefan Roese	subi	r0,r6,1
1208a47a12beSStefan Roese	andc	r3,r3,r0
1209a47a12beSStefan Roese	mr	r4,r3
1210a47a12beSStefan Roese5:	dcbst	0,r4
1211a47a12beSStefan Roese	add	r4,r4,r6
1212a47a12beSStefan Roese	cmplw	r4,r5
1213a47a12beSStefan Roese	blt	5b
1214a47a12beSStefan Roese	sync			/* Wait for all dcbst to complete on bus */
1215a47a12beSStefan Roese	mr	r4,r3
1216a47a12beSStefan Roese6:	icbi	0,r4
1217a47a12beSStefan Roese	add	r4,r4,r6
1218a47a12beSStefan Roese	cmplw	r4,r5
1219a47a12beSStefan Roese	blt	6b
1220a47a12beSStefan Roese7:	sync			/* Wait for all icbi to complete on bus */
1221a47a12beSStefan Roese	isync
1222a47a12beSStefan Roese
1223a47a12beSStefan Roese	/*
1224a47a12beSStefan Roese	 * Re-point the IVPR at RAM
1225a47a12beSStefan Roese	 */
1226a47a12beSStefan Roese	mtspr	IVPR,r10
1227a47a12beSStefan Roese
1228a47a12beSStefan Roese/*
1229a47a12beSStefan Roese * We are done. Do not return, instead branch to second part of board
1230a47a12beSStefan Roese * initialization, now running from RAM.
1231a47a12beSStefan Roese */
1232a47a12beSStefan Roese
1233a47a12beSStefan Roese	addi	r0,r10,in_ram - _start + _START_OFFSET
1234a47a12beSStefan Roese	mtlr	r0
1235a47a12beSStefan Roese	blr				/* NEVER RETURNS! */
1236a47a12beSStefan Roese	.globl	in_ram
1237a47a12beSStefan Roesein_ram:
1238a47a12beSStefan Roese
1239a47a12beSStefan Roese	/*
1240a47a12beSStefan Roese	 * Relocation Function, r12 point to got2+0x8000
1241a47a12beSStefan Roese	 *
1242a47a12beSStefan Roese	 * Adjust got2 pointers, no need to check for 0, this code
1243a47a12beSStefan Roese	 * already puts a few entries in the table.
1244a47a12beSStefan Roese	 */
1245a47a12beSStefan Roese	li	r0,__got2_entries@sectoff@l
1246a47a12beSStefan Roese	la	r3,GOT(_GOT2_TABLE_)
1247a47a12beSStefan Roese	lwz	r11,GOT(_GOT2_TABLE_)
1248a47a12beSStefan Roese	mtctr	r0
1249a47a12beSStefan Roese	sub	r11,r3,r11
1250a47a12beSStefan Roese	addi	r3,r3,-4
1251a47a12beSStefan Roese1:	lwzu	r0,4(r3)
1252a47a12beSStefan Roese	cmpwi	r0,0
1253a47a12beSStefan Roese	beq-	2f
1254a47a12beSStefan Roese	add	r0,r0,r11
1255a47a12beSStefan Roese	stw	r0,0(r3)
1256a47a12beSStefan Roese2:	bdnz	1b
1257a47a12beSStefan Roese
1258a47a12beSStefan Roese	/*
1259a47a12beSStefan Roese	 * Now adjust the fixups and the pointers to the fixups
1260a47a12beSStefan Roese	 * in case we need to move ourselves again.
1261a47a12beSStefan Roese	 */
1262a47a12beSStefan Roese	li	r0,__fixup_entries@sectoff@l
1263a47a12beSStefan Roese	lwz	r3,GOT(_FIXUP_TABLE_)
1264a47a12beSStefan Roese	cmpwi	r0,0
1265a47a12beSStefan Roese	mtctr	r0
1266a47a12beSStefan Roese	addi	r3,r3,-4
1267a47a12beSStefan Roese	beq	4f
1268a47a12beSStefan Roese3:	lwzu	r4,4(r3)
1269a47a12beSStefan Roese	lwzux	r0,r4,r11
1270d1e0b10aSJoakim Tjernlund	cmpwi	r0,0
1271a47a12beSStefan Roese	add	r0,r0,r11
127234bbf618SJoakim Tjernlund	stw	r4,0(r3)
1273d1e0b10aSJoakim Tjernlund	beq-	5f
1274a47a12beSStefan Roese	stw	r0,0(r4)
1275d1e0b10aSJoakim Tjernlund5:	bdnz	3b
1276a47a12beSStefan Roese4:
1277a47a12beSStefan Roeseclear_bss:
1278a47a12beSStefan Roese	/*
1279a47a12beSStefan Roese	 * Now clear BSS segment
1280a47a12beSStefan Roese	 */
1281a47a12beSStefan Roese	lwz	r3,GOT(__bss_start)
128244c6e659SPo-Yu Chuang	lwz	r4,GOT(__bss_end__)
1283a47a12beSStefan Roese
1284a47a12beSStefan Roese	cmplw	0,r3,r4
1285a47a12beSStefan Roese	beq	6f
1286a47a12beSStefan Roese
1287a47a12beSStefan Roese	li	r0,0
1288a47a12beSStefan Roese5:
1289a47a12beSStefan Roese	stw	r0,0(r3)
1290a47a12beSStefan Roese	addi	r3,r3,4
1291a47a12beSStefan Roese	cmplw	0,r3,r4
1292a47a12beSStefan Roese	bne	5b
1293a47a12beSStefan Roese6:
1294a47a12beSStefan Roese
1295a47a12beSStefan Roese	mr	r3,r9		/* Init Data pointer		*/
1296a47a12beSStefan Roese	mr	r4,r10		/* Destination Address		*/
1297a47a12beSStefan Roese	bl	board_init_r
1298a47a12beSStefan Roese
1299a47a12beSStefan Roese#ifndef CONFIG_NAND_SPL
1300a47a12beSStefan Roese	/*
1301a47a12beSStefan Roese	 * Copy exception vector code to low memory
1302a47a12beSStefan Roese	 *
1303a47a12beSStefan Roese	 * r3: dest_addr
1304a47a12beSStefan Roese	 * r7: source address, r8: end address, r9: target address
1305a47a12beSStefan Roese	 */
1306a47a12beSStefan Roese	.globl	trap_init
1307a47a12beSStefan Roesetrap_init:
1308a47a12beSStefan Roese	mflr	r4			/* save link register		*/
1309a47a12beSStefan Roese	GET_GOT
1310a47a12beSStefan Roese	lwz	r7,GOT(_start_of_vectors)
1311a47a12beSStefan Roese	lwz	r8,GOT(_end_of_vectors)
1312a47a12beSStefan Roese
1313a47a12beSStefan Roese	li	r9,0x100		/* reset vector always at 0x100 */
1314a47a12beSStefan Roese
1315a47a12beSStefan Roese	cmplw	0,r7,r8
1316a47a12beSStefan Roese	bgelr				/* return if r7>=r8 - just in case */
1317a47a12beSStefan Roese1:
1318a47a12beSStefan Roese	lwz	r0,0(r7)
1319a47a12beSStefan Roese	stw	r0,0(r9)
1320a47a12beSStefan Roese	addi	r7,r7,4
1321a47a12beSStefan Roese	addi	r9,r9,4
1322a47a12beSStefan Roese	cmplw	0,r7,r8
1323a47a12beSStefan Roese	bne	1b
1324a47a12beSStefan Roese
1325a47a12beSStefan Roese	/*
1326a47a12beSStefan Roese	 * relocate `hdlr' and `int_return' entries
1327a47a12beSStefan Roese	 */
1328a47a12beSStefan Roese	li	r7,.L_CriticalInput - _start + _START_OFFSET
1329a47a12beSStefan Roese	bl	trap_reloc
1330a47a12beSStefan Roese	li	r7,.L_MachineCheck - _start + _START_OFFSET
1331a47a12beSStefan Roese	bl	trap_reloc
1332a47a12beSStefan Roese	li	r7,.L_DataStorage - _start + _START_OFFSET
1333a47a12beSStefan Roese	bl	trap_reloc
1334a47a12beSStefan Roese	li	r7,.L_InstStorage - _start + _START_OFFSET
1335a47a12beSStefan Roese	bl	trap_reloc
1336a47a12beSStefan Roese	li	r7,.L_ExtInterrupt - _start + _START_OFFSET
1337a47a12beSStefan Roese	bl	trap_reloc
1338a47a12beSStefan Roese	li	r7,.L_Alignment - _start + _START_OFFSET
1339a47a12beSStefan Roese	bl	trap_reloc
1340a47a12beSStefan Roese	li	r7,.L_ProgramCheck - _start + _START_OFFSET
1341a47a12beSStefan Roese	bl	trap_reloc
1342a47a12beSStefan Roese	li	r7,.L_FPUnavailable - _start + _START_OFFSET
1343a47a12beSStefan Roese	bl	trap_reloc
1344a47a12beSStefan Roese	li	r7,.L_Decrementer - _start + _START_OFFSET
1345a47a12beSStefan Roese	bl	trap_reloc
1346a47a12beSStefan Roese	li	r7,.L_IntervalTimer - _start + _START_OFFSET
1347a47a12beSStefan Roese	li	r8,_end_of_vectors - _start + _START_OFFSET
1348a47a12beSStefan Roese2:
1349a47a12beSStefan Roese	bl	trap_reloc
1350a47a12beSStefan Roese	addi	r7,r7,0x100		/* next exception vector	*/
1351a47a12beSStefan Roese	cmplw	0,r7,r8
1352a47a12beSStefan Roese	blt	2b
1353a47a12beSStefan Roese
1354a47a12beSStefan Roese	lis	r7,0x0
1355a47a12beSStefan Roese	mtspr	IVPR,r7
1356a47a12beSStefan Roese
1357a47a12beSStefan Roese	mtlr	r4			/* restore link register	*/
1358a47a12beSStefan Roese	blr
1359a47a12beSStefan Roese
1360a47a12beSStefan Roese.globl unlock_ram_in_cache
1361a47a12beSStefan Roeseunlock_ram_in_cache:
1362a47a12beSStefan Roese	/* invalidate the INIT_RAM section */
1363a47a12beSStefan Roese	lis	r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@h
1364a47a12beSStefan Roese	ori	r3,r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@l
1365a47a12beSStefan Roese	mfspr	r4,L1CFG0
1366a47a12beSStefan Roese	andi.	r4,r4,0x1ff
1367a47a12beSStefan Roese	slwi	r4,r4,(10 - 1 - L1_CACHE_SHIFT)
1368a47a12beSStefan Roese	mtctr	r4
1369a47a12beSStefan Roese1:	dcbi	r0,r3
1370a47a12beSStefan Roese	addi	r3,r3,CONFIG_SYS_CACHELINE_SIZE
1371a47a12beSStefan Roese	bdnz	1b
1372a47a12beSStefan Roese	sync
1373a47a12beSStefan Roese
1374a47a12beSStefan Roese	/* Invalidate the TLB entries for the cache */
1375a47a12beSStefan Roese	lis	r3,CONFIG_SYS_INIT_RAM_ADDR@h
1376a47a12beSStefan Roese	ori	r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
1377a47a12beSStefan Roese	tlbivax	0,r3
1378a47a12beSStefan Roese	addi	r3,r3,0x1000
1379a47a12beSStefan Roese	tlbivax	0,r3
1380a47a12beSStefan Roese	addi	r3,r3,0x1000
1381a47a12beSStefan Roese	tlbivax	0,r3
1382a47a12beSStefan Roese	addi	r3,r3,0x1000
1383a47a12beSStefan Roese	tlbivax	0,r3
1384a47a12beSStefan Roese	isync
1385a47a12beSStefan Roese	blr
1386a47a12beSStefan Roese
1387a47a12beSStefan Roese.globl flush_dcache
1388a47a12beSStefan Roeseflush_dcache:
1389a47a12beSStefan Roese	mfspr	r3,SPRN_L1CFG0
1390a47a12beSStefan Roese
1391a47a12beSStefan Roese	rlwinm	r5,r3,9,3	/* Extract cache block size */
1392a47a12beSStefan Roese	twlgti	r5,1		/* Only 32 and 64 byte cache blocks
1393a47a12beSStefan Roese				 * are currently defined.
1394a47a12beSStefan Roese				 */
1395a47a12beSStefan Roese	li	r4,32
1396a47a12beSStefan Roese	subfic	r6,r5,2		/* r6 = log2(1KiB / cache block size) -
1397a47a12beSStefan Roese				 *      log2(number of ways)
1398a47a12beSStefan Roese				 */
1399a47a12beSStefan Roese	slw	r5,r4,r5	/* r5 = cache block size */
1400a47a12beSStefan Roese
1401a47a12beSStefan Roese	rlwinm	r7,r3,0,0xff	/* Extract number of KiB in the cache */
1402a47a12beSStefan Roese	mulli	r7,r7,13	/* An 8-way cache will require 13
1403a47a12beSStefan Roese				 * loads per set.
1404a47a12beSStefan Roese				 */
1405a47a12beSStefan Roese	slw	r7,r7,r6
1406a47a12beSStefan Roese
1407a47a12beSStefan Roese	/* save off HID0 and set DCFA */
1408a47a12beSStefan Roese	mfspr	r8,SPRN_HID0
1409a47a12beSStefan Roese	ori	r9,r8,HID0_DCFA@l
1410a47a12beSStefan Roese	mtspr	SPRN_HID0,r9
1411a47a12beSStefan Roese	isync
1412a47a12beSStefan Roese
1413a47a12beSStefan Roese	lis	r4,0
1414a47a12beSStefan Roese	mtctr	r7
1415a47a12beSStefan Roese
1416a47a12beSStefan Roese1:	lwz	r3,0(r4)	/* Load... */
1417a47a12beSStefan Roese	add	r4,r4,r5
1418a47a12beSStefan Roese	bdnz	1b
1419a47a12beSStefan Roese
1420a47a12beSStefan Roese	msync
1421a47a12beSStefan Roese	lis	r4,0
1422a47a12beSStefan Roese	mtctr	r7
1423a47a12beSStefan Roese
1424a47a12beSStefan Roese1:	dcbf	0,r4		/* ...and flush. */
1425a47a12beSStefan Roese	add	r4,r4,r5
1426a47a12beSStefan Roese	bdnz	1b
1427a47a12beSStefan Roese
1428a47a12beSStefan Roese	/* restore HID0 */
1429a47a12beSStefan Roese	mtspr	SPRN_HID0,r8
1430a47a12beSStefan Roese	isync
1431a47a12beSStefan Roese
1432a47a12beSStefan Roese	blr
1433a47a12beSStefan Roese
1434a47a12beSStefan Roese.globl setup_ivors
1435a47a12beSStefan Roesesetup_ivors:
1436a47a12beSStefan Roese
1437a47a12beSStefan Roese#include "fixed_ivor.S"
1438a47a12beSStefan Roese	blr
1439a47a12beSStefan Roese#endif /* !CONFIG_NAND_SPL */
1440