1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
20107f240SMasahiro Yamada /*
33e1b61deSMichal Simek * Copyright (c) 2013 - 2017 Xilinx Inc.
40107f240SMasahiro Yamada */
50107f240SMasahiro Yamada
60107f240SMasahiro Yamada #include <common.h>
70107f240SMasahiro Yamada #include <asm/io.h>
80107f240SMasahiro Yamada #include <malloc.h>
90107f240SMasahiro Yamada #include <asm/arch/hardware.h>
100107f240SMasahiro Yamada #include <asm/arch/sys_proto.h>
110107f240SMasahiro Yamada
120107f240SMasahiro Yamada #define SLCR_LOCK_MAGIC 0x767B
130107f240SMasahiro Yamada #define SLCR_UNLOCK_MAGIC 0xDF0D
140107f240SMasahiro Yamada
15cde28c81SMichal Simek #define SLCR_NAND_L2_SEL 0x10
16cde28c81SMichal Simek #define SLCR_NAND_L2_SEL_MASK 0x1F
17cde28c81SMichal Simek
180107f240SMasahiro Yamada #define SLCR_USB_L1_SEL 0x04
190107f240SMasahiro Yamada
200107f240SMasahiro Yamada #define SLCR_IDCODE_MASK 0x1F000
210107f240SMasahiro Yamada #define SLCR_IDCODE_SHIFT 12
220107f240SMasahiro Yamada
230107f240SMasahiro Yamada /*
240107f240SMasahiro Yamada * zynq_slcr_mio_get_status - Get the status of MIO peripheral.
250107f240SMasahiro Yamada *
260107f240SMasahiro Yamada * @peri_name: Name of the peripheral for checking MIO status
270107f240SMasahiro Yamada * @get_pins: Pointer to array of get pin for this peripheral
280107f240SMasahiro Yamada * @num_pins: Number of pins for this peripheral
290107f240SMasahiro Yamada * @mask: Mask value
300107f240SMasahiro Yamada * @check_val: Required check value to get the status of periph
310107f240SMasahiro Yamada */
320107f240SMasahiro Yamada struct zynq_slcr_mio_get_status {
330107f240SMasahiro Yamada const char *peri_name;
340107f240SMasahiro Yamada const int *get_pins;
350107f240SMasahiro Yamada int num_pins;
360107f240SMasahiro Yamada u32 mask;
370107f240SMasahiro Yamada u32 check_val;
380107f240SMasahiro Yamada };
390107f240SMasahiro Yamada
40cde28c81SMichal Simek static const int nand8_pins[] = {
41cde28c81SMichal Simek 0, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13
42cde28c81SMichal Simek };
43cde28c81SMichal Simek
44cde28c81SMichal Simek static const int nand16_pins[] = {
45cde28c81SMichal Simek 16, 17, 18, 19, 20, 21, 22, 23
46cde28c81SMichal Simek };
47cde28c81SMichal Simek
480107f240SMasahiro Yamada static const int usb0_pins[] = {
490107f240SMasahiro Yamada 28, 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39
500107f240SMasahiro Yamada };
510107f240SMasahiro Yamada
520107f240SMasahiro Yamada static const int usb1_pins[] = {
530107f240SMasahiro Yamada 40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 50, 51
540107f240SMasahiro Yamada };
550107f240SMasahiro Yamada
560107f240SMasahiro Yamada static const struct zynq_slcr_mio_get_status mio_periphs[] = {
570107f240SMasahiro Yamada {
58cde28c81SMichal Simek "nand8",
59cde28c81SMichal Simek nand8_pins,
60cde28c81SMichal Simek ARRAY_SIZE(nand8_pins),
61cde28c81SMichal Simek SLCR_NAND_L2_SEL_MASK,
62cde28c81SMichal Simek SLCR_NAND_L2_SEL,
63cde28c81SMichal Simek },
64cde28c81SMichal Simek {
65cde28c81SMichal Simek "nand16",
66cde28c81SMichal Simek nand16_pins,
67cde28c81SMichal Simek ARRAY_SIZE(nand16_pins),
68cde28c81SMichal Simek SLCR_NAND_L2_SEL_MASK,
69cde28c81SMichal Simek SLCR_NAND_L2_SEL,
70cde28c81SMichal Simek },
71cde28c81SMichal Simek {
720107f240SMasahiro Yamada "usb0",
730107f240SMasahiro Yamada usb0_pins,
740107f240SMasahiro Yamada ARRAY_SIZE(usb0_pins),
750107f240SMasahiro Yamada SLCR_USB_L1_SEL,
760107f240SMasahiro Yamada SLCR_USB_L1_SEL,
770107f240SMasahiro Yamada },
780107f240SMasahiro Yamada {
790107f240SMasahiro Yamada "usb1",
800107f240SMasahiro Yamada usb1_pins,
810107f240SMasahiro Yamada ARRAY_SIZE(usb1_pins),
820107f240SMasahiro Yamada SLCR_USB_L1_SEL,
830107f240SMasahiro Yamada SLCR_USB_L1_SEL,
840107f240SMasahiro Yamada },
850107f240SMasahiro Yamada };
860107f240SMasahiro Yamada
870107f240SMasahiro Yamada static int slcr_lock = 1; /* 1 means locked, 0 means unlocked */
880107f240SMasahiro Yamada
zynq_slcr_lock(void)890107f240SMasahiro Yamada void zynq_slcr_lock(void)
900107f240SMasahiro Yamada {
910107f240SMasahiro Yamada if (!slcr_lock) {
920107f240SMasahiro Yamada writel(SLCR_LOCK_MAGIC, &slcr_base->slcr_lock);
930107f240SMasahiro Yamada slcr_lock = 1;
940107f240SMasahiro Yamada }
950107f240SMasahiro Yamada }
960107f240SMasahiro Yamada
zynq_slcr_unlock(void)970107f240SMasahiro Yamada void zynq_slcr_unlock(void)
980107f240SMasahiro Yamada {
990107f240SMasahiro Yamada if (slcr_lock) {
1000107f240SMasahiro Yamada writel(SLCR_UNLOCK_MAGIC, &slcr_base->slcr_unlock);
1010107f240SMasahiro Yamada slcr_lock = 0;
1020107f240SMasahiro Yamada }
1030107f240SMasahiro Yamada }
1040107f240SMasahiro Yamada
1050107f240SMasahiro Yamada /* Reset the entire system */
zynq_slcr_cpu_reset(void)1060107f240SMasahiro Yamada void zynq_slcr_cpu_reset(void)
1070107f240SMasahiro Yamada {
1080107f240SMasahiro Yamada /*
1090107f240SMasahiro Yamada * Unlock the SLCR then reset the system.
1100107f240SMasahiro Yamada * Note that this seems to require raw i/o
1110107f240SMasahiro Yamada * functions or there's a lockup?
1120107f240SMasahiro Yamada */
1130107f240SMasahiro Yamada zynq_slcr_unlock();
1140107f240SMasahiro Yamada
1150107f240SMasahiro Yamada /*
1160107f240SMasahiro Yamada * Clear 0x0F000000 bits of reboot status register to workaround
1170107f240SMasahiro Yamada * the FSBL not loading the bitstream after soft-reboot
1180107f240SMasahiro Yamada * This is a temporary solution until we know more.
1190107f240SMasahiro Yamada */
1200107f240SMasahiro Yamada clrbits_le32(&slcr_base->reboot_status, 0xF000000);
1210107f240SMasahiro Yamada
1220107f240SMasahiro Yamada writel(1, &slcr_base->pss_rst_ctrl);
1230107f240SMasahiro Yamada }
1240107f240SMasahiro Yamada
zynq_slcr_devcfg_disable(void)1250107f240SMasahiro Yamada void zynq_slcr_devcfg_disable(void)
1260107f240SMasahiro Yamada {
1270107f240SMasahiro Yamada u32 reg_val;
1280107f240SMasahiro Yamada
1290107f240SMasahiro Yamada zynq_slcr_unlock();
1300107f240SMasahiro Yamada
1310107f240SMasahiro Yamada /* Disable AXI interface by asserting FPGA resets */
1320107f240SMasahiro Yamada writel(0xF, &slcr_base->fpga_rst_ctrl);
1330107f240SMasahiro Yamada
1340107f240SMasahiro Yamada /* Disable Level shifters before setting PS-PL */
1350107f240SMasahiro Yamada reg_val = readl(&slcr_base->lvl_shftr_en);
1360107f240SMasahiro Yamada reg_val &= ~0xF;
1370107f240SMasahiro Yamada writel(reg_val, &slcr_base->lvl_shftr_en);
1380107f240SMasahiro Yamada
1390107f240SMasahiro Yamada /* Set Level Shifters DT618760 */
1400107f240SMasahiro Yamada writel(0xA, &slcr_base->lvl_shftr_en);
1410107f240SMasahiro Yamada
1420107f240SMasahiro Yamada zynq_slcr_lock();
1430107f240SMasahiro Yamada }
1440107f240SMasahiro Yamada
zynq_slcr_devcfg_enable(void)1450107f240SMasahiro Yamada void zynq_slcr_devcfg_enable(void)
1460107f240SMasahiro Yamada {
1470107f240SMasahiro Yamada zynq_slcr_unlock();
1480107f240SMasahiro Yamada
1490107f240SMasahiro Yamada /* Set Level Shifters DT618760 */
1500107f240SMasahiro Yamada writel(0xF, &slcr_base->lvl_shftr_en);
1510107f240SMasahiro Yamada
1520107f240SMasahiro Yamada /* Enable AXI interface by de-asserting FPGA resets */
1530107f240SMasahiro Yamada writel(0x0, &slcr_base->fpga_rst_ctrl);
1540107f240SMasahiro Yamada
1550107f240SMasahiro Yamada zynq_slcr_lock();
1560107f240SMasahiro Yamada }
1570107f240SMasahiro Yamada
zynq_slcr_get_boot_mode(void)1580107f240SMasahiro Yamada u32 zynq_slcr_get_boot_mode(void)
1590107f240SMasahiro Yamada {
1600107f240SMasahiro Yamada /* Get the bootmode register value */
1610107f240SMasahiro Yamada return readl(&slcr_base->boot_mode);
1620107f240SMasahiro Yamada }
1630107f240SMasahiro Yamada
zynq_slcr_get_idcode(void)1640107f240SMasahiro Yamada u32 zynq_slcr_get_idcode(void)
1650107f240SMasahiro Yamada {
1660107f240SMasahiro Yamada return (readl(&slcr_base->pss_idcode) & SLCR_IDCODE_MASK) >>
1670107f240SMasahiro Yamada SLCR_IDCODE_SHIFT;
1680107f240SMasahiro Yamada }
1690107f240SMasahiro Yamada
1700107f240SMasahiro Yamada /*
1710107f240SMasahiro Yamada * zynq_slcr_get_mio_pin_status - Get the MIO pin status of peripheral.
1720107f240SMasahiro Yamada *
1730107f240SMasahiro Yamada * @periph: Name of the peripheral
1740107f240SMasahiro Yamada *
1750107f240SMasahiro Yamada * Returns count to indicate the number of pins configured for the
1760107f240SMasahiro Yamada * given @periph.
1770107f240SMasahiro Yamada */
zynq_slcr_get_mio_pin_status(const char * periph)1780107f240SMasahiro Yamada int zynq_slcr_get_mio_pin_status(const char *periph)
1790107f240SMasahiro Yamada {
1800107f240SMasahiro Yamada const struct zynq_slcr_mio_get_status *mio_ptr;
18130829447SMichal Simek int val, j;
1820107f240SMasahiro Yamada int mio = 0;
18330829447SMichal Simek u32 i;
1840107f240SMasahiro Yamada
1850107f240SMasahiro Yamada for (i = 0; i < ARRAY_SIZE(mio_periphs); i++) {
1860107f240SMasahiro Yamada if (strcmp(periph, mio_periphs[i].peri_name) == 0) {
1870107f240SMasahiro Yamada mio_ptr = &mio_periphs[i];
1880107f240SMasahiro Yamada for (j = 0; j < mio_ptr->num_pins; j++) {
1890107f240SMasahiro Yamada val = readl(&slcr_base->mio_pin
1900107f240SMasahiro Yamada [mio_ptr->get_pins[j]]);
1910107f240SMasahiro Yamada if ((val & mio_ptr->mask) == mio_ptr->check_val)
1920107f240SMasahiro Yamada mio++;
1930107f240SMasahiro Yamada }
1940107f240SMasahiro Yamada break;
1950107f240SMasahiro Yamada }
1960107f240SMasahiro Yamada }
1970107f240SMasahiro Yamada
1980107f240SMasahiro Yamada return mio;
1990107f240SMasahiro Yamada }
200