xref: /openbmc/qemu/target/riscv/debug.c (revision d1c111411e6240c01ee3d54801a7e3eeb6acc3b1)
195799e36SBin Meng /*
295799e36SBin Meng  * QEMU RISC-V Native Debug Support
395799e36SBin Meng  *
495799e36SBin Meng  * Copyright (c) 2022 Wind River Systems, Inc.
595799e36SBin Meng  *
695799e36SBin Meng  * Author:
795799e36SBin Meng  *   Bin Meng <bin.meng@windriver.com>
895799e36SBin Meng  *
995799e36SBin Meng  * This provides the native debug support via the Trigger Module, as defined
1095799e36SBin Meng  * in the RISC-V Debug Specification:
1195799e36SBin Meng  * https://github.com/riscv/riscv-debug-spec/raw/master/riscv-debug-stable.pdf
1295799e36SBin Meng  *
1395799e36SBin Meng  * This program is free software; you can redistribute it and/or modify it
1495799e36SBin Meng  * under the terms and conditions of the GNU General Public License,
1595799e36SBin Meng  * version 2 or later, as published by the Free Software Foundation.
1695799e36SBin Meng  *
1795799e36SBin Meng  * This program is distributed in the hope it will be useful, but WITHOUT
1895799e36SBin Meng  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1995799e36SBin Meng  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
2095799e36SBin Meng  * more details.
2195799e36SBin Meng  *
2295799e36SBin Meng  * You should have received a copy of the GNU General Public License along with
2395799e36SBin Meng  * this program.  If not, see <http://www.gnu.org/licenses/>.
2495799e36SBin Meng  */
2595799e36SBin Meng 
2695799e36SBin Meng #include "qemu/osdep.h"
2795799e36SBin Meng #include "qemu/log.h"
2895799e36SBin Meng #include "qapi/error.h"
2995799e36SBin Meng #include "cpu.h"
3095799e36SBin Meng #include "trace.h"
3195799e36SBin Meng #include "exec/exec-all.h"
3295799e36SBin Meng 
3395799e36SBin Meng /*
3495799e36SBin Meng  * The following M-mode trigger CSRs are implemented:
3595799e36SBin Meng  *
3695799e36SBin Meng  * - tselect
3795799e36SBin Meng  * - tdata1
3895799e36SBin Meng  * - tdata2
3995799e36SBin Meng  * - tdata3
4031b9798dSFrank Chang  * - tinfo
4195799e36SBin Meng  *
4295799e36SBin Meng  * The following triggers are implemented:
4395799e36SBin Meng  *
4495799e36SBin Meng  * Index | Type |          tdata mapping | Description
4595799e36SBin Meng  * ------+------+------------------------+------------
4695799e36SBin Meng  *     0 |    2 |         tdata1, tdata2 | Address / Data Match
4795799e36SBin Meng  *     1 |    2 |         tdata1, tdata2 | Address / Data Match
4895799e36SBin Meng  */
4995799e36SBin Meng 
5095799e36SBin Meng /* tdata availability of a trigger */
5195799e36SBin Meng typedef bool tdata_avail[TDATA_NUM];
5295799e36SBin Meng 
53a42bd001SFrank Chang static tdata_avail tdata_mapping[TRIGGER_TYPE_NUM] = {
54a42bd001SFrank Chang     [TRIGGER_TYPE_NO_EXIST] = { false, false, false },
55a42bd001SFrank Chang     [TRIGGER_TYPE_AD_MATCH] = { true, true, true },
56a42bd001SFrank Chang     [TRIGGER_TYPE_INST_CNT] = { true, false, true },
57a42bd001SFrank Chang     [TRIGGER_TYPE_INT] = { true, true, true },
58a42bd001SFrank Chang     [TRIGGER_TYPE_EXCP] = { true, true, true },
59a42bd001SFrank Chang     [TRIGGER_TYPE_AD_MATCH6] = { true, true, true },
60a42bd001SFrank Chang     [TRIGGER_TYPE_EXT_SRC] = { true, false, false },
61a42bd001SFrank Chang     [TRIGGER_TYPE_UNAVAIL] = { true, true, true }
6295799e36SBin Meng };
6395799e36SBin Meng 
6495799e36SBin Meng /* only breakpoint size 1/2/4/8 supported */
6595799e36SBin Meng static int access_size[SIZE_NUM] = {
6695799e36SBin Meng     [SIZE_ANY] = 0,
6795799e36SBin Meng     [SIZE_1B]  = 1,
6895799e36SBin Meng     [SIZE_2B]  = 2,
6995799e36SBin Meng     [SIZE_4B]  = 4,
7095799e36SBin Meng     [SIZE_6B]  = -1,
7195799e36SBin Meng     [SIZE_8B]  = 8,
7295799e36SBin Meng     [6 ... 15] = -1,
7395799e36SBin Meng };
7495799e36SBin Meng 
75a42bd001SFrank Chang static inline target_ulong extract_trigger_type(CPURISCVState *env,
76a42bd001SFrank Chang                                                 target_ulong tdata1)
77a42bd001SFrank Chang {
78a42bd001SFrank Chang     switch (riscv_cpu_mxl(env)) {
79a42bd001SFrank Chang     case MXL_RV32:
80a42bd001SFrank Chang         return extract32(tdata1, 28, 4);
81a42bd001SFrank Chang     case MXL_RV64:
82a42bd001SFrank Chang     case MXL_RV128:
83a42bd001SFrank Chang         return extract64(tdata1, 60, 4);
84a42bd001SFrank Chang     default:
85a42bd001SFrank Chang         g_assert_not_reached();
86a42bd001SFrank Chang     }
87a42bd001SFrank Chang }
88a42bd001SFrank Chang 
89a42bd001SFrank Chang static inline target_ulong get_trigger_type(CPURISCVState *env,
90a42bd001SFrank Chang                                             target_ulong trigger_index)
91a42bd001SFrank Chang {
929495c488SFrank Chang     return extract_trigger_type(env, env->tdata1[trigger_index]);
93a42bd001SFrank Chang }
94a42bd001SFrank Chang 
95*d1c11141SFrank Chang static trigger_action_t get_trigger_action(CPURISCVState *env,
96*d1c11141SFrank Chang                                            target_ulong trigger_index)
97*d1c11141SFrank Chang {
98*d1c11141SFrank Chang     target_ulong tdata1 = env->tdata1[trigger_index];
99*d1c11141SFrank Chang     int trigger_type = get_trigger_type(env, trigger_index);
100*d1c11141SFrank Chang     trigger_action_t action = DBG_ACTION_NONE;
101*d1c11141SFrank Chang 
102*d1c11141SFrank Chang     switch (trigger_type) {
103*d1c11141SFrank Chang     case TRIGGER_TYPE_AD_MATCH:
104*d1c11141SFrank Chang         action = (tdata1 & TYPE2_ACTION) >> 12;
105*d1c11141SFrank Chang         break;
106*d1c11141SFrank Chang     case TRIGGER_TYPE_INST_CNT:
107*d1c11141SFrank Chang     case TRIGGER_TYPE_INT:
108*d1c11141SFrank Chang     case TRIGGER_TYPE_EXCP:
109*d1c11141SFrank Chang     case TRIGGER_TYPE_AD_MATCH6:
110*d1c11141SFrank Chang     case TRIGGER_TYPE_EXT_SRC:
111*d1c11141SFrank Chang         qemu_log_mask(LOG_UNIMP, "trigger type: %d is not supported\n",
112*d1c11141SFrank Chang                       trigger_type);
113*d1c11141SFrank Chang         break;
114*d1c11141SFrank Chang     case TRIGGER_TYPE_NO_EXIST:
115*d1c11141SFrank Chang     case TRIGGER_TYPE_UNAVAIL:
116*d1c11141SFrank Chang         qemu_log_mask(LOG_GUEST_ERROR, "trigger type: %d does not exit\n",
117*d1c11141SFrank Chang                       trigger_type);
118*d1c11141SFrank Chang         break;
119*d1c11141SFrank Chang     default:
120*d1c11141SFrank Chang         g_assert_not_reached();
121*d1c11141SFrank Chang     }
122*d1c11141SFrank Chang 
123*d1c11141SFrank Chang     return action;
124*d1c11141SFrank Chang }
125*d1c11141SFrank Chang 
1269d5a84dbSFrank Chang static inline target_ulong build_tdata1(CPURISCVState *env,
1279d5a84dbSFrank Chang                                         trigger_type_t type,
1289d5a84dbSFrank Chang                                         bool dmode, target_ulong data)
12995799e36SBin Meng {
13095799e36SBin Meng     target_ulong tdata1;
13195799e36SBin Meng 
13295799e36SBin Meng     switch (riscv_cpu_mxl(env)) {
13395799e36SBin Meng     case MXL_RV32:
1349d5a84dbSFrank Chang         tdata1 = RV32_TYPE(type) |
1359d5a84dbSFrank Chang                  (dmode ? RV32_DMODE : 0) |
1369d5a84dbSFrank Chang                  (data & RV32_DATA_MASK);
13795799e36SBin Meng         break;
13895799e36SBin Meng     case MXL_RV64:
139d1d85412SFrédéric Pétrot     case MXL_RV128:
1409d5a84dbSFrank Chang         tdata1 = RV64_TYPE(type) |
1419d5a84dbSFrank Chang                  (dmode ? RV64_DMODE : 0) |
1429d5a84dbSFrank Chang                  (data & RV64_DATA_MASK);
14395799e36SBin Meng         break;
14495799e36SBin Meng     default:
14595799e36SBin Meng         g_assert_not_reached();
14695799e36SBin Meng     }
14795799e36SBin Meng 
14895799e36SBin Meng     return tdata1;
14995799e36SBin Meng }
15095799e36SBin Meng 
15195799e36SBin Meng bool tdata_available(CPURISCVState *env, int tdata_index)
15295799e36SBin Meng {
153a42bd001SFrank Chang     int trigger_type = get_trigger_type(env, env->trigger_cur);
154a42bd001SFrank Chang 
15595799e36SBin Meng     if (unlikely(tdata_index >= TDATA_NUM)) {
15695799e36SBin Meng         return false;
15795799e36SBin Meng     }
15895799e36SBin Meng 
159a42bd001SFrank Chang     return tdata_mapping[trigger_type][tdata_index];
16095799e36SBin Meng }
16195799e36SBin Meng 
16295799e36SBin Meng target_ulong tselect_csr_read(CPURISCVState *env)
16395799e36SBin Meng {
16495799e36SBin Meng     return env->trigger_cur;
16595799e36SBin Meng }
16695799e36SBin Meng 
16795799e36SBin Meng void tselect_csr_write(CPURISCVState *env, target_ulong val)
16895799e36SBin Meng {
1696ea8d3fcSFrank Chang     if (val < RV_MAX_TRIGGERS) {
17095799e36SBin Meng         env->trigger_cur = val;
17195799e36SBin Meng     }
1726ea8d3fcSFrank Chang }
17395799e36SBin Meng 
17495799e36SBin Meng static target_ulong tdata1_validate(CPURISCVState *env, target_ulong val,
17595799e36SBin Meng                                     trigger_type_t t)
17695799e36SBin Meng {
17795799e36SBin Meng     uint32_t type, dmode;
17895799e36SBin Meng     target_ulong tdata1;
17995799e36SBin Meng 
18095799e36SBin Meng     switch (riscv_cpu_mxl(env)) {
18195799e36SBin Meng     case MXL_RV32:
18295799e36SBin Meng         type = extract32(val, 28, 4);
18395799e36SBin Meng         dmode = extract32(val, 27, 1);
18495799e36SBin Meng         tdata1 = RV32_TYPE(t);
18595799e36SBin Meng         break;
18695799e36SBin Meng     case MXL_RV64:
187d1d85412SFrédéric Pétrot     case MXL_RV128:
18895799e36SBin Meng         type = extract64(val, 60, 4);
18995799e36SBin Meng         dmode = extract64(val, 59, 1);
19095799e36SBin Meng         tdata1 = RV64_TYPE(t);
19195799e36SBin Meng         break;
19295799e36SBin Meng     default:
19395799e36SBin Meng         g_assert_not_reached();
19495799e36SBin Meng     }
19595799e36SBin Meng 
19695799e36SBin Meng     if (type != t) {
19795799e36SBin Meng         qemu_log_mask(LOG_GUEST_ERROR,
19895799e36SBin Meng                       "ignoring type write to tdata1 register\n");
19995799e36SBin Meng     }
200a42bd001SFrank Chang 
20195799e36SBin Meng     if (dmode != 0) {
20295799e36SBin Meng         qemu_log_mask(LOG_UNIMP, "debug mode is not supported\n");
20395799e36SBin Meng     }
20495799e36SBin Meng 
20595799e36SBin Meng     return tdata1;
20695799e36SBin Meng }
20795799e36SBin Meng 
20895799e36SBin Meng static inline void warn_always_zero_bit(target_ulong val, target_ulong mask,
20995799e36SBin Meng                                         const char *msg)
21095799e36SBin Meng {
21195799e36SBin Meng     if (val & mask) {
21295799e36SBin Meng         qemu_log_mask(LOG_UNIMP, "%s bit is always zero\n", msg);
21395799e36SBin Meng     }
21495799e36SBin Meng }
21595799e36SBin Meng 
216*d1c11141SFrank Chang static void do_trigger_action(CPURISCVState *env, target_ulong trigger_index)
217*d1c11141SFrank Chang {
218*d1c11141SFrank Chang     trigger_action_t action = get_trigger_action(env, trigger_index);
219*d1c11141SFrank Chang 
220*d1c11141SFrank Chang     switch (action) {
221*d1c11141SFrank Chang     case DBG_ACTION_NONE:
222*d1c11141SFrank Chang         break;
223*d1c11141SFrank Chang     case DBG_ACTION_BP:
224*d1c11141SFrank Chang         riscv_raise_exception(env, RISCV_EXCP_BREAKPOINT, 0);
225*d1c11141SFrank Chang         break;
226*d1c11141SFrank Chang     case DBG_ACTION_DBG_MODE:
227*d1c11141SFrank Chang     case DBG_ACTION_TRACE0:
228*d1c11141SFrank Chang     case DBG_ACTION_TRACE1:
229*d1c11141SFrank Chang     case DBG_ACTION_TRACE2:
230*d1c11141SFrank Chang     case DBG_ACTION_TRACE3:
231*d1c11141SFrank Chang     case DBG_ACTION_EXT_DBG0:
232*d1c11141SFrank Chang     case DBG_ACTION_EXT_DBG1:
233*d1c11141SFrank Chang         qemu_log_mask(LOG_UNIMP, "action: %d is not supported\n", action);
234*d1c11141SFrank Chang         break;
235*d1c11141SFrank Chang     default:
236*d1c11141SFrank Chang         g_assert_not_reached();
237*d1c11141SFrank Chang     }
238*d1c11141SFrank Chang }
239*d1c11141SFrank Chang 
2409495c488SFrank Chang /* type 2 trigger */
2419495c488SFrank Chang 
24295799e36SBin Meng static uint32_t type2_breakpoint_size(CPURISCVState *env, target_ulong ctrl)
24395799e36SBin Meng {
24495799e36SBin Meng     uint32_t size, sizelo, sizehi = 0;
24595799e36SBin Meng 
24695799e36SBin Meng     if (riscv_cpu_mxl(env) == MXL_RV64) {
24795799e36SBin Meng         sizehi = extract32(ctrl, 21, 2);
24895799e36SBin Meng     }
24995799e36SBin Meng     sizelo = extract32(ctrl, 16, 2);
25095799e36SBin Meng     size = (sizehi << 2) | sizelo;
25195799e36SBin Meng 
25295799e36SBin Meng     return size;
25395799e36SBin Meng }
25495799e36SBin Meng 
25595799e36SBin Meng static inline bool type2_breakpoint_enabled(target_ulong ctrl)
25695799e36SBin Meng {
25795799e36SBin Meng     bool mode = !!(ctrl & (TYPE2_U | TYPE2_S | TYPE2_M));
25895799e36SBin Meng     bool rwx = !!(ctrl & (TYPE2_LOAD | TYPE2_STORE | TYPE2_EXEC));
25995799e36SBin Meng 
26095799e36SBin Meng     return mode && rwx;
26195799e36SBin Meng }
26295799e36SBin Meng 
26395799e36SBin Meng static target_ulong type2_mcontrol_validate(CPURISCVState *env,
26495799e36SBin Meng                                             target_ulong ctrl)
26595799e36SBin Meng {
26695799e36SBin Meng     target_ulong val;
26795799e36SBin Meng     uint32_t size;
26895799e36SBin Meng 
26995799e36SBin Meng     /* validate the generic part first */
27095799e36SBin Meng     val = tdata1_validate(env, ctrl, TRIGGER_TYPE_AD_MATCH);
27195799e36SBin Meng 
27295799e36SBin Meng     /* validate unimplemented (always zero) bits */
27395799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_MATCH, "match");
27495799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_CHAIN, "chain");
27595799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_ACTION, "action");
27695799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_TIMING, "timing");
27795799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_SELECT, "select");
27895799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_HIT, "hit");
27995799e36SBin Meng 
28095799e36SBin Meng     /* validate size encoding */
28195799e36SBin Meng     size = type2_breakpoint_size(env, ctrl);
28295799e36SBin Meng     if (access_size[size] == -1) {
28395799e36SBin Meng         qemu_log_mask(LOG_UNIMP, "access size %d is not supported, using SIZE_ANY\n",
28495799e36SBin Meng                       size);
28595799e36SBin Meng     } else {
28695799e36SBin Meng         val |= (ctrl & TYPE2_SIZELO);
28795799e36SBin Meng         if (riscv_cpu_mxl(env) == MXL_RV64) {
28895799e36SBin Meng             val |= (ctrl & TYPE2_SIZEHI);
28995799e36SBin Meng         }
29095799e36SBin Meng     }
29195799e36SBin Meng 
29295799e36SBin Meng     /* keep the mode and attribute bits */
29395799e36SBin Meng     val |= (ctrl & (TYPE2_U | TYPE2_S | TYPE2_M |
29495799e36SBin Meng                     TYPE2_LOAD | TYPE2_STORE | TYPE2_EXEC));
29595799e36SBin Meng 
29695799e36SBin Meng     return val;
29795799e36SBin Meng }
29895799e36SBin Meng 
29995799e36SBin Meng static void type2_breakpoint_insert(CPURISCVState *env, target_ulong index)
30095799e36SBin Meng {
3019495c488SFrank Chang     target_ulong ctrl = env->tdata1[index];
3029495c488SFrank Chang     target_ulong addr = env->tdata2[index];
30395799e36SBin Meng     bool enabled = type2_breakpoint_enabled(ctrl);
30495799e36SBin Meng     CPUState *cs = env_cpu(env);
30595799e36SBin Meng     int flags = BP_CPU | BP_STOP_BEFORE_ACCESS;
30695799e36SBin Meng     uint32_t size;
30795799e36SBin Meng 
30895799e36SBin Meng     if (!enabled) {
30995799e36SBin Meng         return;
31095799e36SBin Meng     }
31195799e36SBin Meng 
31295799e36SBin Meng     if (ctrl & TYPE2_EXEC) {
3139495c488SFrank Chang         cpu_breakpoint_insert(cs, addr, flags, &env->cpu_breakpoint[index]);
31495799e36SBin Meng     }
31595799e36SBin Meng 
31695799e36SBin Meng     if (ctrl & TYPE2_LOAD) {
31795799e36SBin Meng         flags |= BP_MEM_READ;
31895799e36SBin Meng     }
31995799e36SBin Meng     if (ctrl & TYPE2_STORE) {
32095799e36SBin Meng         flags |= BP_MEM_WRITE;
32195799e36SBin Meng     }
32295799e36SBin Meng 
32395799e36SBin Meng     if (flags & BP_MEM_ACCESS) {
32495799e36SBin Meng         size = type2_breakpoint_size(env, ctrl);
32595799e36SBin Meng         if (size != 0) {
32695799e36SBin Meng             cpu_watchpoint_insert(cs, addr, size, flags,
3279495c488SFrank Chang                                   &env->cpu_watchpoint[index]);
32895799e36SBin Meng         } else {
32995799e36SBin Meng             cpu_watchpoint_insert(cs, addr, 8, flags,
3309495c488SFrank Chang                                   &env->cpu_watchpoint[index]);
33195799e36SBin Meng         }
33295799e36SBin Meng     }
33395799e36SBin Meng }
33495799e36SBin Meng 
33595799e36SBin Meng static void type2_breakpoint_remove(CPURISCVState *env, target_ulong index)
33695799e36SBin Meng {
33795799e36SBin Meng     CPUState *cs = env_cpu(env);
33895799e36SBin Meng 
3399495c488SFrank Chang     if (env->cpu_breakpoint[index]) {
3409495c488SFrank Chang         cpu_breakpoint_remove_by_ref(cs, env->cpu_breakpoint[index]);
3419495c488SFrank Chang         env->cpu_breakpoint[index] = NULL;
34295799e36SBin Meng     }
34395799e36SBin Meng 
3449495c488SFrank Chang     if (env->cpu_watchpoint[index]) {
3459495c488SFrank Chang         cpu_watchpoint_remove_by_ref(cs, env->cpu_watchpoint[index]);
3469495c488SFrank Chang         env->cpu_watchpoint[index] = NULL;
34795799e36SBin Meng     }
34895799e36SBin Meng }
34995799e36SBin Meng 
350a42bd001SFrank Chang static void type2_reg_write(CPURISCVState *env, target_ulong index,
35195799e36SBin Meng                             int tdata_index, target_ulong val)
35295799e36SBin Meng {
35395799e36SBin Meng     target_ulong new_val;
35495799e36SBin Meng 
35595799e36SBin Meng     switch (tdata_index) {
35695799e36SBin Meng     case TDATA1:
35795799e36SBin Meng         new_val = type2_mcontrol_validate(env, val);
3589495c488SFrank Chang         if (new_val != env->tdata1[index]) {
3599495c488SFrank Chang             env->tdata1[index] = new_val;
36095799e36SBin Meng             type2_breakpoint_remove(env, index);
36195799e36SBin Meng             type2_breakpoint_insert(env, index);
36295799e36SBin Meng         }
36395799e36SBin Meng         break;
36495799e36SBin Meng     case TDATA2:
3659495c488SFrank Chang         if (val != env->tdata2[index]) {
3669495c488SFrank Chang             env->tdata2[index] = val;
36795799e36SBin Meng             type2_breakpoint_remove(env, index);
36895799e36SBin Meng             type2_breakpoint_insert(env, index);
36995799e36SBin Meng         }
37095799e36SBin Meng         break;
3719495c488SFrank Chang     case TDATA3:
3729495c488SFrank Chang         qemu_log_mask(LOG_UNIMP,
3739495c488SFrank Chang                       "tdata3 is not supported for type 2 trigger\n");
3749495c488SFrank Chang         break;
37595799e36SBin Meng     default:
37695799e36SBin Meng         g_assert_not_reached();
37795799e36SBin Meng     }
37895799e36SBin Meng 
37995799e36SBin Meng     return;
38095799e36SBin Meng }
38195799e36SBin Meng 
38295799e36SBin Meng target_ulong tdata_csr_read(CPURISCVState *env, int tdata_index)
38395799e36SBin Meng {
3849495c488SFrank Chang     switch (tdata_index) {
3859495c488SFrank Chang     case TDATA1:
3869495c488SFrank Chang         return env->tdata1[env->trigger_cur];
3879495c488SFrank Chang     case TDATA2:
3889495c488SFrank Chang         return env->tdata2[env->trigger_cur];
3899495c488SFrank Chang     case TDATA3:
3909495c488SFrank Chang         return env->tdata3[env->trigger_cur];
391a42bd001SFrank Chang     default:
392a42bd001SFrank Chang         g_assert_not_reached();
393a42bd001SFrank Chang     }
39495799e36SBin Meng }
39595799e36SBin Meng 
39695799e36SBin Meng void tdata_csr_write(CPURISCVState *env, int tdata_index, target_ulong val)
39795799e36SBin Meng {
398a42bd001SFrank Chang     int trigger_type;
39995799e36SBin Meng 
400a42bd001SFrank Chang     if (tdata_index == TDATA1) {
401a42bd001SFrank Chang         trigger_type = extract_trigger_type(env, val);
402a42bd001SFrank Chang     } else {
403a42bd001SFrank Chang         trigger_type = get_trigger_type(env, env->trigger_cur);
404a42bd001SFrank Chang     }
405a42bd001SFrank Chang 
406a42bd001SFrank Chang     switch (trigger_type) {
407a42bd001SFrank Chang     case TRIGGER_TYPE_AD_MATCH:
408a42bd001SFrank Chang         type2_reg_write(env, env->trigger_cur, tdata_index, val);
409a42bd001SFrank Chang         break;
410a42bd001SFrank Chang     case TRIGGER_TYPE_INST_CNT:
411a42bd001SFrank Chang     case TRIGGER_TYPE_INT:
412a42bd001SFrank Chang     case TRIGGER_TYPE_EXCP:
413a42bd001SFrank Chang     case TRIGGER_TYPE_AD_MATCH6:
414a42bd001SFrank Chang     case TRIGGER_TYPE_EXT_SRC:
415a42bd001SFrank Chang         qemu_log_mask(LOG_UNIMP, "trigger type: %d is not supported\n",
416a42bd001SFrank Chang                       trigger_type);
417a42bd001SFrank Chang         break;
418a42bd001SFrank Chang     case TRIGGER_TYPE_NO_EXIST:
419a42bd001SFrank Chang     case TRIGGER_TYPE_UNAVAIL:
420a42bd001SFrank Chang         qemu_log_mask(LOG_GUEST_ERROR, "trigger type: %d does not exit\n",
421a42bd001SFrank Chang                       trigger_type);
422a42bd001SFrank Chang         break;
423a42bd001SFrank Chang     default:
424a42bd001SFrank Chang         g_assert_not_reached();
425a42bd001SFrank Chang     }
42695799e36SBin Meng }
427b5f6379dSBin Meng 
42831b9798dSFrank Chang target_ulong tinfo_csr_read(CPURISCVState *env)
42931b9798dSFrank Chang {
43031b9798dSFrank Chang     /* assume all triggers support the same types of triggers */
43131b9798dSFrank Chang     return BIT(TRIGGER_TYPE_AD_MATCH);
43231b9798dSFrank Chang }
43331b9798dSFrank Chang 
434b5f6379dSBin Meng void riscv_cpu_debug_excp_handler(CPUState *cs)
435b5f6379dSBin Meng {
436b5f6379dSBin Meng     RISCVCPU *cpu = RISCV_CPU(cs);
437b5f6379dSBin Meng     CPURISCVState *env = &cpu->env;
438b5f6379dSBin Meng 
439b5f6379dSBin Meng     if (cs->watchpoint_hit) {
440b5f6379dSBin Meng         if (cs->watchpoint_hit->flags & BP_CPU) {
441b5f6379dSBin Meng             cs->watchpoint_hit = NULL;
442*d1c11141SFrank Chang             do_trigger_action(env, DBG_ACTION_BP);
443b5f6379dSBin Meng         }
444b5f6379dSBin Meng     } else {
445b5f6379dSBin Meng         if (cpu_breakpoint_test(cs, env->pc, BP_CPU)) {
446*d1c11141SFrank Chang             do_trigger_action(env, DBG_ACTION_BP);
447b5f6379dSBin Meng         }
448b5f6379dSBin Meng     }
449b5f6379dSBin Meng }
450b5f6379dSBin Meng 
451b5f6379dSBin Meng bool riscv_cpu_debug_check_breakpoint(CPUState *cs)
452b5f6379dSBin Meng {
453b5f6379dSBin Meng     RISCVCPU *cpu = RISCV_CPU(cs);
454b5f6379dSBin Meng     CPURISCVState *env = &cpu->env;
455b5f6379dSBin Meng     CPUBreakpoint *bp;
456b5f6379dSBin Meng     target_ulong ctrl;
457b5f6379dSBin Meng     target_ulong pc;
458a42bd001SFrank Chang     int trigger_type;
459b5f6379dSBin Meng     int i;
460b5f6379dSBin Meng 
461b5f6379dSBin Meng     QTAILQ_FOREACH(bp, &cs->breakpoints, entry) {
462a42bd001SFrank Chang         for (i = 0; i < RV_MAX_TRIGGERS; i++) {
463a42bd001SFrank Chang             trigger_type = get_trigger_type(env, i);
464a42bd001SFrank Chang 
465a42bd001SFrank Chang             switch (trigger_type) {
466a42bd001SFrank Chang             case TRIGGER_TYPE_AD_MATCH:
4679495c488SFrank Chang                 ctrl = env->tdata1[i];
4689495c488SFrank Chang                 pc = env->tdata2[i];
469b5f6379dSBin Meng 
470b5f6379dSBin Meng                 if ((ctrl & TYPE2_EXEC) && (bp->pc == pc)) {
471b5f6379dSBin Meng                     /* check U/S/M bit against current privilege level */
472b5f6379dSBin Meng                     if ((ctrl >> 3) & BIT(env->priv)) {
473b5f6379dSBin Meng                         return true;
474b5f6379dSBin Meng                     }
475b5f6379dSBin Meng                 }
476a42bd001SFrank Chang                 break;
477a42bd001SFrank Chang             default:
478a42bd001SFrank Chang                 /* other trigger types are not supported or irrelevant */
479a42bd001SFrank Chang                 break;
480a42bd001SFrank Chang             }
481b5f6379dSBin Meng         }
482b5f6379dSBin Meng     }
483b5f6379dSBin Meng 
484b5f6379dSBin Meng     return false;
485b5f6379dSBin Meng }
486b5f6379dSBin Meng 
487b5f6379dSBin Meng bool riscv_cpu_debug_check_watchpoint(CPUState *cs, CPUWatchpoint *wp)
488b5f6379dSBin Meng {
489b5f6379dSBin Meng     RISCVCPU *cpu = RISCV_CPU(cs);
490b5f6379dSBin Meng     CPURISCVState *env = &cpu->env;
491b5f6379dSBin Meng     target_ulong ctrl;
492b5f6379dSBin Meng     target_ulong addr;
493a42bd001SFrank Chang     int trigger_type;
494b5f6379dSBin Meng     int flags;
495b5f6379dSBin Meng     int i;
496b5f6379dSBin Meng 
497a42bd001SFrank Chang     for (i = 0; i < RV_MAX_TRIGGERS; i++) {
498a42bd001SFrank Chang         trigger_type = get_trigger_type(env, i);
499a42bd001SFrank Chang 
500a42bd001SFrank Chang         switch (trigger_type) {
501a42bd001SFrank Chang         case TRIGGER_TYPE_AD_MATCH:
5029495c488SFrank Chang             ctrl = env->tdata1[i];
5039495c488SFrank Chang             addr = env->tdata2[i];
504b5f6379dSBin Meng             flags = 0;
505b5f6379dSBin Meng 
506b5f6379dSBin Meng             if (ctrl & TYPE2_LOAD) {
507b5f6379dSBin Meng                 flags |= BP_MEM_READ;
508b5f6379dSBin Meng             }
509b5f6379dSBin Meng             if (ctrl & TYPE2_STORE) {
510b5f6379dSBin Meng                 flags |= BP_MEM_WRITE;
511b5f6379dSBin Meng             }
512b5f6379dSBin Meng 
513b5f6379dSBin Meng             if ((wp->flags & flags) && (wp->vaddr == addr)) {
514b5f6379dSBin Meng                 /* check U/S/M bit against current privilege level */
515b5f6379dSBin Meng                 if ((ctrl >> 3) & BIT(env->priv)) {
516b5f6379dSBin Meng                     return true;
517b5f6379dSBin Meng                 }
518b5f6379dSBin Meng             }
519a42bd001SFrank Chang             break;
520a42bd001SFrank Chang         default:
521a42bd001SFrank Chang             /* other trigger types are not supported */
522a42bd001SFrank Chang             break;
523a42bd001SFrank Chang         }
524b5f6379dSBin Meng     }
525b5f6379dSBin Meng 
526b5f6379dSBin Meng     return false;
527b5f6379dSBin Meng }
528b6092544SBin Meng 
529b6092544SBin Meng void riscv_trigger_init(CPURISCVState *env)
530b6092544SBin Meng {
5319d5a84dbSFrank Chang     target_ulong tdata1 = build_tdata1(env, TRIGGER_TYPE_AD_MATCH, 0, 0);
532b6092544SBin Meng     int i;
533b6092544SBin Meng 
534a42bd001SFrank Chang     /* init to type 2 triggers */
535a42bd001SFrank Chang     for (i = 0; i < RV_MAX_TRIGGERS; i++) {
536b6092544SBin Meng         /*
537b6092544SBin Meng          * type = TRIGGER_TYPE_AD_MATCH
538b6092544SBin Meng          * dmode = 0 (both debug and M-mode can write tdata)
539b6092544SBin Meng          * maskmax = 0 (unimplemented, always 0)
540b6092544SBin Meng          * sizehi = 0 (match against any size, RV64 only)
541b6092544SBin Meng          * hit = 0 (unimplemented, always 0)
542b6092544SBin Meng          * select = 0 (always 0, perform match on address)
543b6092544SBin Meng          * timing = 0 (always 0, trigger before instruction)
544b6092544SBin Meng          * sizelo = 0 (match against any size)
545b6092544SBin Meng          * action = 0 (always 0, raise a breakpoint exception)
546b6092544SBin Meng          * chain = 0 (unimplemented, always 0)
547b6092544SBin Meng          * match = 0 (always 0, when any compare value equals tdata2)
548b6092544SBin Meng          */
5499495c488SFrank Chang         env->tdata1[i] = tdata1;
5509495c488SFrank Chang         env->tdata2[i] = 0;
5519495c488SFrank Chang         env->tdata3[i] = 0;
5529495c488SFrank Chang         env->cpu_breakpoint[i] = NULL;
5539495c488SFrank Chang         env->cpu_watchpoint[i] = NULL;
554b6092544SBin Meng     }
555b6092544SBin Meng }
556