xref: /openbmc/qemu/target/riscv/debug.c (revision 5e20b88953b564145f586c052cf7a75dc77796b5)
195799e36SBin Meng /*
295799e36SBin Meng  * QEMU RISC-V Native Debug Support
395799e36SBin Meng  *
495799e36SBin Meng  * Copyright (c) 2022 Wind River Systems, Inc.
595799e36SBin Meng  *
695799e36SBin Meng  * Author:
795799e36SBin Meng  *   Bin Meng <bin.meng@windriver.com>
895799e36SBin Meng  *
995799e36SBin Meng  * This provides the native debug support via the Trigger Module, as defined
1095799e36SBin Meng  * in the RISC-V Debug Specification:
1195799e36SBin Meng  * https://github.com/riscv/riscv-debug-spec/raw/master/riscv-debug-stable.pdf
1295799e36SBin Meng  *
1395799e36SBin Meng  * This program is free software; you can redistribute it and/or modify it
1495799e36SBin Meng  * under the terms and conditions of the GNU General Public License,
1595799e36SBin Meng  * version 2 or later, as published by the Free Software Foundation.
1695799e36SBin Meng  *
1795799e36SBin Meng  * This program is distributed in the hope it will be useful, but WITHOUT
1895799e36SBin Meng  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1995799e36SBin Meng  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
2095799e36SBin Meng  * more details.
2195799e36SBin Meng  *
2295799e36SBin Meng  * You should have received a copy of the GNU General Public License along with
2395799e36SBin Meng  * this program.  If not, see <http://www.gnu.org/licenses/>.
2495799e36SBin Meng  */
2595799e36SBin Meng 
2695799e36SBin Meng #include "qemu/osdep.h"
2795799e36SBin Meng #include "qemu/log.h"
2895799e36SBin Meng #include "qapi/error.h"
2995799e36SBin Meng #include "cpu.h"
3095799e36SBin Meng #include "trace.h"
3195799e36SBin Meng #include "exec/exec-all.h"
322c9d7471SLIU Zhiwei #include "exec/helper-proto.h"
335a4ae64cSLIU Zhiwei #include "sysemu/cpu-timers.h"
3495799e36SBin Meng 
3595799e36SBin Meng /*
3695799e36SBin Meng  * The following M-mode trigger CSRs are implemented:
3795799e36SBin Meng  *
3895799e36SBin Meng  * - tselect
3995799e36SBin Meng  * - tdata1
4095799e36SBin Meng  * - tdata2
4195799e36SBin Meng  * - tdata3
4231b9798dSFrank Chang  * - tinfo
4395799e36SBin Meng  *
44c472c142SFrank Chang  * The following triggers are initialized by default:
4595799e36SBin Meng  *
4695799e36SBin Meng  * Index | Type |          tdata mapping | Description
4795799e36SBin Meng  * ------+------+------------------------+------------
4895799e36SBin Meng  *     0 |    2 |         tdata1, tdata2 | Address / Data Match
4995799e36SBin Meng  *     1 |    2 |         tdata1, tdata2 | Address / Data Match
5095799e36SBin Meng  */
5195799e36SBin Meng 
5295799e36SBin Meng /* tdata availability of a trigger */
5395799e36SBin Meng typedef bool tdata_avail[TDATA_NUM];
5495799e36SBin Meng 
55a42bd001SFrank Chang static tdata_avail tdata_mapping[TRIGGER_TYPE_NUM] = {
56a42bd001SFrank Chang     [TRIGGER_TYPE_NO_EXIST] = { false, false, false },
57a42bd001SFrank Chang     [TRIGGER_TYPE_AD_MATCH] = { true, true, true },
58a42bd001SFrank Chang     [TRIGGER_TYPE_INST_CNT] = { true, false, true },
59a42bd001SFrank Chang     [TRIGGER_TYPE_INT] = { true, true, true },
60a42bd001SFrank Chang     [TRIGGER_TYPE_EXCP] = { true, true, true },
61a42bd001SFrank Chang     [TRIGGER_TYPE_AD_MATCH6] = { true, true, true },
62a42bd001SFrank Chang     [TRIGGER_TYPE_EXT_SRC] = { true, false, false },
63a42bd001SFrank Chang     [TRIGGER_TYPE_UNAVAIL] = { true, true, true }
6495799e36SBin Meng };
6595799e36SBin Meng 
6695799e36SBin Meng /* only breakpoint size 1/2/4/8 supported */
6795799e36SBin Meng static int access_size[SIZE_NUM] = {
6895799e36SBin Meng     [SIZE_ANY] = 0,
6995799e36SBin Meng     [SIZE_1B]  = 1,
7095799e36SBin Meng     [SIZE_2B]  = 2,
7195799e36SBin Meng     [SIZE_4B]  = 4,
7295799e36SBin Meng     [SIZE_6B]  = -1,
7395799e36SBin Meng     [SIZE_8B]  = 8,
7495799e36SBin Meng     [6 ... 15] = -1,
7595799e36SBin Meng };
7695799e36SBin Meng 
77a42bd001SFrank Chang static inline target_ulong extract_trigger_type(CPURISCVState *env,
78a42bd001SFrank Chang                                                 target_ulong tdata1)
79a42bd001SFrank Chang {
80a42bd001SFrank Chang     switch (riscv_cpu_mxl(env)) {
81a42bd001SFrank Chang     case MXL_RV32:
82a42bd001SFrank Chang         return extract32(tdata1, 28, 4);
83a42bd001SFrank Chang     case MXL_RV64:
84a42bd001SFrank Chang     case MXL_RV128:
85a42bd001SFrank Chang         return extract64(tdata1, 60, 4);
86a42bd001SFrank Chang     default:
87a42bd001SFrank Chang         g_assert_not_reached();
88a42bd001SFrank Chang     }
89a42bd001SFrank Chang }
90a42bd001SFrank Chang 
91a42bd001SFrank Chang static inline target_ulong get_trigger_type(CPURISCVState *env,
92a42bd001SFrank Chang                                             target_ulong trigger_index)
93a42bd001SFrank Chang {
949495c488SFrank Chang     return extract_trigger_type(env, env->tdata1[trigger_index]);
95a42bd001SFrank Chang }
96a42bd001SFrank Chang 
97d1c11141SFrank Chang static trigger_action_t get_trigger_action(CPURISCVState *env,
98d1c11141SFrank Chang                                            target_ulong trigger_index)
99d1c11141SFrank Chang {
100d1c11141SFrank Chang     target_ulong tdata1 = env->tdata1[trigger_index];
101d1c11141SFrank Chang     int trigger_type = get_trigger_type(env, trigger_index);
102d1c11141SFrank Chang     trigger_action_t action = DBG_ACTION_NONE;
103d1c11141SFrank Chang 
104d1c11141SFrank Chang     switch (trigger_type) {
105d1c11141SFrank Chang     case TRIGGER_TYPE_AD_MATCH:
106d1c11141SFrank Chang         action = (tdata1 & TYPE2_ACTION) >> 12;
107d1c11141SFrank Chang         break;
108c472c142SFrank Chang     case TRIGGER_TYPE_AD_MATCH6:
109c472c142SFrank Chang         action = (tdata1 & TYPE6_ACTION) >> 12;
110c472c142SFrank Chang         break;
111d1c11141SFrank Chang     case TRIGGER_TYPE_INST_CNT:
112d1c11141SFrank Chang     case TRIGGER_TYPE_INT:
113d1c11141SFrank Chang     case TRIGGER_TYPE_EXCP:
114d1c11141SFrank Chang     case TRIGGER_TYPE_EXT_SRC:
115d1c11141SFrank Chang         qemu_log_mask(LOG_UNIMP, "trigger type: %d is not supported\n",
116d1c11141SFrank Chang                       trigger_type);
117d1c11141SFrank Chang         break;
118d1c11141SFrank Chang     case TRIGGER_TYPE_NO_EXIST:
119d1c11141SFrank Chang     case TRIGGER_TYPE_UNAVAIL:
120d1c11141SFrank Chang         qemu_log_mask(LOG_GUEST_ERROR, "trigger type: %d does not exit\n",
121d1c11141SFrank Chang                       trigger_type);
122d1c11141SFrank Chang         break;
123d1c11141SFrank Chang     default:
124d1c11141SFrank Chang         g_assert_not_reached();
125d1c11141SFrank Chang     }
126d1c11141SFrank Chang 
127d1c11141SFrank Chang     return action;
128d1c11141SFrank Chang }
129d1c11141SFrank Chang 
1309d5a84dbSFrank Chang static inline target_ulong build_tdata1(CPURISCVState *env,
1319d5a84dbSFrank Chang                                         trigger_type_t type,
1329d5a84dbSFrank Chang                                         bool dmode, target_ulong data)
13395799e36SBin Meng {
13495799e36SBin Meng     target_ulong tdata1;
13595799e36SBin Meng 
13695799e36SBin Meng     switch (riscv_cpu_mxl(env)) {
13795799e36SBin Meng     case MXL_RV32:
1389d5a84dbSFrank Chang         tdata1 = RV32_TYPE(type) |
1399d5a84dbSFrank Chang                  (dmode ? RV32_DMODE : 0) |
1409d5a84dbSFrank Chang                  (data & RV32_DATA_MASK);
14195799e36SBin Meng         break;
14295799e36SBin Meng     case MXL_RV64:
143d1d85412SFrédéric Pétrot     case MXL_RV128:
1449d5a84dbSFrank Chang         tdata1 = RV64_TYPE(type) |
1459d5a84dbSFrank Chang                  (dmode ? RV64_DMODE : 0) |
1469d5a84dbSFrank Chang                  (data & RV64_DATA_MASK);
14795799e36SBin Meng         break;
14895799e36SBin Meng     default:
14995799e36SBin Meng         g_assert_not_reached();
15095799e36SBin Meng     }
15195799e36SBin Meng 
15295799e36SBin Meng     return tdata1;
15395799e36SBin Meng }
15495799e36SBin Meng 
15595799e36SBin Meng bool tdata_available(CPURISCVState *env, int tdata_index)
15695799e36SBin Meng {
157a42bd001SFrank Chang     int trigger_type = get_trigger_type(env, env->trigger_cur);
158a42bd001SFrank Chang 
15995799e36SBin Meng     if (unlikely(tdata_index >= TDATA_NUM)) {
16095799e36SBin Meng         return false;
16195799e36SBin Meng     }
16295799e36SBin Meng 
163a42bd001SFrank Chang     return tdata_mapping[trigger_type][tdata_index];
16495799e36SBin Meng }
16595799e36SBin Meng 
16695799e36SBin Meng target_ulong tselect_csr_read(CPURISCVState *env)
16795799e36SBin Meng {
16895799e36SBin Meng     return env->trigger_cur;
16995799e36SBin Meng }
17095799e36SBin Meng 
17195799e36SBin Meng void tselect_csr_write(CPURISCVState *env, target_ulong val)
17295799e36SBin Meng {
1736ea8d3fcSFrank Chang     if (val < RV_MAX_TRIGGERS) {
17495799e36SBin Meng         env->trigger_cur = val;
17595799e36SBin Meng     }
1766ea8d3fcSFrank Chang }
17795799e36SBin Meng 
17895799e36SBin Meng static target_ulong tdata1_validate(CPURISCVState *env, target_ulong val,
17995799e36SBin Meng                                     trigger_type_t t)
18095799e36SBin Meng {
18195799e36SBin Meng     uint32_t type, dmode;
18295799e36SBin Meng     target_ulong tdata1;
18395799e36SBin Meng 
18495799e36SBin Meng     switch (riscv_cpu_mxl(env)) {
18595799e36SBin Meng     case MXL_RV32:
18695799e36SBin Meng         type = extract32(val, 28, 4);
18795799e36SBin Meng         dmode = extract32(val, 27, 1);
18895799e36SBin Meng         tdata1 = RV32_TYPE(t);
18995799e36SBin Meng         break;
19095799e36SBin Meng     case MXL_RV64:
191d1d85412SFrédéric Pétrot     case MXL_RV128:
19295799e36SBin Meng         type = extract64(val, 60, 4);
19395799e36SBin Meng         dmode = extract64(val, 59, 1);
19495799e36SBin Meng         tdata1 = RV64_TYPE(t);
19595799e36SBin Meng         break;
19695799e36SBin Meng     default:
19795799e36SBin Meng         g_assert_not_reached();
19895799e36SBin Meng     }
19995799e36SBin Meng 
20095799e36SBin Meng     if (type != t) {
20195799e36SBin Meng         qemu_log_mask(LOG_GUEST_ERROR,
20295799e36SBin Meng                       "ignoring type write to tdata1 register\n");
20395799e36SBin Meng     }
204a42bd001SFrank Chang 
20595799e36SBin Meng     if (dmode != 0) {
20695799e36SBin Meng         qemu_log_mask(LOG_UNIMP, "debug mode is not supported\n");
20795799e36SBin Meng     }
20895799e36SBin Meng 
20995799e36SBin Meng     return tdata1;
21095799e36SBin Meng }
21195799e36SBin Meng 
21295799e36SBin Meng static inline void warn_always_zero_bit(target_ulong val, target_ulong mask,
21395799e36SBin Meng                                         const char *msg)
21495799e36SBin Meng {
21595799e36SBin Meng     if (val & mask) {
21695799e36SBin Meng         qemu_log_mask(LOG_UNIMP, "%s bit is always zero\n", msg);
21795799e36SBin Meng     }
21895799e36SBin Meng }
21995799e36SBin Meng 
220d1c11141SFrank Chang static void do_trigger_action(CPURISCVState *env, target_ulong trigger_index)
221d1c11141SFrank Chang {
222d1c11141SFrank Chang     trigger_action_t action = get_trigger_action(env, trigger_index);
223d1c11141SFrank Chang 
224d1c11141SFrank Chang     switch (action) {
225d1c11141SFrank Chang     case DBG_ACTION_NONE:
226d1c11141SFrank Chang         break;
227d1c11141SFrank Chang     case DBG_ACTION_BP:
228d1c11141SFrank Chang         riscv_raise_exception(env, RISCV_EXCP_BREAKPOINT, 0);
229d1c11141SFrank Chang         break;
230d1c11141SFrank Chang     case DBG_ACTION_DBG_MODE:
231d1c11141SFrank Chang     case DBG_ACTION_TRACE0:
232d1c11141SFrank Chang     case DBG_ACTION_TRACE1:
233d1c11141SFrank Chang     case DBG_ACTION_TRACE2:
234d1c11141SFrank Chang     case DBG_ACTION_TRACE3:
235d1c11141SFrank Chang     case DBG_ACTION_EXT_DBG0:
236d1c11141SFrank Chang     case DBG_ACTION_EXT_DBG1:
237d1c11141SFrank Chang         qemu_log_mask(LOG_UNIMP, "action: %d is not supported\n", action);
238d1c11141SFrank Chang         break;
239d1c11141SFrank Chang     default:
240d1c11141SFrank Chang         g_assert_not_reached();
241d1c11141SFrank Chang     }
242d1c11141SFrank Chang }
243d1c11141SFrank Chang 
244*5e20b889SAlvin Chang /*
245*5e20b889SAlvin Chang  * Check the privilege level of specific trigger matches CPU's current privilege
246*5e20b889SAlvin Chang  * level.
247*5e20b889SAlvin Chang  */
248*5e20b889SAlvin Chang static bool trigger_priv_match(CPURISCVState *env, trigger_type_t type,
249*5e20b889SAlvin Chang                                int trigger_index)
250*5e20b889SAlvin Chang {
251*5e20b889SAlvin Chang     target_ulong ctrl = env->tdata1[trigger_index];
252*5e20b889SAlvin Chang 
253*5e20b889SAlvin Chang     switch (type) {
254*5e20b889SAlvin Chang     case TRIGGER_TYPE_AD_MATCH:
255*5e20b889SAlvin Chang         /* type 2 trigger cannot be fired in VU/VS mode */
256*5e20b889SAlvin Chang         if (env->virt_enabled) {
257*5e20b889SAlvin Chang             return false;
258*5e20b889SAlvin Chang         }
259*5e20b889SAlvin Chang         /* check U/S/M bit against current privilege level */
260*5e20b889SAlvin Chang         if ((ctrl >> 3) & BIT(env->priv)) {
261*5e20b889SAlvin Chang             return true;
262*5e20b889SAlvin Chang         }
263*5e20b889SAlvin Chang         break;
264*5e20b889SAlvin Chang     case TRIGGER_TYPE_AD_MATCH6:
265*5e20b889SAlvin Chang         if (env->virt_enabled) {
266*5e20b889SAlvin Chang             /* check VU/VS bit against current privilege level */
267*5e20b889SAlvin Chang             if ((ctrl >> 23) & BIT(env->priv)) {
268*5e20b889SAlvin Chang                 return true;
269*5e20b889SAlvin Chang             }
270*5e20b889SAlvin Chang         } else {
271*5e20b889SAlvin Chang             /* check U/S/M bit against current privilege level */
272*5e20b889SAlvin Chang             if ((ctrl >> 3) & BIT(env->priv)) {
273*5e20b889SAlvin Chang                 return true;
274*5e20b889SAlvin Chang             }
275*5e20b889SAlvin Chang         }
276*5e20b889SAlvin Chang         break;
277*5e20b889SAlvin Chang     case TRIGGER_TYPE_INST_CNT:
278*5e20b889SAlvin Chang         if (env->virt_enabled) {
279*5e20b889SAlvin Chang             /* check VU/VS bit against current privilege level */
280*5e20b889SAlvin Chang             if ((ctrl >> 25) & BIT(env->priv)) {
281*5e20b889SAlvin Chang                 return true;
282*5e20b889SAlvin Chang             }
283*5e20b889SAlvin Chang         } else {
284*5e20b889SAlvin Chang             /* check U/S/M bit against current privilege level */
285*5e20b889SAlvin Chang             if ((ctrl >> 6) & BIT(env->priv)) {
286*5e20b889SAlvin Chang                 return true;
287*5e20b889SAlvin Chang             }
288*5e20b889SAlvin Chang         }
289*5e20b889SAlvin Chang         break;
290*5e20b889SAlvin Chang     case TRIGGER_TYPE_INT:
291*5e20b889SAlvin Chang     case TRIGGER_TYPE_EXCP:
292*5e20b889SAlvin Chang     case TRIGGER_TYPE_EXT_SRC:
293*5e20b889SAlvin Chang         qemu_log_mask(LOG_UNIMP, "trigger type: %d is not supported\n", type);
294*5e20b889SAlvin Chang         break;
295*5e20b889SAlvin Chang     case TRIGGER_TYPE_NO_EXIST:
296*5e20b889SAlvin Chang     case TRIGGER_TYPE_UNAVAIL:
297*5e20b889SAlvin Chang         qemu_log_mask(LOG_GUEST_ERROR, "trigger type: %d does not exist\n",
298*5e20b889SAlvin Chang                       type);
299*5e20b889SAlvin Chang         break;
300*5e20b889SAlvin Chang     default:
301*5e20b889SAlvin Chang         g_assert_not_reached();
302*5e20b889SAlvin Chang     }
303*5e20b889SAlvin Chang 
304*5e20b889SAlvin Chang     return false;
305*5e20b889SAlvin Chang }
306*5e20b889SAlvin Chang 
307*5e20b889SAlvin Chang /* Common matching conditions for all types of the triggers. */
308*5e20b889SAlvin Chang static bool trigger_common_match(CPURISCVState *env, trigger_type_t type,
309*5e20b889SAlvin Chang                                  int trigger_index)
310*5e20b889SAlvin Chang {
311*5e20b889SAlvin Chang     return trigger_priv_match(env, type, trigger_index);
312*5e20b889SAlvin Chang }
313*5e20b889SAlvin Chang 
3149495c488SFrank Chang /* type 2 trigger */
3159495c488SFrank Chang 
31695799e36SBin Meng static uint32_t type2_breakpoint_size(CPURISCVState *env, target_ulong ctrl)
31795799e36SBin Meng {
31866997c42SMarkus Armbruster     uint32_t sizelo, sizehi = 0;
31995799e36SBin Meng 
32095799e36SBin Meng     if (riscv_cpu_mxl(env) == MXL_RV64) {
32195799e36SBin Meng         sizehi = extract32(ctrl, 21, 2);
32295799e36SBin Meng     }
32395799e36SBin Meng     sizelo = extract32(ctrl, 16, 2);
32466997c42SMarkus Armbruster     return (sizehi << 2) | sizelo;
32595799e36SBin Meng }
32695799e36SBin Meng 
32795799e36SBin Meng static inline bool type2_breakpoint_enabled(target_ulong ctrl)
32895799e36SBin Meng {
32995799e36SBin Meng     bool mode = !!(ctrl & (TYPE2_U | TYPE2_S | TYPE2_M));
33095799e36SBin Meng     bool rwx = !!(ctrl & (TYPE2_LOAD | TYPE2_STORE | TYPE2_EXEC));
33195799e36SBin Meng 
33295799e36SBin Meng     return mode && rwx;
33395799e36SBin Meng }
33495799e36SBin Meng 
33595799e36SBin Meng static target_ulong type2_mcontrol_validate(CPURISCVState *env,
33695799e36SBin Meng                                             target_ulong ctrl)
33795799e36SBin Meng {
33895799e36SBin Meng     target_ulong val;
33995799e36SBin Meng     uint32_t size;
34095799e36SBin Meng 
34195799e36SBin Meng     /* validate the generic part first */
34295799e36SBin Meng     val = tdata1_validate(env, ctrl, TRIGGER_TYPE_AD_MATCH);
34395799e36SBin Meng 
34495799e36SBin Meng     /* validate unimplemented (always zero) bits */
34595799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_MATCH, "match");
34695799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_CHAIN, "chain");
34795799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_ACTION, "action");
34895799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_TIMING, "timing");
34995799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_SELECT, "select");
35095799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_HIT, "hit");
35195799e36SBin Meng 
35295799e36SBin Meng     /* validate size encoding */
35395799e36SBin Meng     size = type2_breakpoint_size(env, ctrl);
35495799e36SBin Meng     if (access_size[size] == -1) {
355246f8796SWeiwei Li         qemu_log_mask(LOG_UNIMP, "access size %d is not supported, using "
356246f8796SWeiwei Li                                  "SIZE_ANY\n", size);
35795799e36SBin Meng     } else {
35895799e36SBin Meng         val |= (ctrl & TYPE2_SIZELO);
35995799e36SBin Meng         if (riscv_cpu_mxl(env) == MXL_RV64) {
36095799e36SBin Meng             val |= (ctrl & TYPE2_SIZEHI);
36195799e36SBin Meng         }
36295799e36SBin Meng     }
36395799e36SBin Meng 
36495799e36SBin Meng     /* keep the mode and attribute bits */
36595799e36SBin Meng     val |= (ctrl & (TYPE2_U | TYPE2_S | TYPE2_M |
36695799e36SBin Meng                     TYPE2_LOAD | TYPE2_STORE | TYPE2_EXEC));
36795799e36SBin Meng 
36895799e36SBin Meng     return val;
36995799e36SBin Meng }
37095799e36SBin Meng 
37195799e36SBin Meng static void type2_breakpoint_insert(CPURISCVState *env, target_ulong index)
37295799e36SBin Meng {
3739495c488SFrank Chang     target_ulong ctrl = env->tdata1[index];
3749495c488SFrank Chang     target_ulong addr = env->tdata2[index];
37595799e36SBin Meng     bool enabled = type2_breakpoint_enabled(ctrl);
37695799e36SBin Meng     CPUState *cs = env_cpu(env);
37795799e36SBin Meng     int flags = BP_CPU | BP_STOP_BEFORE_ACCESS;
37895799e36SBin Meng     uint32_t size;
37995799e36SBin Meng 
38095799e36SBin Meng     if (!enabled) {
38195799e36SBin Meng         return;
38295799e36SBin Meng     }
38395799e36SBin Meng 
38495799e36SBin Meng     if (ctrl & TYPE2_EXEC) {
3859495c488SFrank Chang         cpu_breakpoint_insert(cs, addr, flags, &env->cpu_breakpoint[index]);
38695799e36SBin Meng     }
38795799e36SBin Meng 
38895799e36SBin Meng     if (ctrl & TYPE2_LOAD) {
38995799e36SBin Meng         flags |= BP_MEM_READ;
39095799e36SBin Meng     }
39195799e36SBin Meng     if (ctrl & TYPE2_STORE) {
39295799e36SBin Meng         flags |= BP_MEM_WRITE;
39395799e36SBin Meng     }
39495799e36SBin Meng 
39595799e36SBin Meng     if (flags & BP_MEM_ACCESS) {
39695799e36SBin Meng         size = type2_breakpoint_size(env, ctrl);
39795799e36SBin Meng         if (size != 0) {
39895799e36SBin Meng             cpu_watchpoint_insert(cs, addr, size, flags,
3999495c488SFrank Chang                                   &env->cpu_watchpoint[index]);
40095799e36SBin Meng         } else {
40195799e36SBin Meng             cpu_watchpoint_insert(cs, addr, 8, flags,
4029495c488SFrank Chang                                   &env->cpu_watchpoint[index]);
40395799e36SBin Meng         }
40495799e36SBin Meng     }
40595799e36SBin Meng }
40695799e36SBin Meng 
40795799e36SBin Meng static void type2_breakpoint_remove(CPURISCVState *env, target_ulong index)
40895799e36SBin Meng {
40995799e36SBin Meng     CPUState *cs = env_cpu(env);
41095799e36SBin Meng 
4119495c488SFrank Chang     if (env->cpu_breakpoint[index]) {
4129495c488SFrank Chang         cpu_breakpoint_remove_by_ref(cs, env->cpu_breakpoint[index]);
4139495c488SFrank Chang         env->cpu_breakpoint[index] = NULL;
41495799e36SBin Meng     }
41595799e36SBin Meng 
4169495c488SFrank Chang     if (env->cpu_watchpoint[index]) {
4179495c488SFrank Chang         cpu_watchpoint_remove_by_ref(cs, env->cpu_watchpoint[index]);
4189495c488SFrank Chang         env->cpu_watchpoint[index] = NULL;
41995799e36SBin Meng     }
42095799e36SBin Meng }
42195799e36SBin Meng 
422a42bd001SFrank Chang static void type2_reg_write(CPURISCVState *env, target_ulong index,
42395799e36SBin Meng                             int tdata_index, target_ulong val)
42495799e36SBin Meng {
42595799e36SBin Meng     target_ulong new_val;
42695799e36SBin Meng 
42795799e36SBin Meng     switch (tdata_index) {
42895799e36SBin Meng     case TDATA1:
42995799e36SBin Meng         new_val = type2_mcontrol_validate(env, val);
4309495c488SFrank Chang         if (new_val != env->tdata1[index]) {
4319495c488SFrank Chang             env->tdata1[index] = new_val;
43295799e36SBin Meng             type2_breakpoint_remove(env, index);
43395799e36SBin Meng             type2_breakpoint_insert(env, index);
43495799e36SBin Meng         }
43595799e36SBin Meng         break;
43695799e36SBin Meng     case TDATA2:
4379495c488SFrank Chang         if (val != env->tdata2[index]) {
4389495c488SFrank Chang             env->tdata2[index] = val;
43995799e36SBin Meng             type2_breakpoint_remove(env, index);
44095799e36SBin Meng             type2_breakpoint_insert(env, index);
44195799e36SBin Meng         }
44295799e36SBin Meng         break;
4439495c488SFrank Chang     case TDATA3:
4449495c488SFrank Chang         qemu_log_mask(LOG_UNIMP,
4459495c488SFrank Chang                       "tdata3 is not supported for type 2 trigger\n");
4469495c488SFrank Chang         break;
44795799e36SBin Meng     default:
44895799e36SBin Meng         g_assert_not_reached();
44995799e36SBin Meng     }
45095799e36SBin Meng 
45195799e36SBin Meng     return;
45295799e36SBin Meng }
45395799e36SBin Meng 
454c472c142SFrank Chang /* type 6 trigger */
455c472c142SFrank Chang 
456c472c142SFrank Chang static inline bool type6_breakpoint_enabled(target_ulong ctrl)
457c472c142SFrank Chang {
458c472c142SFrank Chang     bool mode = !!(ctrl & (TYPE6_VU | TYPE6_VS | TYPE6_U | TYPE6_S | TYPE6_M));
459c472c142SFrank Chang     bool rwx = !!(ctrl & (TYPE6_LOAD | TYPE6_STORE | TYPE6_EXEC));
460c472c142SFrank Chang 
461c472c142SFrank Chang     return mode && rwx;
462c472c142SFrank Chang }
463c472c142SFrank Chang 
464c472c142SFrank Chang static target_ulong type6_mcontrol6_validate(CPURISCVState *env,
465c472c142SFrank Chang                                              target_ulong ctrl)
466c472c142SFrank Chang {
467c472c142SFrank Chang     target_ulong val;
468c472c142SFrank Chang     uint32_t size;
469c472c142SFrank Chang 
470c472c142SFrank Chang     /* validate the generic part first */
471c472c142SFrank Chang     val = tdata1_validate(env, ctrl, TRIGGER_TYPE_AD_MATCH6);
472c472c142SFrank Chang 
473c472c142SFrank Chang     /* validate unimplemented (always zero) bits */
474c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_MATCH, "match");
475c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_CHAIN, "chain");
476c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_ACTION, "action");
477c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_TIMING, "timing");
478c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_SELECT, "select");
479c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_HIT, "hit");
480c472c142SFrank Chang 
481c472c142SFrank Chang     /* validate size encoding */
482c472c142SFrank Chang     size = extract32(ctrl, 16, 4);
483c472c142SFrank Chang     if (access_size[size] == -1) {
484246f8796SWeiwei Li         qemu_log_mask(LOG_UNIMP, "access size %d is not supported, using "
485246f8796SWeiwei Li                                  "SIZE_ANY\n", size);
486c472c142SFrank Chang     } else {
487c472c142SFrank Chang         val |= (ctrl & TYPE6_SIZE);
488c472c142SFrank Chang     }
489c472c142SFrank Chang 
490c472c142SFrank Chang     /* keep the mode and attribute bits */
491c472c142SFrank Chang     val |= (ctrl & (TYPE6_VU | TYPE6_VS | TYPE6_U | TYPE6_S | TYPE6_M |
492c472c142SFrank Chang                     TYPE6_LOAD | TYPE6_STORE | TYPE6_EXEC));
493c472c142SFrank Chang 
494c472c142SFrank Chang     return val;
495c472c142SFrank Chang }
496c472c142SFrank Chang 
497c472c142SFrank Chang static void type6_breakpoint_insert(CPURISCVState *env, target_ulong index)
498c472c142SFrank Chang {
499c472c142SFrank Chang     target_ulong ctrl = env->tdata1[index];
500c472c142SFrank Chang     target_ulong addr = env->tdata2[index];
501c472c142SFrank Chang     bool enabled = type6_breakpoint_enabled(ctrl);
502c472c142SFrank Chang     CPUState *cs = env_cpu(env);
503c472c142SFrank Chang     int flags = BP_CPU | BP_STOP_BEFORE_ACCESS;
504c472c142SFrank Chang     uint32_t size;
505c472c142SFrank Chang 
506c472c142SFrank Chang     if (!enabled) {
507c472c142SFrank Chang         return;
508c472c142SFrank Chang     }
509c472c142SFrank Chang 
510c472c142SFrank Chang     if (ctrl & TYPE6_EXEC) {
511c472c142SFrank Chang         cpu_breakpoint_insert(cs, addr, flags, &env->cpu_breakpoint[index]);
512c472c142SFrank Chang     }
513c472c142SFrank Chang 
514c472c142SFrank Chang     if (ctrl & TYPE6_LOAD) {
515c472c142SFrank Chang         flags |= BP_MEM_READ;
516c472c142SFrank Chang     }
517c472c142SFrank Chang 
518c472c142SFrank Chang     if (ctrl & TYPE6_STORE) {
519c472c142SFrank Chang         flags |= BP_MEM_WRITE;
520c472c142SFrank Chang     }
521c472c142SFrank Chang 
522c472c142SFrank Chang     if (flags & BP_MEM_ACCESS) {
523c472c142SFrank Chang         size = extract32(ctrl, 16, 4);
524c472c142SFrank Chang         if (size != 0) {
525c472c142SFrank Chang             cpu_watchpoint_insert(cs, addr, size, flags,
526c472c142SFrank Chang                                   &env->cpu_watchpoint[index]);
527c472c142SFrank Chang         } else {
528c472c142SFrank Chang             cpu_watchpoint_insert(cs, addr, 8, flags,
529c472c142SFrank Chang                                   &env->cpu_watchpoint[index]);
530c472c142SFrank Chang         }
531c472c142SFrank Chang     }
532c472c142SFrank Chang }
533c472c142SFrank Chang 
534c472c142SFrank Chang static void type6_breakpoint_remove(CPURISCVState *env, target_ulong index)
535c472c142SFrank Chang {
536c472c142SFrank Chang     type2_breakpoint_remove(env, index);
537c472c142SFrank Chang }
538c472c142SFrank Chang 
539c472c142SFrank Chang static void type6_reg_write(CPURISCVState *env, target_ulong index,
540c472c142SFrank Chang                             int tdata_index, target_ulong val)
541c472c142SFrank Chang {
542c472c142SFrank Chang     target_ulong new_val;
543c472c142SFrank Chang 
544c472c142SFrank Chang     switch (tdata_index) {
545c472c142SFrank Chang     case TDATA1:
546c472c142SFrank Chang         new_val = type6_mcontrol6_validate(env, val);
547c472c142SFrank Chang         if (new_val != env->tdata1[index]) {
548c472c142SFrank Chang             env->tdata1[index] = new_val;
549c472c142SFrank Chang             type6_breakpoint_remove(env, index);
550c472c142SFrank Chang             type6_breakpoint_insert(env, index);
551c472c142SFrank Chang         }
552c472c142SFrank Chang         break;
553c472c142SFrank Chang     case TDATA2:
554c472c142SFrank Chang         if (val != env->tdata2[index]) {
555c472c142SFrank Chang             env->tdata2[index] = val;
556c472c142SFrank Chang             type6_breakpoint_remove(env, index);
557c472c142SFrank Chang             type6_breakpoint_insert(env, index);
558c472c142SFrank Chang         }
559c472c142SFrank Chang         break;
560c472c142SFrank Chang     case TDATA3:
561c472c142SFrank Chang         qemu_log_mask(LOG_UNIMP,
562c472c142SFrank Chang                       "tdata3 is not supported for type 6 trigger\n");
563c472c142SFrank Chang         break;
564c472c142SFrank Chang     default:
565c472c142SFrank Chang         g_assert_not_reached();
566c472c142SFrank Chang     }
567c472c142SFrank Chang 
568c472c142SFrank Chang     return;
569c472c142SFrank Chang }
570c472c142SFrank Chang 
5712c9d7471SLIU Zhiwei /* icount trigger type */
5722c9d7471SLIU Zhiwei static inline int
5732c9d7471SLIU Zhiwei itrigger_get_count(CPURISCVState *env, int index)
5742c9d7471SLIU Zhiwei {
5752c9d7471SLIU Zhiwei     return get_field(env->tdata1[index], ITRIGGER_COUNT);
5762c9d7471SLIU Zhiwei }
5772c9d7471SLIU Zhiwei 
5782c9d7471SLIU Zhiwei static inline void
5792c9d7471SLIU Zhiwei itrigger_set_count(CPURISCVState *env, int index, int value)
5802c9d7471SLIU Zhiwei {
5812c9d7471SLIU Zhiwei     env->tdata1[index] = set_field(env->tdata1[index],
5822c9d7471SLIU Zhiwei                                    ITRIGGER_COUNT, value);
5832c9d7471SLIU Zhiwei }
5842c9d7471SLIU Zhiwei 
5852c9d7471SLIU Zhiwei static bool check_itrigger_priv(CPURISCVState *env, int index)
5862c9d7471SLIU Zhiwei {
5872c9d7471SLIU Zhiwei     target_ulong tdata1 = env->tdata1[index];
58838256529SWeiwei Li     if (env->virt_enabled) {
5892c9d7471SLIU Zhiwei         /* check VU/VS bit against current privilege level */
5902c9d7471SLIU Zhiwei         return (get_field(tdata1, ITRIGGER_VS) == env->priv) ||
5912c9d7471SLIU Zhiwei                (get_field(tdata1, ITRIGGER_VU) == env->priv);
5922c9d7471SLIU Zhiwei     } else {
5932c9d7471SLIU Zhiwei         /* check U/S/M bit against current privilege level */
5942c9d7471SLIU Zhiwei         return (get_field(tdata1, ITRIGGER_M) == env->priv) ||
5952c9d7471SLIU Zhiwei                (get_field(tdata1, ITRIGGER_S) == env->priv) ||
5962c9d7471SLIU Zhiwei                (get_field(tdata1, ITRIGGER_U) == env->priv);
5972c9d7471SLIU Zhiwei     }
5982c9d7471SLIU Zhiwei }
5992c9d7471SLIU Zhiwei 
6002c9d7471SLIU Zhiwei bool riscv_itrigger_enabled(CPURISCVState *env)
6012c9d7471SLIU Zhiwei {
6022c9d7471SLIU Zhiwei     int count;
6032c9d7471SLIU Zhiwei     for (int i = 0; i < RV_MAX_TRIGGERS; i++) {
6042c9d7471SLIU Zhiwei         if (get_trigger_type(env, i) != TRIGGER_TYPE_INST_CNT) {
6052c9d7471SLIU Zhiwei             continue;
6062c9d7471SLIU Zhiwei         }
6072c9d7471SLIU Zhiwei         if (check_itrigger_priv(env, i)) {
6082c9d7471SLIU Zhiwei             continue;
6092c9d7471SLIU Zhiwei         }
6102c9d7471SLIU Zhiwei         count = itrigger_get_count(env, i);
6112c9d7471SLIU Zhiwei         if (!count) {
6122c9d7471SLIU Zhiwei             continue;
6132c9d7471SLIU Zhiwei         }
6142c9d7471SLIU Zhiwei         return true;
6152c9d7471SLIU Zhiwei     }
6162c9d7471SLIU Zhiwei 
6172c9d7471SLIU Zhiwei     return false;
6182c9d7471SLIU Zhiwei }
6192c9d7471SLIU Zhiwei 
6202c9d7471SLIU Zhiwei void helper_itrigger_match(CPURISCVState *env)
6212c9d7471SLIU Zhiwei {
6222c9d7471SLIU Zhiwei     int count;
6232c9d7471SLIU Zhiwei     for (int i = 0; i < RV_MAX_TRIGGERS; i++) {
6242c9d7471SLIU Zhiwei         if (get_trigger_type(env, i) != TRIGGER_TYPE_INST_CNT) {
6252c9d7471SLIU Zhiwei             continue;
6262c9d7471SLIU Zhiwei         }
6272c9d7471SLIU Zhiwei         if (check_itrigger_priv(env, i)) {
6282c9d7471SLIU Zhiwei             continue;
6292c9d7471SLIU Zhiwei         }
6302c9d7471SLIU Zhiwei         count = itrigger_get_count(env, i);
6312c9d7471SLIU Zhiwei         if (!count) {
6322c9d7471SLIU Zhiwei             continue;
6332c9d7471SLIU Zhiwei         }
6342c9d7471SLIU Zhiwei         itrigger_set_count(env, i, count--);
6352c9d7471SLIU Zhiwei         if (!count) {
636577f0286SLIU Zhiwei             env->itrigger_enabled = riscv_itrigger_enabled(env);
6372c9d7471SLIU Zhiwei             do_trigger_action(env, i);
6382c9d7471SLIU Zhiwei         }
6392c9d7471SLIU Zhiwei     }
6402c9d7471SLIU Zhiwei }
6412c9d7471SLIU Zhiwei 
6425a4ae64cSLIU Zhiwei static void riscv_itrigger_update_count(CPURISCVState *env)
6435a4ae64cSLIU Zhiwei {
6445a4ae64cSLIU Zhiwei     int count, executed;
6455a4ae64cSLIU Zhiwei     /*
6465a4ae64cSLIU Zhiwei      * Record last icount, so that we can evaluate the executed instructions
64742fe7499SMichael Tokarev      * since last privilege mode change or timer expire.
6485a4ae64cSLIU Zhiwei      */
6495a4ae64cSLIU Zhiwei     int64_t last_icount = env->last_icount, current_icount;
6505a4ae64cSLIU Zhiwei     current_icount = env->last_icount = icount_get_raw();
6515a4ae64cSLIU Zhiwei 
6525a4ae64cSLIU Zhiwei     for (int i = 0; i < RV_MAX_TRIGGERS; i++) {
6535a4ae64cSLIU Zhiwei         if (get_trigger_type(env, i) != TRIGGER_TYPE_INST_CNT) {
6545a4ae64cSLIU Zhiwei             continue;
6555a4ae64cSLIU Zhiwei         }
6565a4ae64cSLIU Zhiwei         count = itrigger_get_count(env, i);
6575a4ae64cSLIU Zhiwei         if (!count) {
6585a4ae64cSLIU Zhiwei             continue;
6595a4ae64cSLIU Zhiwei         }
6605a4ae64cSLIU Zhiwei         /*
66142fe7499SMichael Tokarev          * Only when privilege is changed or itrigger timer expires,
6625a4ae64cSLIU Zhiwei          * the count field in itrigger tdata1 register is updated.
6635a4ae64cSLIU Zhiwei          * And the count field in itrigger only contains remaining value.
6645a4ae64cSLIU Zhiwei          */
6655a4ae64cSLIU Zhiwei         if (check_itrigger_priv(env, i)) {
6665a4ae64cSLIU Zhiwei             /*
66742fe7499SMichael Tokarev              * If itrigger enabled in this privilege mode, the number of
66842fe7499SMichael Tokarev              * executed instructions since last privilege change
6695a4ae64cSLIU Zhiwei              * should be reduced from current itrigger count.
6705a4ae64cSLIU Zhiwei              */
6715a4ae64cSLIU Zhiwei             executed = current_icount - last_icount;
6725a4ae64cSLIU Zhiwei             itrigger_set_count(env, i, count - executed);
6735a4ae64cSLIU Zhiwei             if (count == executed) {
6745a4ae64cSLIU Zhiwei                 do_trigger_action(env, i);
6755a4ae64cSLIU Zhiwei             }
6765a4ae64cSLIU Zhiwei         } else {
6775a4ae64cSLIU Zhiwei             /*
67842fe7499SMichael Tokarev              * If itrigger is not enabled in this privilege mode,
6795a4ae64cSLIU Zhiwei              * the number of executed instructions will be discard and
6805a4ae64cSLIU Zhiwei              * the count field in itrigger will not change.
6815a4ae64cSLIU Zhiwei              */
6825a4ae64cSLIU Zhiwei             timer_mod(env->itrigger_timer[i],
6835a4ae64cSLIU Zhiwei                       current_icount + count);
6845a4ae64cSLIU Zhiwei         }
6855a4ae64cSLIU Zhiwei     }
6865a4ae64cSLIU Zhiwei }
6875a4ae64cSLIU Zhiwei 
6885a4ae64cSLIU Zhiwei static void riscv_itrigger_timer_cb(void *opaque)
6895a4ae64cSLIU Zhiwei {
6905a4ae64cSLIU Zhiwei     riscv_itrigger_update_count((CPURISCVState *)opaque);
6915a4ae64cSLIU Zhiwei }
6925a4ae64cSLIU Zhiwei 
6935a4ae64cSLIU Zhiwei void riscv_itrigger_update_priv(CPURISCVState *env)
6945a4ae64cSLIU Zhiwei {
6955a4ae64cSLIU Zhiwei     riscv_itrigger_update_count(env);
6965a4ae64cSLIU Zhiwei }
6975a4ae64cSLIU Zhiwei 
69891809598SLIU Zhiwei static target_ulong itrigger_validate(CPURISCVState *env,
69991809598SLIU Zhiwei                                       target_ulong ctrl)
70095799e36SBin Meng {
70191809598SLIU Zhiwei     target_ulong val;
70291809598SLIU Zhiwei 
70391809598SLIU Zhiwei     /* validate the generic part first */
70491809598SLIU Zhiwei     val = tdata1_validate(env, ctrl, TRIGGER_TYPE_INST_CNT);
70591809598SLIU Zhiwei 
70691809598SLIU Zhiwei     /* validate unimplemented (always zero) bits */
70791809598SLIU Zhiwei     warn_always_zero_bit(ctrl, ITRIGGER_ACTION, "action");
70891809598SLIU Zhiwei     warn_always_zero_bit(ctrl, ITRIGGER_HIT, "hit");
70991809598SLIU Zhiwei     warn_always_zero_bit(ctrl, ITRIGGER_PENDING, "pending");
71091809598SLIU Zhiwei 
71191809598SLIU Zhiwei     /* keep the mode and attribute bits */
71291809598SLIU Zhiwei     val |= ctrl & (ITRIGGER_VU | ITRIGGER_VS | ITRIGGER_U | ITRIGGER_S |
71391809598SLIU Zhiwei                    ITRIGGER_M | ITRIGGER_COUNT);
71491809598SLIU Zhiwei 
71591809598SLIU Zhiwei     return val;
71691809598SLIU Zhiwei }
71791809598SLIU Zhiwei 
71891809598SLIU Zhiwei static void itrigger_reg_write(CPURISCVState *env, target_ulong index,
71991809598SLIU Zhiwei                                int tdata_index, target_ulong val)
72091809598SLIU Zhiwei {
72191809598SLIU Zhiwei     target_ulong new_val;
72291809598SLIU Zhiwei 
7239495c488SFrank Chang     switch (tdata_index) {
7249495c488SFrank Chang     case TDATA1:
72591809598SLIU Zhiwei         /* set timer for icount */
72691809598SLIU Zhiwei         new_val = itrigger_validate(env, val);
72791809598SLIU Zhiwei         if (new_val != env->tdata1[index]) {
72891809598SLIU Zhiwei             env->tdata1[index] = new_val;
72991809598SLIU Zhiwei             if (icount_enabled()) {
73091809598SLIU Zhiwei                 env->last_icount = icount_get_raw();
73191809598SLIU Zhiwei                 /* set the count to timer */
73291809598SLIU Zhiwei                 timer_mod(env->itrigger_timer[index],
73391809598SLIU Zhiwei                           env->last_icount + itrigger_get_count(env, index));
734577f0286SLIU Zhiwei             } else {
735577f0286SLIU Zhiwei                 env->itrigger_enabled = riscv_itrigger_enabled(env);
73691809598SLIU Zhiwei             }
73791809598SLIU Zhiwei         }
73891809598SLIU Zhiwei         break;
73991809598SLIU Zhiwei     case TDATA2:
74091809598SLIU Zhiwei         qemu_log_mask(LOG_UNIMP,
74191809598SLIU Zhiwei                       "tdata2 is not supported for icount trigger\n");
74291809598SLIU Zhiwei         break;
74391809598SLIU Zhiwei     case TDATA3:
74491809598SLIU Zhiwei         qemu_log_mask(LOG_UNIMP,
74591809598SLIU Zhiwei                       "tdata3 is not supported for icount trigger\n");
74691809598SLIU Zhiwei         break;
74791809598SLIU Zhiwei     default:
74891809598SLIU Zhiwei         g_assert_not_reached();
74991809598SLIU Zhiwei     }
75091809598SLIU Zhiwei 
75191809598SLIU Zhiwei     return;
75291809598SLIU Zhiwei }
75391809598SLIU Zhiwei 
75491809598SLIU Zhiwei static int itrigger_get_adjust_count(CPURISCVState *env)
75591809598SLIU Zhiwei {
75691809598SLIU Zhiwei     int count = itrigger_get_count(env, env->trigger_cur), executed;
75791809598SLIU Zhiwei     if ((count != 0) && check_itrigger_priv(env, env->trigger_cur)) {
75891809598SLIU Zhiwei         executed = icount_get_raw() - env->last_icount;
75991809598SLIU Zhiwei         count += executed;
76091809598SLIU Zhiwei     }
76191809598SLIU Zhiwei     return count;
76291809598SLIU Zhiwei }
76391809598SLIU Zhiwei 
76491809598SLIU Zhiwei target_ulong tdata_csr_read(CPURISCVState *env, int tdata_index)
76591809598SLIU Zhiwei {
76691809598SLIU Zhiwei     int trigger_type;
76791809598SLIU Zhiwei     switch (tdata_index) {
76891809598SLIU Zhiwei     case TDATA1:
769246f8796SWeiwei Li         trigger_type = extract_trigger_type(env,
770246f8796SWeiwei Li                                             env->tdata1[env->trigger_cur]);
77191809598SLIU Zhiwei         if ((trigger_type == TRIGGER_TYPE_INST_CNT) && icount_enabled()) {
77291809598SLIU Zhiwei             return deposit64(env->tdata1[env->trigger_cur], 10, 14,
77391809598SLIU Zhiwei                              itrigger_get_adjust_count(env));
77491809598SLIU Zhiwei         }
7759495c488SFrank Chang         return env->tdata1[env->trigger_cur];
7769495c488SFrank Chang     case TDATA2:
7779495c488SFrank Chang         return env->tdata2[env->trigger_cur];
7789495c488SFrank Chang     case TDATA3:
7799495c488SFrank Chang         return env->tdata3[env->trigger_cur];
780a42bd001SFrank Chang     default:
781a42bd001SFrank Chang         g_assert_not_reached();
782a42bd001SFrank Chang     }
78395799e36SBin Meng }
78495799e36SBin Meng 
78595799e36SBin Meng void tdata_csr_write(CPURISCVState *env, int tdata_index, target_ulong val)
78695799e36SBin Meng {
787a42bd001SFrank Chang     int trigger_type;
78895799e36SBin Meng 
789a42bd001SFrank Chang     if (tdata_index == TDATA1) {
790a42bd001SFrank Chang         trigger_type = extract_trigger_type(env, val);
791a42bd001SFrank Chang     } else {
792a42bd001SFrank Chang         trigger_type = get_trigger_type(env, env->trigger_cur);
793a42bd001SFrank Chang     }
794a42bd001SFrank Chang 
795a42bd001SFrank Chang     switch (trigger_type) {
796a42bd001SFrank Chang     case TRIGGER_TYPE_AD_MATCH:
797a42bd001SFrank Chang         type2_reg_write(env, env->trigger_cur, tdata_index, val);
798a42bd001SFrank Chang         break;
799c472c142SFrank Chang     case TRIGGER_TYPE_AD_MATCH6:
800c472c142SFrank Chang         type6_reg_write(env, env->trigger_cur, tdata_index, val);
801c472c142SFrank Chang         break;
802a42bd001SFrank Chang     case TRIGGER_TYPE_INST_CNT:
80391809598SLIU Zhiwei         itrigger_reg_write(env, env->trigger_cur, tdata_index, val);
80491809598SLIU Zhiwei         break;
805a42bd001SFrank Chang     case TRIGGER_TYPE_INT:
806a42bd001SFrank Chang     case TRIGGER_TYPE_EXCP:
807a42bd001SFrank Chang     case TRIGGER_TYPE_EXT_SRC:
808a42bd001SFrank Chang         qemu_log_mask(LOG_UNIMP, "trigger type: %d is not supported\n",
809a42bd001SFrank Chang                       trigger_type);
810a42bd001SFrank Chang         break;
811a42bd001SFrank Chang     case TRIGGER_TYPE_NO_EXIST:
812a42bd001SFrank Chang     case TRIGGER_TYPE_UNAVAIL:
813a42bd001SFrank Chang         qemu_log_mask(LOG_GUEST_ERROR, "trigger type: %d does not exit\n",
814a42bd001SFrank Chang                       trigger_type);
815a42bd001SFrank Chang         break;
816a42bd001SFrank Chang     default:
817a42bd001SFrank Chang         g_assert_not_reached();
818a42bd001SFrank Chang     }
81995799e36SBin Meng }
820b5f6379dSBin Meng 
82131b9798dSFrank Chang target_ulong tinfo_csr_read(CPURISCVState *env)
82231b9798dSFrank Chang {
82331b9798dSFrank Chang     /* assume all triggers support the same types of triggers */
824c472c142SFrank Chang     return BIT(TRIGGER_TYPE_AD_MATCH) |
825c472c142SFrank Chang            BIT(TRIGGER_TYPE_AD_MATCH6);
82631b9798dSFrank Chang }
82731b9798dSFrank Chang 
828b5f6379dSBin Meng void riscv_cpu_debug_excp_handler(CPUState *cs)
829b5f6379dSBin Meng {
830b5f6379dSBin Meng     RISCVCPU *cpu = RISCV_CPU(cs);
831b5f6379dSBin Meng     CPURISCVState *env = &cpu->env;
832b5f6379dSBin Meng 
833b5f6379dSBin Meng     if (cs->watchpoint_hit) {
834b5f6379dSBin Meng         if (cs->watchpoint_hit->flags & BP_CPU) {
835d1c11141SFrank Chang             do_trigger_action(env, DBG_ACTION_BP);
836b5f6379dSBin Meng         }
837b5f6379dSBin Meng     } else {
838b5f6379dSBin Meng         if (cpu_breakpoint_test(cs, env->pc, BP_CPU)) {
839d1c11141SFrank Chang             do_trigger_action(env, DBG_ACTION_BP);
840b5f6379dSBin Meng         }
841b5f6379dSBin Meng     }
842b5f6379dSBin Meng }
843b5f6379dSBin Meng 
844b5f6379dSBin Meng bool riscv_cpu_debug_check_breakpoint(CPUState *cs)
845b5f6379dSBin Meng {
846b5f6379dSBin Meng     RISCVCPU *cpu = RISCV_CPU(cs);
847b5f6379dSBin Meng     CPURISCVState *env = &cpu->env;
848b5f6379dSBin Meng     CPUBreakpoint *bp;
849b5f6379dSBin Meng     target_ulong ctrl;
850b5f6379dSBin Meng     target_ulong pc;
851a42bd001SFrank Chang     int trigger_type;
852b5f6379dSBin Meng     int i;
853b5f6379dSBin Meng 
854b5f6379dSBin Meng     QTAILQ_FOREACH(bp, &cs->breakpoints, entry) {
855a42bd001SFrank Chang         for (i = 0; i < RV_MAX_TRIGGERS; i++) {
856a42bd001SFrank Chang             trigger_type = get_trigger_type(env, i);
857a42bd001SFrank Chang 
858*5e20b889SAlvin Chang             if (!trigger_common_match(env, trigger_type, i)) {
859*5e20b889SAlvin Chang                 continue;
860c32461d8SFrank Chang             }
861c32461d8SFrank Chang 
862*5e20b889SAlvin Chang             switch (trigger_type) {
863*5e20b889SAlvin Chang             case TRIGGER_TYPE_AD_MATCH:
8649495c488SFrank Chang                 ctrl = env->tdata1[i];
8659495c488SFrank Chang                 pc = env->tdata2[i];
866b5f6379dSBin Meng 
867b5f6379dSBin Meng                 if ((ctrl & TYPE2_EXEC) && (bp->pc == pc)) {
8680099f605SDaniel Henrique Barboza                     env->badaddr = pc;
869b5f6379dSBin Meng                     return true;
870b5f6379dSBin Meng                 }
871a42bd001SFrank Chang                 break;
872c472c142SFrank Chang             case TRIGGER_TYPE_AD_MATCH6:
873c472c142SFrank Chang                 ctrl = env->tdata1[i];
874c472c142SFrank Chang                 pc = env->tdata2[i];
875c472c142SFrank Chang 
876c472c142SFrank Chang                 if ((ctrl & TYPE6_EXEC) && (bp->pc == pc)) {
8770099f605SDaniel Henrique Barboza                     env->badaddr = pc;
878c472c142SFrank Chang                     return true;
879c472c142SFrank Chang                 }
880c472c142SFrank Chang                 break;
881a42bd001SFrank Chang             default:
882a42bd001SFrank Chang                 /* other trigger types are not supported or irrelevant */
883a42bd001SFrank Chang                 break;
884a42bd001SFrank Chang             }
885b5f6379dSBin Meng         }
886b5f6379dSBin Meng     }
887b5f6379dSBin Meng 
888b5f6379dSBin Meng     return false;
889b5f6379dSBin Meng }
890b5f6379dSBin Meng 
891b5f6379dSBin Meng bool riscv_cpu_debug_check_watchpoint(CPUState *cs, CPUWatchpoint *wp)
892b5f6379dSBin Meng {
893b5f6379dSBin Meng     RISCVCPU *cpu = RISCV_CPU(cs);
894b5f6379dSBin Meng     CPURISCVState *env = &cpu->env;
895b5f6379dSBin Meng     target_ulong ctrl;
896b5f6379dSBin Meng     target_ulong addr;
897a42bd001SFrank Chang     int trigger_type;
898b5f6379dSBin Meng     int flags;
899b5f6379dSBin Meng     int i;
900b5f6379dSBin Meng 
901a42bd001SFrank Chang     for (i = 0; i < RV_MAX_TRIGGERS; i++) {
902a42bd001SFrank Chang         trigger_type = get_trigger_type(env, i);
903a42bd001SFrank Chang 
904a42bd001SFrank Chang         switch (trigger_type) {
905a42bd001SFrank Chang         case TRIGGER_TYPE_AD_MATCH:
906c32461d8SFrank Chang             /* type 2 trigger cannot be fired in VU/VS mode */
90738256529SWeiwei Li             if (env->virt_enabled) {
908c32461d8SFrank Chang                 return false;
909c32461d8SFrank Chang             }
910c32461d8SFrank Chang 
9119495c488SFrank Chang             ctrl = env->tdata1[i];
9129495c488SFrank Chang             addr = env->tdata2[i];
913b5f6379dSBin Meng             flags = 0;
914b5f6379dSBin Meng 
915b5f6379dSBin Meng             if (ctrl & TYPE2_LOAD) {
916b5f6379dSBin Meng                 flags |= BP_MEM_READ;
917b5f6379dSBin Meng             }
918b5f6379dSBin Meng             if (ctrl & TYPE2_STORE) {
919b5f6379dSBin Meng                 flags |= BP_MEM_WRITE;
920b5f6379dSBin Meng             }
921b5f6379dSBin Meng 
922b5f6379dSBin Meng             if ((wp->flags & flags) && (wp->vaddr == addr)) {
923b5f6379dSBin Meng                 /* check U/S/M bit against current privilege level */
924b5f6379dSBin Meng                 if ((ctrl >> 3) & BIT(env->priv)) {
925b5f6379dSBin Meng                     return true;
926b5f6379dSBin Meng                 }
927b5f6379dSBin Meng             }
928a42bd001SFrank Chang             break;
929c472c142SFrank Chang         case TRIGGER_TYPE_AD_MATCH6:
930c472c142SFrank Chang             ctrl = env->tdata1[i];
931c472c142SFrank Chang             addr = env->tdata2[i];
932c472c142SFrank Chang             flags = 0;
933c472c142SFrank Chang 
934c472c142SFrank Chang             if (ctrl & TYPE6_LOAD) {
935c472c142SFrank Chang                 flags |= BP_MEM_READ;
936c472c142SFrank Chang             }
937c472c142SFrank Chang             if (ctrl & TYPE6_STORE) {
938c472c142SFrank Chang                 flags |= BP_MEM_WRITE;
939c472c142SFrank Chang             }
940c472c142SFrank Chang 
941c472c142SFrank Chang             if ((wp->flags & flags) && (wp->vaddr == addr)) {
94238256529SWeiwei Li                 if (env->virt_enabled) {
943c472c142SFrank Chang                     /* check VU/VS bit against current privilege level */
944c472c142SFrank Chang                     if ((ctrl >> 23) & BIT(env->priv)) {
945c472c142SFrank Chang                         return true;
946c472c142SFrank Chang                     }
947c472c142SFrank Chang                 } else {
948c472c142SFrank Chang                     /* check U/S/M bit against current privilege level */
949c472c142SFrank Chang                     if ((ctrl >> 3) & BIT(env->priv)) {
950c472c142SFrank Chang                         return true;
951c472c142SFrank Chang                     }
952c472c142SFrank Chang                 }
953c472c142SFrank Chang             }
954c472c142SFrank Chang             break;
955a42bd001SFrank Chang         default:
956a42bd001SFrank Chang             /* other trigger types are not supported */
957a42bd001SFrank Chang             break;
958a42bd001SFrank Chang         }
959b5f6379dSBin Meng     }
960b5f6379dSBin Meng 
961b5f6379dSBin Meng     return false;
962b5f6379dSBin Meng }
963b6092544SBin Meng 
964a7c272dfSAkihiko Odaki void riscv_trigger_realize(CPURISCVState *env)
965a7c272dfSAkihiko Odaki {
966a7c272dfSAkihiko Odaki     int i;
967a7c272dfSAkihiko Odaki 
968a7c272dfSAkihiko Odaki     for (i = 0; i < RV_MAX_TRIGGERS; i++) {
969a7c272dfSAkihiko Odaki         env->itrigger_timer[i] = timer_new_ns(QEMU_CLOCK_VIRTUAL,
970a7c272dfSAkihiko Odaki                                               riscv_itrigger_timer_cb, env);
971a7c272dfSAkihiko Odaki     }
972a7c272dfSAkihiko Odaki }
973a7c272dfSAkihiko Odaki 
974a7c272dfSAkihiko Odaki void riscv_trigger_reset_hold(CPURISCVState *env)
975b6092544SBin Meng {
9769d5a84dbSFrank Chang     target_ulong tdata1 = build_tdata1(env, TRIGGER_TYPE_AD_MATCH, 0, 0);
977b6092544SBin Meng     int i;
978b6092544SBin Meng 
979a42bd001SFrank Chang     /* init to type 2 triggers */
980a42bd001SFrank Chang     for (i = 0; i < RV_MAX_TRIGGERS; i++) {
981b6092544SBin Meng         /*
982b6092544SBin Meng          * type = TRIGGER_TYPE_AD_MATCH
983b6092544SBin Meng          * dmode = 0 (both debug and M-mode can write tdata)
984b6092544SBin Meng          * maskmax = 0 (unimplemented, always 0)
985b6092544SBin Meng          * sizehi = 0 (match against any size, RV64 only)
986b6092544SBin Meng          * hit = 0 (unimplemented, always 0)
987b6092544SBin Meng          * select = 0 (always 0, perform match on address)
988b6092544SBin Meng          * timing = 0 (always 0, trigger before instruction)
989b6092544SBin Meng          * sizelo = 0 (match against any size)
990b6092544SBin Meng          * action = 0 (always 0, raise a breakpoint exception)
991b6092544SBin Meng          * chain = 0 (unimplemented, always 0)
992b6092544SBin Meng          * match = 0 (always 0, when any compare value equals tdata2)
993b6092544SBin Meng          */
9949495c488SFrank Chang         env->tdata1[i] = tdata1;
9959495c488SFrank Chang         env->tdata2[i] = 0;
9969495c488SFrank Chang         env->tdata3[i] = 0;
9979495c488SFrank Chang         env->cpu_breakpoint[i] = NULL;
9989495c488SFrank Chang         env->cpu_watchpoint[i] = NULL;
999a7c272dfSAkihiko Odaki         timer_del(env->itrigger_timer[i]);
1000b6092544SBin Meng     }
10010c4e579aSAlvin Chang 
10020c4e579aSAlvin Chang     env->mcontext = 0;
1003b6092544SBin Meng }
1004