xref: /openbmc/qemu/hw/riscv/virt.c (revision 92ec7805190313c9e628f8fc4eb4f932c15247bd)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
307e6b5497SBernhard Beschow #include "hw/char/serial-mm.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
33abd9a206SAtish Patra #include "target/riscv/pmu.h"
3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
35*df240d66STomasz Jeznach #include "hw/riscv/iommu.h"
3604331d0bSMichael Clark #include "hw/riscv/virt.h"
370ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3818df0b46SAnup Patel #include "hw/riscv/numa.h"
39fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h"
40ecf28647SHeinrich Schuchardt #include "hw/firmware/smbios.h"
41cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
42e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
4384fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
44a4b84608SBin Meng #include "hw/misc/sifive_test.h"
451832b7cbSAlistair Francis #include "hw/platform-bus.h"
4604331d0bSMichael Clark #include "chardev/char.h"
4704331d0bSMichael Clark #include "sysemu/device_tree.h"
4846517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
49c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h"
50ad40be27SYifei Jiang #include "sysemu/kvm.h"
51325b7c4eSAlistair Francis #include "sysemu/tpm.h"
52f2d44e9cSDaniel Henrique Barboza #include "sysemu/qtest.h"
536d56e396SAlistair Francis #include "hw/pci/pci.h"
546d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
55c346749eSAsherah Connor #include "hw/display/ramfb.h"
5690477a65SSunil V L #include "hw/acpi/aml-build.h"
57168b8c29SSunil V L #include "qapi/qapi-visit-common.h"
587778cdddSDaniel Henrique Barboza #include "hw/virtio/virtio-iommu.h"
5904331d0bSMichael Clark 
6048c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */
virt_use_kvm_aia(RISCVVirtState * s)6148c2c33cSYong-Xuan Wang static bool virt_use_kvm_aia(RISCVVirtState *s)
6248c2c33cSYong-Xuan Wang {
6348c2c33cSYong-Xuan Wang     return kvm_irqchip_in_kernel() && s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
6448c2c33cSYong-Xuan Wang }
6548c2c33cSYong-Xuan Wang 
virt_aclint_allowed(void)66f2d44e9cSDaniel Henrique Barboza static bool virt_aclint_allowed(void)
67f2d44e9cSDaniel Henrique Barboza {
68f2d44e9cSDaniel Henrique Barboza     return tcg_enabled() || qtest_enabled();
69f2d44e9cSDaniel Henrique Barboza }
70f2d44e9cSDaniel Henrique Barboza 
7173261285SBin Meng static const MemMapEntry virt_memmap[] = {
7204331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
739eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
745aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
7567b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
7604331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
77954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
782c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
791832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
8018df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
81e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
82e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
8304331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
8404331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
850489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
866911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
8728d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
8828d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
896d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
902c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
912c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
9204331d0bSMichael Clark };
9304331d0bSMichael Clark 
9419800265SBin Meng /* PCIe high mmio is fixed for RV32 */
9519800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
9619800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
9719800265SBin Meng 
9819800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
9919800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
10019800265SBin Meng 
10119800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
10219800265SBin Meng 
10371eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
10471eb522cSAlistair Francis 
virt_flash_create1(RISCVVirtState * s,const char * name,const char * alias_prop_name)10571eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
10671eb522cSAlistair Francis                                        const char *name,
10771eb522cSAlistair Francis                                        const char *alias_prop_name)
10871eb522cSAlistair Francis {
10971eb522cSAlistair Francis     /*
11071eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
11171eb522cSAlistair Francis      * the flash devices on the ARM virt board.
11271eb522cSAlistair Francis      */
113df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
11471eb522cSAlistair Francis 
11571eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
11671eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
11771eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
11871eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
11971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
12071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
12171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
12271eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
12371eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
12471eb522cSAlistair Francis 
125d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
12671eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
127d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
12871eb522cSAlistair Francis 
12971eb522cSAlistair Francis     return PFLASH_CFI01(dev);
13071eb522cSAlistair Francis }
13171eb522cSAlistair Francis 
virt_flash_create(RISCVVirtState * s)13271eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
13371eb522cSAlistair Francis {
13471eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
13571eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
13671eb522cSAlistair Francis }
13771eb522cSAlistair Francis 
virt_flash_map1(PFlashCFI01 * flash,hwaddr base,hwaddr size,MemoryRegion * sysmem)13871eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
13971eb522cSAlistair Francis                             hwaddr base, hwaddr size,
14071eb522cSAlistair Francis                             MemoryRegion *sysmem)
14171eb522cSAlistair Francis {
14271eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
14371eb522cSAlistair Francis 
1444cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
14571eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
14671eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1473c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
14871eb522cSAlistair Francis 
14971eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
15071eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
15171eb522cSAlistair Francis                                                        0));
15271eb522cSAlistair Francis }
15371eb522cSAlistair Francis 
virt_flash_map(RISCVVirtState * s,MemoryRegion * sysmem)15471eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
15571eb522cSAlistair Francis                            MemoryRegion *sysmem)
15671eb522cSAlistair Francis {
15771eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
15871eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
15971eb522cSAlistair Francis 
16071eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
16171eb522cSAlistair Francis                     sysmem);
16271eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
16371eb522cSAlistair Francis                     sysmem);
16471eb522cSAlistair Francis }
16571eb522cSAlistair Francis 
create_pcie_irq_map(RISCVVirtState * s,void * fdt,char * nodename,uint32_t irqchip_phandle)166e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
167e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1686d56e396SAlistair Francis {
1696d56e396SAlistair Francis     int pin, dev;
170e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
171e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
172e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1736d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1746d56e396SAlistair Francis 
1756d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1766d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1776d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1786d56e396SAlistair Francis      *
1796d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1806d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1816d56e396SAlistair Francis      * to wrap to any number of devices.
1826d56e396SAlistair Francis      */
1836d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1846d56e396SAlistair Francis         int devfn = dev * 0x8;
1856d56e396SAlistair Francis 
1866d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1876d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1886d56e396SAlistair Francis             int i = 0;
1896d56e396SAlistair Francis 
190e6faee65SAnup Patel             /* Fill PCI address cells */
1916d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1926d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
193e6faee65SAnup Patel 
194e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1956d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1966d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1976d56e396SAlistair Francis 
198e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
199e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
200e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
201e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
202e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
203e6faee65SAnup Patel             }
2046d56e396SAlistair Francis 
205e6faee65SAnup Patel             if (!irq_map_stride) {
206e6faee65SAnup Patel                 irq_map_stride = i;
207e6faee65SAnup Patel             }
208e6faee65SAnup Patel             irq_map += irq_map_stride;
2096d56e396SAlistair Francis         }
2106d56e396SAlistair Francis     }
2116d56e396SAlistair Francis 
212e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
213e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
214e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2156d56e396SAlistair Francis 
2166d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2176d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2186d56e396SAlistair Francis }
2196d56e396SAlistair Francis 
create_fdt_socket_cpus(RISCVVirtState * s,int socket,char * clust_name,uint32_t * phandle,uint32_t * intc_phandles)2200ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2210ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
222914c97f9SDaniel Henrique Barboza                                    uint32_t *intc_phandles)
22304331d0bSMichael Clark {
2240ffc1a95SAnup Patel     int cpu;
2250ffc1a95SAnup Patel     uint32_t cpu_phandle;
226568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
227914c97f9SDaniel Henrique Barboza     bool is_32_bit = riscv_is_32bit(&s->soc[0]);
228ed9eb206SAlexandre Ghiti     uint8_t satp_mode_max;
22918df0b46SAnup Patel 
23018df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
231c95c9d20SDaniel Henrique Barboza         RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu];
23273cdf38aSDaniel Henrique Barboza         g_autofree char *cpu_name = NULL;
23373cdf38aSDaniel Henrique Barboza         g_autofree char *core_name = NULL;
23473cdf38aSDaniel Henrique Barboza         g_autofree char *intc_name = NULL;
23573cdf38aSDaniel Henrique Barboza         g_autofree char *sv_name = NULL;
236c95c9d20SDaniel Henrique Barboza 
2370ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
23818df0b46SAnup Patel 
23918df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
24018df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
241568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, cpu_name);
242ed9eb206SAlexandre Ghiti 
24343d1de32SDaniel Henrique Barboza         if (cpu_ptr->cfg.satp_mode.supported != 0) {
24443d1de32SDaniel Henrique Barboza             satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map);
245ed9eb206SAlexandre Ghiti             sv_name = g_strdup_printf("riscv,%s",
246ed9eb206SAlexandre Ghiti                                       satp_mode_str(satp_mode_max, is_32_bit));
247ed9eb206SAlexandre Ghiti             qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name);
24843d1de32SDaniel Henrique Barboza         }
249ed9eb206SAlexandre Ghiti 
2501c8e491cSConor Dooley         riscv_isa_write_fdt(cpu_ptr, ms->fdt, cpu_name);
25100769863SAnup Patel 
252a326a2b0SDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbom) {
25300769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size",
25400769863SAnup Patel                                   cpu_ptr->cfg.cbom_blocksize);
25500769863SAnup Patel         }
25600769863SAnup Patel 
257e57039ddSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicboz) {
25800769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size",
25900769863SAnup Patel                                   cpu_ptr->cfg.cboz_blocksize);
26000769863SAnup Patel         }
26100769863SAnup Patel 
262cc2bf69aSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbop) {
263cc2bf69aSDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size",
264cc2bf69aSDaniel Henrique Barboza                                   cpu_ptr->cfg.cbop_blocksize);
265cc2bf69aSDaniel Henrique Barboza         }
266cc2bf69aSDaniel Henrique Barboza 
267568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv");
268568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay");
269568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg",
27018df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
271568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu");
272568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, cpu_name, socket);
273568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle);
2740ffc1a95SAnup Patel 
2750ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
27618df0b46SAnup Patel 
27718df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
278568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, intc_name);
279568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle",
2800ffc1a95SAnup Patel             intc_phandles[cpu]);
281568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible",
28218df0b46SAnup Patel             "riscv,cpu-intc");
283568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0);
284568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1);
28518df0b46SAnup Patel 
28618df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
287568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, core_name);
288568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle);
28928a4df97SAtish Patra     }
2900ffc1a95SAnup Patel }
2910ffc1a95SAnup Patel 
create_fdt_socket_memory(RISCVVirtState * s,const MemMapEntry * memmap,int socket)2920ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2930ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2940ffc1a95SAnup Patel {
2955fb20f76SDaniel Henrique Barboza     g_autofree char *mem_name = NULL;
2960ffc1a95SAnup Patel     uint64_t addr, size;
297568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
29828a4df97SAtish Patra 
299568e0614SDaniel Henrique Barboza     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket);
300568e0614SDaniel Henrique Barboza     size = riscv_socket_mem_size(ms, socket);
30118df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
302568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, mem_name);
303568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg",
30418df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
305568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory");
306568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, mem_name, socket);
3070ffc1a95SAnup Patel }
30804331d0bSMichael Clark 
create_fdt_socket_clint(RISCVVirtState * s,const MemMapEntry * memmap,int socket,uint32_t * intc_phandles)3090ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
3100ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
3110ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3120ffc1a95SAnup Patel {
3130ffc1a95SAnup Patel     int cpu;
3145fb20f76SDaniel Henrique Barboza     g_autofree char *clint_name = NULL;
3155fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *clint_cells = NULL;
3160ffc1a95SAnup Patel     unsigned long clint_addr;
317568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
3180ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3190ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3200ffc1a95SAnup Patel     };
3210ffc1a95SAnup Patel 
3220ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3230ffc1a95SAnup Patel 
3240ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3250ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3260ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3270ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3280ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3290ffc1a95SAnup Patel     }
3300ffc1a95SAnup Patel 
3310ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
33218df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
333568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, clint_name);
334568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible",
3350ffc1a95SAnup Patel                                   (char **)&clint_compat,
3360ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
337568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg",
33818df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
339568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended",
34018df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
341568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, clint_name, socket);
3420ffc1a95SAnup Patel }
3430ffc1a95SAnup Patel 
create_fdt_socket_aclint(RISCVVirtState * s,const MemMapEntry * memmap,int socket,uint32_t * intc_phandles)344954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
345954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
346954886eaSAnup Patel                                      uint32_t *intc_phandles)
347954886eaSAnup Patel {
348954886eaSAnup Patel     int cpu;
349954886eaSAnup Patel     char *name;
35028d8c281SAnup Patel     unsigned long addr, size;
351954886eaSAnup Patel     uint32_t aclint_cells_size;
3525fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mswi_cells = NULL;
3535fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_sswi_cells = NULL;
3545fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mtimer_cells = NULL;
355568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
356954886eaSAnup Patel 
357954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
358954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
359954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
360954886eaSAnup Patel 
361954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
362954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
363954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
364954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
365954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
366954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
367954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
368954886eaSAnup Patel     }
369954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
370954886eaSAnup Patel 
37128d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
372954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
373954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
374568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
375568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
37628d8c281SAnup Patel             "riscv,aclint-mswi");
377568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
378954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
379568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
380954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
381568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
382568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
383568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
384954886eaSAnup Patel         g_free(name);
38528d8c281SAnup Patel     }
386954886eaSAnup Patel 
38728d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
38828d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
38928d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
39028d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
39128d8c281SAnup Patel     } else {
392954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
393954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
39428d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
39528d8c281SAnup Patel     }
396954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
397568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
398568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
399954886eaSAnup Patel         "riscv,aclint-mtimer");
400568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
401954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
40228d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
403954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
404954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
405568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
406954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
407568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, name, socket);
408954886eaSAnup Patel     g_free(name);
409954886eaSAnup Patel 
41028d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
411954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
412954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
413954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
414568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
415568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
41628d8c281SAnup Patel             "riscv,aclint-sswi");
417568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
418954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
419568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
420954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
421568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
422568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
423568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
424954886eaSAnup Patel         g_free(name);
42528d8c281SAnup Patel     }
426954886eaSAnup Patel }
427954886eaSAnup Patel 
create_fdt_socket_plic(RISCVVirtState * s,const MemMapEntry * memmap,int socket,uint32_t * phandle,uint32_t * intc_phandles,uint32_t * plic_phandles)4280ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4290ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4300ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4310ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4320ffc1a95SAnup Patel {
4330ffc1a95SAnup Patel     int cpu;
4345fb20f76SDaniel Henrique Barboza     g_autofree char *plic_name = NULL;
4355fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *plic_cells;
4360ffc1a95SAnup Patel     unsigned long plic_addr;
437568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
4380ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4390ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4400ffc1a95SAnup Patel     };
4410ffc1a95SAnup Patel 
4420ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
44318df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
44418df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
445568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, plic_name);
446568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
44718df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
448568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
44995e401d3SConor Dooley         "#address-cells", FDT_PLIC_ADDR_CELLS);
450568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible",
4510ffc1a95SAnup Patel                                   (char **)&plic_compat,
4520ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
453568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0);
454ca334e10SYong-Xuan Wang 
455ca334e10SYong-Xuan Wang     if (kvm_enabled()) {
456ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
457ca334e10SYong-Xuan Wang 
458ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
459ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
460ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
461ca334e10SYong-Xuan Wang         }
462ca334e10SYong-Xuan Wang 
463568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
464ca334e10SYong-Xuan Wang                          plic_cells,
465ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 2);
466ca334e10SYong-Xuan Wang    } else {
467ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
468ca334e10SYong-Xuan Wang 
469ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
470ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
471ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
472ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
473ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
474ca334e10SYong-Xuan Wang         }
475ca334e10SYong-Xuan Wang 
476ca334e10SYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
477ca334e10SYong-Xuan Wang                          plic_cells,
478ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 4);
479ca334e10SYong-Xuan Wang     }
480ca334e10SYong-Xuan Wang 
481568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg",
48218df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
483568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev",
48459f74489SBin Meng                           VIRT_IRQCHIP_NUM_SOURCES - 1);
485568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, plic_name, socket);
486568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle",
4870ffc1a95SAnup Patel         plic_phandles[socket]);
4883029fab6SAlistair Francis 
489d644e5e4SAnup Patel     if (!socket) {
490568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, plic_name,
4913029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
4923029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
4933029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
494d644e5e4SAnup Patel     }
4950ffc1a95SAnup Patel }
4960ffc1a95SAnup Patel 
imsic_num_bits(uint32_t count)49768c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count)
49828d8c281SAnup Patel {
49928d8c281SAnup Patel     uint32_t ret = 0;
50028d8c281SAnup Patel 
50128d8c281SAnup Patel     while (BIT(ret) < count) {
50228d8c281SAnup Patel         ret++;
50328d8c281SAnup Patel     }
50428d8c281SAnup Patel 
50528d8c281SAnup Patel     return ret;
50628d8c281SAnup Patel }
50728d8c281SAnup Patel 
create_fdt_one_imsic(RISCVVirtState * s,hwaddr base_addr,uint32_t * intc_phandles,uint32_t msi_phandle,bool m_mode,uint32_t imsic_guest_bits)50859a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr,
50959a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles, uint32_t msi_phandle,
51059a07d3cSYong-Xuan Wang                                  bool m_mode, uint32_t imsic_guest_bits)
51128d8c281SAnup Patel {
51228d8c281SAnup Patel     int cpu, socket;
5135fb20f76SDaniel Henrique Barboza     g_autofree char *imsic_name = NULL;
514568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
515568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
5165fb20f76SDaniel Henrique Barboza     uint32_t imsic_max_hart_per_socket, imsic_addr, imsic_size;
5175fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_cells = NULL;
5185fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_regs = NULL;
5198fb0bb5eSDaniel Henrique Barboza     static const char * const imsic_compat[2] = {
5208fb0bb5eSDaniel Henrique Barboza         "qemu,imsics", "riscv,imsics"
5218fb0bb5eSDaniel Henrique Barboza     };
52228d8c281SAnup Patel 
523568e0614SDaniel Henrique Barboza     imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2);
5242967f37dSDaniel Henrique Barboza     imsic_regs = g_new0(uint32_t, socket_count * 4);
52528d8c281SAnup Patel 
526568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
52728d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
52859a07d3cSYong-Xuan Wang         imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
52928d8c281SAnup Patel     }
53059a07d3cSYong-Xuan Wang 
53128d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5322967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
53359a07d3cSYong-Xuan Wang         imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
53428d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
53528d8c281SAnup Patel                      s->soc[socket].num_harts;
53628d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
53728d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
53828d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
53928d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
54028d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
54128d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
54228d8c281SAnup Patel         }
54328d8c281SAnup Patel     }
54459a07d3cSYong-Xuan Wang 
545e8ad5817SDaniel Henrique Barboza     imsic_name = g_strdup_printf("/soc/interrupt-controller@%lx",
546e8ad5817SDaniel Henrique Barboza                                  (unsigned long)base_addr);
547568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
5488fb0bb5eSDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, imsic_name, "compatible",
5498fb0bb5eSDaniel Henrique Barboza                                   (char **)&imsic_compat,
5508fb0bb5eSDaniel Henrique Barboza                                   ARRAY_SIZE(imsic_compat));
5518fb0bb5eSDaniel Henrique Barboza 
552568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
55328d8c281SAnup Patel                           FDT_IMSIC_INT_CELLS);
55459a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0);
55559a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0);
556568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
557568e0614SDaniel Henrique Barboza                      imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
558568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
5592967f37dSDaniel Henrique Barboza                      socket_count * sizeof(uint32_t) * 4);
560568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
56128d8c281SAnup Patel                      VIRT_IRQCHIP_NUM_MSIS);
56259a07d3cSYong-Xuan Wang 
56328d8c281SAnup Patel     if (imsic_guest_bits) {
564568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits",
56528d8c281SAnup Patel                               imsic_guest_bits);
56628d8c281SAnup Patel     }
56759a07d3cSYong-Xuan Wang 
5682967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
569568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
57028d8c281SAnup Patel                               imsic_num_bits(imsic_max_hart_per_socket));
571568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
5722967f37dSDaniel Henrique Barboza                               imsic_num_bits(socket_count));
573568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
57428d8c281SAnup Patel                               IMSIC_MMIO_GROUP_MIN_SHIFT);
57528d8c281SAnup Patel     }
57659a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle);
57728d8c281SAnup Patel }
57828d8c281SAnup Patel 
create_fdt_imsic(RISCVVirtState * s,const MemMapEntry * memmap,uint32_t * phandle,uint32_t * intc_phandles,uint32_t * msi_m_phandle,uint32_t * msi_s_phandle)57959a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
58059a07d3cSYong-Xuan Wang                              uint32_t *phandle, uint32_t *intc_phandles,
58159a07d3cSYong-Xuan Wang                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
58259a07d3cSYong-Xuan Wang {
58359a07d3cSYong-Xuan Wang     *msi_m_phandle = (*phandle)++;
58459a07d3cSYong-Xuan Wang     *msi_s_phandle = (*phandle)++;
58559a07d3cSYong-Xuan Wang 
58659a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
58759a07d3cSYong-Xuan Wang         /* M-level IMSIC node */
58859a07d3cSYong-Xuan Wang         create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles,
58959a07d3cSYong-Xuan Wang                              *msi_m_phandle, true, 0);
59059a07d3cSYong-Xuan Wang     }
59159a07d3cSYong-Xuan Wang 
59259a07d3cSYong-Xuan Wang     /* S-level IMSIC node */
59359a07d3cSYong-Xuan Wang     create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles,
59459a07d3cSYong-Xuan Wang                          *msi_s_phandle, false,
59559a07d3cSYong-Xuan Wang                          imsic_num_bits(s->aia_guests + 1));
59659a07d3cSYong-Xuan Wang 
59759a07d3cSYong-Xuan Wang }
59859a07d3cSYong-Xuan Wang 
59902dd57b3SDaniel Henrique Barboza /* Caller must free string after use */
fdt_get_aplic_nodename(unsigned long aplic_addr)60002dd57b3SDaniel Henrique Barboza static char *fdt_get_aplic_nodename(unsigned long aplic_addr)
60102dd57b3SDaniel Henrique Barboza {
60229390fdbSDaniel Henrique Barboza     return g_strdup_printf("/soc/interrupt-controller@%lx", aplic_addr);
60302dd57b3SDaniel Henrique Barboza }
60402dd57b3SDaniel Henrique Barboza 
create_fdt_one_aplic(RISCVVirtState * s,int socket,unsigned long aplic_addr,uint32_t aplic_size,uint32_t msi_phandle,uint32_t * intc_phandles,uint32_t aplic_phandle,uint32_t aplic_child_phandle,bool m_mode,int num_harts)60559a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket,
60659a07d3cSYong-Xuan Wang                                  unsigned long aplic_addr, uint32_t aplic_size,
60759a07d3cSYong-Xuan Wang                                  uint32_t msi_phandle,
60859a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles,
60959a07d3cSYong-Xuan Wang                                  uint32_t aplic_phandle,
61059a07d3cSYong-Xuan Wang                                  uint32_t aplic_child_phandle,
61148c2c33cSYong-Xuan Wang                                  bool m_mode, int num_harts)
61259a07d3cSYong-Xuan Wang {
61359a07d3cSYong-Xuan Wang     int cpu;
61402dd57b3SDaniel Henrique Barboza     g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr);
6155fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aplic_cells = g_new0(uint32_t, num_harts * 2);
61659a07d3cSYong-Xuan Wang     MachineState *ms = MACHINE(s);
617362b31fcSDaniel Henrique Barboza     static const char * const aplic_compat[2] = {
618362b31fcSDaniel Henrique Barboza         "qemu,aplic", "riscv,aplic"
619362b31fcSDaniel Henrique Barboza     };
62059a07d3cSYong-Xuan Wang 
62148c2c33cSYong-Xuan Wang     for (cpu = 0; cpu < num_harts; cpu++) {
62259a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
62359a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
62459a07d3cSYong-Xuan Wang     }
62559a07d3cSYong-Xuan Wang 
62659a07d3cSYong-Xuan Wang     qemu_fdt_add_subnode(ms->fdt, aplic_name);
627362b31fcSDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, aplic_name, "compatible",
628362b31fcSDaniel Henrique Barboza                                   (char **)&aplic_compat,
629362b31fcSDaniel Henrique Barboza                                   ARRAY_SIZE(aplic_compat));
630190e0ae6SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "#address-cells",
631190e0ae6SDaniel Henrique Barboza                           FDT_APLIC_ADDR_CELLS);
63259a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
63359a07d3cSYong-Xuan Wang                           "#interrupt-cells", FDT_APLIC_INT_CELLS);
63459a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
63559a07d3cSYong-Xuan Wang 
63659a07d3cSYong-Xuan Wang     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
63759a07d3cSYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
63848c2c33cSYong-Xuan Wang                          aplic_cells, num_harts * sizeof(uint32_t) * 2);
63959a07d3cSYong-Xuan Wang     } else {
64059a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle);
64159a07d3cSYong-Xuan Wang     }
64259a07d3cSYong-Xuan Wang 
64359a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
64459a07d3cSYong-Xuan Wang                            0x0, aplic_addr, 0x0, aplic_size);
64559a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
64659a07d3cSYong-Xuan Wang                           VIRT_IRQCHIP_NUM_SOURCES);
64759a07d3cSYong-Xuan Wang 
64859a07d3cSYong-Xuan Wang     if (aplic_child_phandle) {
64959a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children",
65059a07d3cSYong-Xuan Wang                               aplic_child_phandle);
651b1f1e9dcSDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegation",
65259a07d3cSYong-Xuan Wang                                aplic_child_phandle, 0x1,
65359a07d3cSYong-Xuan Wang                                VIRT_IRQCHIP_NUM_SOURCES);
65438facfa8SDaniel Henrique Barboza         /*
65538facfa8SDaniel Henrique Barboza          * DEPRECATED_9.1: Compat property kept temporarily
65638facfa8SDaniel Henrique Barboza          * to allow old firmwares to work with AIA. Do *not*
65738facfa8SDaniel Henrique Barboza          * use 'riscv,delegate' in new code: use
65838facfa8SDaniel Henrique Barboza          * 'riscv,delegation' instead.
65938facfa8SDaniel Henrique Barboza          */
66038facfa8SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate",
66138facfa8SDaniel Henrique Barboza                                aplic_child_phandle, 0x1,
66238facfa8SDaniel Henrique Barboza                                VIRT_IRQCHIP_NUM_SOURCES);
66359a07d3cSYong-Xuan Wang     }
66459a07d3cSYong-Xuan Wang 
66559a07d3cSYong-Xuan Wang     riscv_socket_fdt_write_id(ms, aplic_name, socket);
66659a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle);
66759a07d3cSYong-Xuan Wang }
66859a07d3cSYong-Xuan Wang 
create_fdt_socket_aplic(RISCVVirtState * s,const MemMapEntry * memmap,int socket,uint32_t msi_m_phandle,uint32_t msi_s_phandle,uint32_t * phandle,uint32_t * intc_phandles,uint32_t * aplic_phandles,int num_harts)66928d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
67028d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
67128d8c281SAnup Patel                                     uint32_t msi_m_phandle,
67228d8c281SAnup Patel                                     uint32_t msi_s_phandle,
67328d8c281SAnup Patel                                     uint32_t *phandle,
67428d8c281SAnup Patel                                     uint32_t *intc_phandles,
67548c2c33cSYong-Xuan Wang                                     uint32_t *aplic_phandles,
67648c2c33cSYong-Xuan Wang                                     int num_harts)
677e6faee65SAnup Patel {
678e6faee65SAnup Patel     unsigned long aplic_addr;
679568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
680e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
681e6faee65SAnup Patel 
682e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
683e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
684e6faee65SAnup Patel 
68559a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
686e6faee65SAnup Patel         /* M-level APLIC node */
687e6faee65SAnup Patel         aplic_addr = memmap[VIRT_APLIC_M].base +
688e6faee65SAnup Patel                      (memmap[VIRT_APLIC_M].size * socket);
68959a07d3cSYong-Xuan Wang         create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size,
69059a07d3cSYong-Xuan Wang                              msi_m_phandle, intc_phandles,
69159a07d3cSYong-Xuan Wang                              aplic_m_phandle, aplic_s_phandle,
69248c2c33cSYong-Xuan Wang                              true, num_harts);
69328d8c281SAnup Patel     }
694e6faee65SAnup Patel 
695e6faee65SAnup Patel     /* S-level APLIC node */
696e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
697e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
69859a07d3cSYong-Xuan Wang     create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size,
69959a07d3cSYong-Xuan Wang                          msi_s_phandle, intc_phandles,
70059a07d3cSYong-Xuan Wang                          aplic_s_phandle, 0,
70148c2c33cSYong-Xuan Wang                          false, num_harts);
70259a07d3cSYong-Xuan Wang 
703d644e5e4SAnup Patel     if (!socket) {
70402dd57b3SDaniel Henrique Barboza         g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr);
705568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name,
7063029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
7073029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
7083029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
709d644e5e4SAnup Patel     }
7103029fab6SAlistair Francis 
711e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
712e6faee65SAnup Patel }
713e6faee65SAnup Patel 
create_fdt_pmu(RISCVVirtState * s)714abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s)
715abd9a206SAtish Patra {
7165fb20f76SDaniel Henrique Barboza     g_autofree char *pmu_name = g_strdup_printf("/pmu");
717568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
718abd9a206SAtish Patra     RISCVCPU hart = s->soc[0].harts[0];
719abd9a206SAtish Patra 
720568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, pmu_name);
721568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu");
7222571a642SRob Bradford     riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name);
723abd9a206SAtish Patra }
724abd9a206SAtish Patra 
create_fdt_sockets(RISCVVirtState * s,const MemMapEntry * memmap,uint32_t * phandle,uint32_t * irq_mmio_phandle,uint32_t * irq_pcie_phandle,uint32_t * irq_virtio_phandle,uint32_t * msi_pcie_phandle)7250ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
726914c97f9SDaniel Henrique Barboza                                uint32_t *phandle,
7270ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7280ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
72928d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
73028d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7310ffc1a95SAnup Patel {
73228d8c281SAnup Patel     int socket, phandle_pos;
733568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
73428d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
7355d0e3bcbSDaniel Henrique Barboza     uint32_t xplic_phandles[MAX_NODES];
7365d0e3bcbSDaniel Henrique Barboza     g_autofree uint32_t *intc_phandles = NULL;
737568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
7380ffc1a95SAnup Patel 
739568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus");
740568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency",
741385e575cSYong-Xuan Wang                           kvm_enabled() ?
742385e575cSYong-Xuan Wang                           kvm_riscv_get_timebase_frequency(first_cpu) :
7430ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
744568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
745568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
746568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
7470ffc1a95SAnup Patel 
748568e0614SDaniel Henrique Barboza     intc_phandles = g_new0(uint32_t, ms->smp.cpus);
74928d8c281SAnup Patel 
750568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7512967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
7525d0e3bcbSDaniel Henrique Barboza         g_autofree char *clust_name = NULL;
75328d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
75428d8c281SAnup Patel 
7550ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
756568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, clust_name);
7570ffc1a95SAnup Patel 
7580ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
759914c97f9SDaniel Henrique Barboza                                &intc_phandles[phandle_pos]);
7600ffc1a95SAnup Patel 
7610ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7620ffc1a95SAnup Patel 
763f2d44e9cSDaniel Henrique Barboza         if (virt_aclint_allowed() && s->have_aclint) {
76428d8c281SAnup Patel             create_fdt_socket_aclint(s, memmap, socket,
76528d8c281SAnup Patel                                      &intc_phandles[phandle_pos]);
766f2d44e9cSDaniel Henrique Barboza         } else if (tcg_enabled()) {
76728d8c281SAnup Patel             create_fdt_socket_clint(s, memmap, socket,
76828d8c281SAnup Patel                                     &intc_phandles[phandle_pos]);
769954886eaSAnup Patel         }
770ad40be27SYifei Jiang     }
77128d8c281SAnup Patel 
77228d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
77328d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
77428d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
77528d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
77628d8c281SAnup Patel     }
77728d8c281SAnup Patel 
77848c2c33cSYong-Xuan Wang     /* KVM AIA only has one APLIC instance */
779a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
78048c2c33cSYong-Xuan Wang         create_fdt_socket_aplic(s, memmap, 0,
78148c2c33cSYong-Xuan Wang                                 msi_m_phandle, msi_s_phandle, phandle,
78248c2c33cSYong-Xuan Wang                                 &intc_phandles[0], xplic_phandles,
78348c2c33cSYong-Xuan Wang                                 ms->smp.cpus);
78448c2c33cSYong-Xuan Wang     } else {
785568e0614SDaniel Henrique Barboza         phandle_pos = ms->smp.cpus;
7862967f37dSDaniel Henrique Barboza         for (socket = (socket_count - 1); socket >= 0; socket--) {
78728d8c281SAnup Patel             phandle_pos -= s->soc[socket].num_harts;
7880ffc1a95SAnup Patel 
789e6faee65SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7900ffc1a95SAnup Patel                 create_fdt_socket_plic(s, memmap, socket, phandle,
79148c2c33cSYong-Xuan Wang                                        &intc_phandles[phandle_pos],
79248c2c33cSYong-Xuan Wang                                        xplic_phandles);
793e6faee65SAnup Patel             } else {
79428d8c281SAnup Patel                 create_fdt_socket_aplic(s, memmap, socket,
79528d8c281SAnup Patel                                         msi_m_phandle, msi_s_phandle, phandle,
79648c2c33cSYong-Xuan Wang                                         &intc_phandles[phandle_pos],
79748c2c33cSYong-Xuan Wang                                         xplic_phandles,
79848c2c33cSYong-Xuan Wang                                         s->soc[socket].num_harts);
79948c2c33cSYong-Xuan Wang             }
80028d8c281SAnup Patel         }
801e6faee65SAnup Patel     }
8020ffc1a95SAnup Patel 
803a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
80448c2c33cSYong-Xuan Wang         *irq_mmio_phandle = xplic_phandles[0];
80548c2c33cSYong-Xuan Wang         *irq_virtio_phandle = xplic_phandles[0];
80648c2c33cSYong-Xuan Wang         *irq_pcie_phandle = xplic_phandles[0];
80748c2c33cSYong-Xuan Wang     } else {
8082967f37dSDaniel Henrique Barboza         for (socket = 0; socket < socket_count; socket++) {
80918df0b46SAnup Patel             if (socket == 0) {
8100ffc1a95SAnup Patel                 *irq_mmio_phandle = xplic_phandles[socket];
8110ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
8120ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
81318df0b46SAnup Patel             }
81418df0b46SAnup Patel             if (socket == 1) {
8150ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
8160ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
81718df0b46SAnup Patel             }
81818df0b46SAnup Patel             if (socket == 2) {
8190ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
82018df0b46SAnup Patel             }
82118df0b46SAnup Patel         }
82248c2c33cSYong-Xuan Wang     }
82318df0b46SAnup Patel 
824568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_distance_matrix(ms);
8250ffc1a95SAnup Patel }
8260ffc1a95SAnup Patel 
create_fdt_virtio(RISCVVirtState * s,const MemMapEntry * memmap,uint32_t irq_virtio_phandle)8270ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
8280ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
8290ffc1a95SAnup Patel {
8300ffc1a95SAnup Patel     int i;
831568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
83204331d0bSMichael Clark 
83304331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
8341d873c6eSDaniel Henrique Barboza         g_autofree char *name =  g_strdup_printf("/soc/virtio_mmio@%lx",
83504331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
8361d873c6eSDaniel Henrique Barboza 
837568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
838568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio");
839568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
84004331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
84104331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
842568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
8430ffc1a95SAnup Patel             irq_virtio_phandle);
844e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
845568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, name, "interrupts",
846e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
847e6faee65SAnup Patel         } else {
848568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cells(ms->fdt, name, "interrupts",
849e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
850e6faee65SAnup Patel         }
85104331d0bSMichael Clark     }
8520ffc1a95SAnup Patel }
8530ffc1a95SAnup Patel 
create_fdt_pcie(RISCVVirtState * s,const MemMapEntry * memmap,uint32_t irq_pcie_phandle,uint32_t msi_pcie_phandle)8540ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
85528d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
85628d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8570ffc1a95SAnup Patel {
8585fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
859568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
86004331d0bSMichael Clark 
86118df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8626d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
863568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells",
8640ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
865568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells",
8660ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
867568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2);
868568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
8690ffc1a95SAnup Patel         "pci-host-ecam-generic");
870568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci");
871568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0);
872568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0,
87318df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
874568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0);
87528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
876568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle);
87728d8c281SAnup Patel     }
878568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0,
87918df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
880568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges",
8816d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8826d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8836d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8846d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
88519800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
88619800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
88719800265SBin Meng         2, virt_high_pcie_memmap.base,
88819800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
88919800265SBin Meng 
890568e0614SDaniel Henrique Barboza     create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle);
8910ffc1a95SAnup Patel }
8926d56e396SAlistair Francis 
create_fdt_reset(RISCVVirtState * s,const MemMapEntry * memmap,uint32_t * phandle)8930ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8940ffc1a95SAnup Patel                              uint32_t *phandle)
8950ffc1a95SAnup Patel {
8960ffc1a95SAnup Patel     char *name;
8970ffc1a95SAnup Patel     uint32_t test_phandle;
898568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
8990ffc1a95SAnup Patel 
9000ffc1a95SAnup Patel     test_phandle = (*phandle)++;
90118df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
90204331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
903568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
9049c0fb20cSPalmer Dabbelt     {
9052cc04550SBin Meng         static const char * const compat[3] = {
9062cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
9072cc04550SBin Meng         };
908568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string_array(ms->fdt, name, "compatible",
9090ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
9109c0fb20cSPalmer Dabbelt     }
911568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9120ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
913568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle);
914568e0614SDaniel Henrique Barboza     test_phandle = qemu_fdt_get_phandle(ms->fdt, name);
91518df0b46SAnup Patel     g_free(name);
9160e404da0SAnup Patel 
917ae293799SConor Dooley     name = g_strdup_printf("/reboot");
918568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
919568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot");
920568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
921568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
922568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET);
92318df0b46SAnup Patel     g_free(name);
9240e404da0SAnup Patel 
925ae293799SConor Dooley     name = g_strdup_printf("/poweroff");
926568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
927568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff");
928568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
929568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
930568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS);
93118df0b46SAnup Patel     g_free(name);
9320ffc1a95SAnup Patel }
9330ffc1a95SAnup Patel 
create_fdt_uart(RISCVVirtState * s,const MemMapEntry * memmap,uint32_t irq_mmio_phandle)9340ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
9350ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9360ffc1a95SAnup Patel {
9375fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
938568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
93904331d0bSMichael Clark 
94053c38f7aSConor Dooley     name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base);
941568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
942568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a");
943568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
94404331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
94504331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
946568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400);
947568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle);
948e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
949568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ);
950e6faee65SAnup Patel     } else {
951568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4);
952e6faee65SAnup Patel     }
95304331d0bSMichael Clark 
954568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name);
9550ffc1a95SAnup Patel }
9560ffc1a95SAnup Patel 
create_fdt_rtc(RISCVVirtState * s,const MemMapEntry * memmap,uint32_t irq_mmio_phandle)9570ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9580ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9590ffc1a95SAnup Patel {
9605fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
961568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
96271eb522cSAlistair Francis 
96318df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
964568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
965568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
9660ffc1a95SAnup Patel         "google,goldfish-rtc");
967568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9680ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
969568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
9700ffc1a95SAnup Patel         irq_mmio_phandle);
971e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
972568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ);
973e6faee65SAnup Patel     } else {
974568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4);
975e6faee65SAnup Patel     }
9760ffc1a95SAnup Patel }
9770ffc1a95SAnup Patel 
create_fdt_flash(RISCVVirtState * s,const MemMapEntry * memmap)9780ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9790ffc1a95SAnup Patel {
980568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
9810ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9820ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
9835fb20f76SDaniel Henrique Barboza     g_autofree char *name = g_strdup_printf("/flash@%" PRIx64, flashbase);
98467b5ef30SAnup Patel 
985568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
986568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash");
987568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg",
98871eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
98971eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
990568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4);
9910ffc1a95SAnup Patel }
9920ffc1a95SAnup Patel 
create_fdt_fw_cfg(RISCVVirtState * s,const MemMapEntry * memmap)993f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap)
994f9a461b2SAtish Patra {
995568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
996f9a461b2SAtish Patra     hwaddr base = memmap[VIRT_FW_CFG].base;
997f9a461b2SAtish Patra     hwaddr size = memmap[VIRT_FW_CFG].size;
9985fb20f76SDaniel Henrique Barboza     g_autofree char *nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
999f9a461b2SAtish Patra 
1000568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, nodename);
1001568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, nodename,
1002f9a461b2SAtish Patra                             "compatible", "qemu,fw-cfg-mmio");
1003568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
1004f9a461b2SAtish Patra                                  2, base, 2, size);
1005568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
1006f9a461b2SAtish Patra }
1007f9a461b2SAtish Patra 
create_fdt_virtio_iommu(RISCVVirtState * s,uint16_t bdf)10087778cdddSDaniel Henrique Barboza static void create_fdt_virtio_iommu(RISCVVirtState *s, uint16_t bdf)
10097778cdddSDaniel Henrique Barboza {
10107778cdddSDaniel Henrique Barboza     const char compat[] = "virtio,pci-iommu\0pci1af4,1057";
10117778cdddSDaniel Henrique Barboza     void *fdt = MACHINE(s)->fdt;
10127778cdddSDaniel Henrique Barboza     uint32_t iommu_phandle;
10137778cdddSDaniel Henrique Barboza     g_autofree char *iommu_node = NULL;
10147778cdddSDaniel Henrique Barboza     g_autofree char *pci_node = NULL;
10157778cdddSDaniel Henrique Barboza 
10167778cdddSDaniel Henrique Barboza     pci_node = g_strdup_printf("/soc/pci@%lx",
10177778cdddSDaniel Henrique Barboza                                (long) virt_memmap[VIRT_PCIE_ECAM].base);
10187778cdddSDaniel Henrique Barboza     iommu_node = g_strdup_printf("%s/virtio_iommu@%x,%x", pci_node,
10197778cdddSDaniel Henrique Barboza                                  PCI_SLOT(bdf), PCI_FUNC(bdf));
10207778cdddSDaniel Henrique Barboza     iommu_phandle = qemu_fdt_alloc_phandle(fdt);
10217778cdddSDaniel Henrique Barboza 
10227778cdddSDaniel Henrique Barboza     qemu_fdt_add_subnode(fdt, iommu_node);
10237778cdddSDaniel Henrique Barboza 
10247778cdddSDaniel Henrique Barboza     qemu_fdt_setprop(fdt, iommu_node, "compatible", compat, sizeof(compat));
10257778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(fdt, iommu_node, "reg",
10267778cdddSDaniel Henrique Barboza                                  1, bdf << 8, 1, 0, 1, 0,
10277778cdddSDaniel Henrique Barboza                                  1, 0, 1, 0);
10287778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1);
10297778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle);
10307778cdddSDaniel Henrique Barboza 
10317778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map",
10327778cdddSDaniel Henrique Barboza                            0, iommu_phandle, 0, bdf,
10337778cdddSDaniel Henrique Barboza                            bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf);
10347778cdddSDaniel Henrique Barboza }
10357778cdddSDaniel Henrique Barboza 
create_fdt_iommu(RISCVVirtState * s,uint16_t bdf)1036*df240d66STomasz Jeznach static void create_fdt_iommu(RISCVVirtState *s, uint16_t bdf)
1037*df240d66STomasz Jeznach {
1038*df240d66STomasz Jeznach     const char comp[] = "riscv,pci-iommu";
1039*df240d66STomasz Jeznach     void *fdt = MACHINE(s)->fdt;
1040*df240d66STomasz Jeznach     uint32_t iommu_phandle;
1041*df240d66STomasz Jeznach     g_autofree char *iommu_node = NULL;
1042*df240d66STomasz Jeznach     g_autofree char *pci_node = NULL;
1043*df240d66STomasz Jeznach 
1044*df240d66STomasz Jeznach     pci_node = g_strdup_printf("/soc/pci@%lx",
1045*df240d66STomasz Jeznach                                (long) virt_memmap[VIRT_PCIE_ECAM].base);
1046*df240d66STomasz Jeznach     iommu_node = g_strdup_printf("%s/iommu@%x", pci_node, bdf);
1047*df240d66STomasz Jeznach     iommu_phandle = qemu_fdt_alloc_phandle(fdt);
1048*df240d66STomasz Jeznach     qemu_fdt_add_subnode(fdt, iommu_node);
1049*df240d66STomasz Jeznach 
1050*df240d66STomasz Jeznach     qemu_fdt_setprop(fdt, iommu_node, "compatible", comp, sizeof(comp));
1051*df240d66STomasz Jeznach     qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1);
1052*df240d66STomasz Jeznach     qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle);
1053*df240d66STomasz Jeznach     qemu_fdt_setprop_cells(fdt, iommu_node, "reg",
1054*df240d66STomasz Jeznach                            bdf << 8, 0, 0, 0, 0);
1055*df240d66STomasz Jeznach     qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map",
1056*df240d66STomasz Jeznach                            0, iommu_phandle, 0, bdf,
1057*df240d66STomasz Jeznach                            bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf);
1058*df240d66STomasz Jeznach }
1059*df240d66STomasz Jeznach 
finalize_fdt(RISCVVirtState * s)10607a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s)
10617a87ba89SDaniel Henrique Barboza {
10627a87ba89SDaniel Henrique Barboza     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
10637a87ba89SDaniel Henrique Barboza     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
10647a87ba89SDaniel Henrique Barboza 
10657a87ba89SDaniel Henrique Barboza     create_fdt_sockets(s, virt_memmap, &phandle, &irq_mmio_phandle,
10667a87ba89SDaniel Henrique Barboza                        &irq_pcie_phandle, &irq_virtio_phandle,
10677a87ba89SDaniel Henrique Barboza                        &msi_pcie_phandle);
10687a87ba89SDaniel Henrique Barboza 
10697a87ba89SDaniel Henrique Barboza     create_fdt_virtio(s, virt_memmap, irq_virtio_phandle);
10707a87ba89SDaniel Henrique Barboza 
10717a87ba89SDaniel Henrique Barboza     create_fdt_pcie(s, virt_memmap, irq_pcie_phandle, msi_pcie_phandle);
10727a87ba89SDaniel Henrique Barboza 
10737a87ba89SDaniel Henrique Barboza     create_fdt_reset(s, virt_memmap, &phandle);
10747a87ba89SDaniel Henrique Barboza 
10757a87ba89SDaniel Henrique Barboza     create_fdt_uart(s, virt_memmap, irq_mmio_phandle);
10767a87ba89SDaniel Henrique Barboza 
10777a87ba89SDaniel Henrique Barboza     create_fdt_rtc(s, virt_memmap, irq_mmio_phandle);
10787a87ba89SDaniel Henrique Barboza }
10797a87ba89SDaniel Henrique Barboza 
create_fdt(RISCVVirtState * s,const MemMapEntry * memmap)1080914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap)
10810ffc1a95SAnup Patel {
1082568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
1083e4b4f0b7SJason A. Donenfeld     uint8_t rng_seed[32];
10843fe88965SDaniel Henrique Barboza     g_autofree char *name = NULL;
10850ffc1a95SAnup Patel 
1086568e0614SDaniel Henrique Barboza     ms->fdt = create_device_tree(&s->fdt_size);
1087568e0614SDaniel Henrique Barboza     if (!ms->fdt) {
10880ffc1a95SAnup Patel         error_report("create_device_tree() failed");
10890ffc1a95SAnup Patel         exit(1);
10900ffc1a95SAnup Patel     }
10910ffc1a95SAnup Patel 
1092568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu");
1093568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio");
1094568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
1095568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
10960ffc1a95SAnup Patel 
1097568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/soc");
1098568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0);
1099568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus");
1100568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2);
1101568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2);
11020ffc1a95SAnup Patel 
11033fe88965SDaniel Henrique Barboza     /*
11043fe88965SDaniel Henrique Barboza      * The "/soc/pci@..." node is needed for PCIE hotplugs
11053fe88965SDaniel Henrique Barboza      * that might happen before finalize_fdt().
11063fe88965SDaniel Henrique Barboza      */
11073fe88965SDaniel Henrique Barboza     name = g_strdup_printf("/soc/pci@%lx", (long) memmap[VIRT_PCIE_ECAM].base);
11083fe88965SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
11093fe88965SDaniel Henrique Barboza 
11107a87ba89SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/chosen");
11114e1e3003SAnup Patel 
1112e4b4f0b7SJason A. Donenfeld     /* Pass seed to RNG */
1113e4b4f0b7SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
1114568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed",
11152967f37dSDaniel Henrique Barboza                      rng_seed, sizeof(rng_seed));
11167a87ba89SDaniel Henrique Barboza 
11177a87ba89SDaniel Henrique Barboza     create_fdt_flash(s, memmap);
11187a87ba89SDaniel Henrique Barboza     create_fdt_fw_cfg(s, memmap);
11197a87ba89SDaniel Henrique Barboza     create_fdt_pmu(s);
112004331d0bSMichael Clark }
112104331d0bSMichael Clark 
gpex_pcie_init(MemoryRegion * sys_mem,DeviceState * irqchip,RISCVVirtState * s)11226d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
1123e86e9527SSunil V L                                           DeviceState *irqchip,
1124e86e9527SSunil V L                                           RISCVVirtState *s)
11256d56e396SAlistair Francis {
11266d56e396SAlistair Francis     DeviceState *dev;
11276d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
112819800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
1129e86e9527SSunil V L     hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base;
1130e86e9527SSunil V L     hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size;
1131e86e9527SSunil V L     hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base;
1132e86e9527SSunil V L     hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size;
1133e86e9527SSunil V L     hwaddr high_mmio_base = virt_high_pcie_memmap.base;
1134e86e9527SSunil V L     hwaddr high_mmio_size = virt_high_pcie_memmap.size;
1135e86e9527SSunil V L     hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base;
1136e86e9527SSunil V L     hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size;
11376d56e396SAlistair Francis     qemu_irq irq;
11386d56e396SAlistair Francis     int i;
11396d56e396SAlistair Francis 
11403e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
11416d56e396SAlistair Francis 
1142e86e9527SSunil V L     /* Set GPEX object properties for the virt machine */
1143e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_BASE,
1144e86e9527SSunil V L                             ecam_base, NULL);
1145e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_SIZE,
1146e86e9527SSunil V L                             ecam_size, NULL);
1147e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1148e86e9527SSunil V L                              PCI_HOST_BELOW_4G_MMIO_BASE,
1149e86e9527SSunil V L                              mmio_base, NULL);
1150e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_BELOW_4G_MMIO_SIZE,
1151e86e9527SSunil V L                             mmio_size, NULL);
1152e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1153e86e9527SSunil V L                              PCI_HOST_ABOVE_4G_MMIO_BASE,
1154e86e9527SSunil V L                              high_mmio_base, NULL);
1155e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ABOVE_4G_MMIO_SIZE,
1156e86e9527SSunil V L                             high_mmio_size, NULL);
1157e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_BASE,
1158e86e9527SSunil V L                             pio_base, NULL);
1159e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_SIZE,
1160e86e9527SSunil V L                             pio_size, NULL);
1161e86e9527SSunil V L 
11623c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
11636d56e396SAlistair Francis 
11646d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
11656d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
11666d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
11676d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
11686d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
11696d56e396SAlistair Francis 
11706d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
11716d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
11726d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
11736d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
11746d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
11756d56e396SAlistair Francis 
117619800265SBin Meng     /* Map high MMIO space */
117719800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
117819800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
117919800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
118019800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
118119800265SBin Meng                                 high_mmio_alias);
118219800265SBin Meng 
11836d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
11846d56e396SAlistair Francis 
11856d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1186e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
11876d56e396SAlistair Francis 
11886d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
11896d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
11906d56e396SAlistair Francis     }
11916d56e396SAlistair Francis 
1192e86e9527SSunil V L     GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(GPEX_HOST(dev))->bus;
11936d56e396SAlistair Francis     return dev;
11946d56e396SAlistair Francis }
11956d56e396SAlistair Francis 
create_fw_cfg(const MachineState * ms)1196568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms)
11970489348dSAsherah Connor {
11980489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
11990489348dSAsherah Connor     FWCfgState *fw_cfg;
12000489348dSAsherah Connor 
12010489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
12020489348dSAsherah Connor                                   &address_space_memory);
1203568e0614SDaniel Henrique Barboza     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus);
12040489348dSAsherah Connor 
12050489348dSAsherah Connor     return fw_cfg;
12060489348dSAsherah Connor }
12070489348dSAsherah Connor 
virt_create_plic(const MemMapEntry * memmap,int socket,int base_hartid,int hart_count)1208e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1209e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1210e6faee65SAnup Patel {
1211e6faee65SAnup Patel     DeviceState *ret;
12125fb20f76SDaniel Henrique Barboza     g_autofree char *plic_hart_config = NULL;
1213e6faee65SAnup Patel 
1214e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1215e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1216e6faee65SAnup Patel 
1217e6faee65SAnup Patel     /* Per-socket PLIC */
1218e6faee65SAnup Patel     ret = sifive_plic_create(
1219e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1220e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1221e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1222e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1223e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1224e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1225e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1226e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1227e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1228e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1229e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1230e6faee65SAnup Patel 
1231e6faee65SAnup Patel     return ret;
1232e6faee65SAnup Patel }
1233e6faee65SAnup Patel 
virt_create_aia(RISCVVirtAIAType aia_type,int aia_guests,const MemMapEntry * memmap,int socket,int base_hartid,int hart_count)123428d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1235e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1236e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1237e6faee65SAnup Patel {
123828d8c281SAnup Patel     int i;
123928d8c281SAnup Patel     hwaddr addr;
124028d8c281SAnup Patel     uint32_t guest_bits;
124159a07d3cSYong-Xuan Wang     DeviceState *aplic_s = NULL;
124259a07d3cSYong-Xuan Wang     DeviceState *aplic_m = NULL;
124359a07d3cSYong-Xuan Wang     bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
124428d8c281SAnup Patel 
124528d8c281SAnup Patel     if (msimode) {
124659a07d3cSYong-Xuan Wang         if (!kvm_enabled()) {
124728d8c281SAnup Patel             /* Per-socket M-level IMSICs */
124859a07d3cSYong-Xuan Wang             addr = memmap[VIRT_IMSIC_M].base +
124959a07d3cSYong-Xuan Wang                    socket * VIRT_IMSIC_GROUP_MAX_SIZE;
125028d8c281SAnup Patel             for (i = 0; i < hart_count; i++) {
125128d8c281SAnup Patel                 riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
125228d8c281SAnup Patel                                    base_hartid + i, true, 1,
125328d8c281SAnup Patel                                    VIRT_IRQCHIP_NUM_MSIS);
125428d8c281SAnup Patel             }
125559a07d3cSYong-Xuan Wang         }
125628d8c281SAnup Patel 
125728d8c281SAnup Patel         /* Per-socket S-level IMSICs */
125828d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
125928d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
126028d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
126128d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
126228d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
126328d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
126428d8c281SAnup Patel         }
126528d8c281SAnup Patel     }
1266e6faee65SAnup Patel 
126759a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
1268e6faee65SAnup Patel         /* Per-socket M-level APLIC */
126959a07d3cSYong-Xuan Wang         aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base +
127059a07d3cSYong-Xuan Wang                                      socket * memmap[VIRT_APLIC_M].size,
1271e6faee65SAnup Patel                                      memmap[VIRT_APLIC_M].size,
127228d8c281SAnup Patel                                      (msimode) ? 0 : base_hartid,
127328d8c281SAnup Patel                                      (msimode) ? 0 : hart_count,
1274e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_SOURCES,
1275e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_PRIO_BITS,
127628d8c281SAnup Patel                                      msimode, true, NULL);
127759a07d3cSYong-Xuan Wang     }
1278e6faee65SAnup Patel 
1279e6faee65SAnup Patel     /* Per-socket S-level APLIC */
128059a07d3cSYong-Xuan Wang     aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base +
128159a07d3cSYong-Xuan Wang                                  socket * memmap[VIRT_APLIC_S].size,
1282e6faee65SAnup Patel                                  memmap[VIRT_APLIC_S].size,
128328d8c281SAnup Patel                                  (msimode) ? 0 : base_hartid,
128428d8c281SAnup Patel                                  (msimode) ? 0 : hart_count,
1285e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_SOURCES,
1286e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_PRIO_BITS,
128728d8c281SAnup Patel                                  msimode, false, aplic_m);
1288e6faee65SAnup Patel 
128959a07d3cSYong-Xuan Wang     return kvm_enabled() ? aplic_s : aplic_m;
1290e6faee65SAnup Patel }
1291e6faee65SAnup Patel 
create_platform_bus(RISCVVirtState * s,DeviceState * irqchip)12921832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
12931832b7cbSAlistair Francis {
12941832b7cbSAlistair Francis     DeviceState *dev;
12951832b7cbSAlistair Francis     SysBusDevice *sysbus;
12961832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12971832b7cbSAlistair Francis     int i;
12981832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
12991832b7cbSAlistair Francis 
13001832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
13011832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
13021832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
13031832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
13041832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
13051832b7cbSAlistair Francis     s->platform_bus_dev = dev;
13061832b7cbSAlistair Francis 
13071832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
13081832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
13091832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
13101832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
13111832b7cbSAlistair Francis     }
13121832b7cbSAlistair Francis 
13131832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
13141832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
13151832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
13161832b7cbSAlistair Francis }
13171832b7cbSAlistair Francis 
virt_build_smbios(RISCVVirtState * s)1318ecf28647SHeinrich Schuchardt static void virt_build_smbios(RISCVVirtState *s)
1319ecf28647SHeinrich Schuchardt {
1320ecf28647SHeinrich Schuchardt     MachineClass *mc = MACHINE_GET_CLASS(s);
1321ecf28647SHeinrich Schuchardt     MachineState *ms = MACHINE(s);
1322ecf28647SHeinrich Schuchardt     uint8_t *smbios_tables, *smbios_anchor;
1323ecf28647SHeinrich Schuchardt     size_t smbios_tables_len, smbios_anchor_len;
1324ecf28647SHeinrich Schuchardt     struct smbios_phys_mem_area mem_array;
1325ecf28647SHeinrich Schuchardt     const char *product = "QEMU Virtual Machine";
1326ecf28647SHeinrich Schuchardt 
1327ecf28647SHeinrich Schuchardt     if (kvm_enabled()) {
1328ecf28647SHeinrich Schuchardt         product = "KVM Virtual Machine";
1329ecf28647SHeinrich Schuchardt     }
1330ecf28647SHeinrich Schuchardt 
1331c338128eSPhilippe Mathieu-Daudé     smbios_set_defaults("QEMU", product, mc->name);
1332ecf28647SHeinrich Schuchardt 
1333ecf28647SHeinrich Schuchardt     if (riscv_is_32bit(&s->soc[0])) {
1334ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x200);
1335ecf28647SHeinrich Schuchardt     } else {
1336ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x201);
1337ecf28647SHeinrich Schuchardt     }
1338ecf28647SHeinrich Schuchardt 
1339ecf28647SHeinrich Schuchardt     /* build the array of physical mem area from base_memmap */
1340ecf28647SHeinrich Schuchardt     mem_array.address = s->memmap[VIRT_DRAM].base;
1341ecf28647SHeinrich Schuchardt     mem_array.length = ms->ram_size;
1342ecf28647SHeinrich Schuchardt 
134369ea07a5SIgor Mammedov     smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64,
134469ea07a5SIgor Mammedov                       &mem_array, 1,
1345ecf28647SHeinrich Schuchardt                       &smbios_tables, &smbios_tables_len,
1346ecf28647SHeinrich Schuchardt                       &smbios_anchor, &smbios_anchor_len,
1347ecf28647SHeinrich Schuchardt                       &error_fatal);
1348ecf28647SHeinrich Schuchardt 
1349ecf28647SHeinrich Schuchardt     if (smbios_anchor) {
1350ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-tables",
1351ecf28647SHeinrich Schuchardt                         smbios_tables, smbios_tables_len);
1352ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-anchor",
1353ecf28647SHeinrich Schuchardt                         smbios_anchor, smbios_anchor_len);
1354ecf28647SHeinrich Schuchardt     }
1355ecf28647SHeinrich Schuchardt }
1356ecf28647SHeinrich Schuchardt 
virt_machine_done(Notifier * notifier,void * data)13571c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
13581c20d3ffSAlistair Francis {
13591c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
13601c20d3ffSAlistair Francis                                      machine_done);
13611c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
13621c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
136355c13659SSamuel Holland     hwaddr start_addr = memmap[VIRT_DRAM].base;
13641c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
13659d3f7108SDaniel Henrique Barboza     const char *firmware_name = riscv_default_firmware_name(&s->soc[0]);
13661ad53688SLakshmi Bai Raja Subramanian     uint64_t fdt_load_addr;
13674263e270SSunil V L     uint64_t kernel_entry = 0;
136813bdfb8bSSunil V L     BlockBackend *pflash_blk0;
13691c20d3ffSAlistair Francis 
13707a87ba89SDaniel Henrique Barboza     /*
13717a87ba89SDaniel Henrique Barboza      * An user provided dtb must include everything, including
13727a87ba89SDaniel Henrique Barboza      * dynamic sysbus devices. Our FDT needs to be finalized.
13737a87ba89SDaniel Henrique Barboza      */
13747a87ba89SDaniel Henrique Barboza     if (machine->dtb == NULL) {
13757a87ba89SDaniel Henrique Barboza         finalize_fdt(s);
137649554856SGuenter Roeck     }
137749554856SGuenter Roeck 
13781c20d3ffSAlistair Francis     /*
13791c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
13801c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
13811c20d3ffSAlistair Francis      */
13821c20d3ffSAlistair Francis     if (kvm_enabled()) {
13831c20d3ffSAlistair Francis         if (machine->firmware) {
13841c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
13851c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
13861c20d3ffSAlistair Francis                              "combination with KVM.");
13871c20d3ffSAlistair Francis                 exit(1);
13881c20d3ffSAlistair Francis             }
13891c20d3ffSAlistair Francis         } else {
13901c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
13911c20d3ffSAlistair Francis         }
13921c20d3ffSAlistair Francis     }
13931c20d3ffSAlistair Francis 
13949d3f7108SDaniel Henrique Barboza     firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name,
139555c13659SSamuel Holland                                                      &start_addr, NULL);
13961c20d3ffSAlistair Francis 
139713bdfb8bSSunil V L     pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]);
139813bdfb8bSSunil V L     if (pflash_blk0) {
13994263e270SSunil V L         if (machine->firmware && !strcmp(machine->firmware, "none") &&
14004263e270SSunil V L             !kvm_enabled()) {
1401a5b0249dSSunil V L             /*
14024263e270SSunil V L              * Pflash was supplied but bios is none and not KVM guest,
14034263e270SSunil V L              * let's overwrite the address we jump to after reset to
14044263e270SSunil V L              * the base of the flash.
14054263e270SSunil V L              */
14064263e270SSunil V L             start_addr = virt_memmap[VIRT_FLASH].base;
14074263e270SSunil V L         } else {
14084263e270SSunil V L             /*
14094263e270SSunil V L              * Pflash was supplied but either KVM guest or bios is not none.
14104263e270SSunil V L              * In this case, base of the flash would contain S-mode payload.
1411a5b0249dSSunil V L              */
1412a5b0249dSSunil V L             riscv_setup_firmware_boot(machine);
14134263e270SSunil V L             kernel_entry = virt_memmap[VIRT_FLASH].base;
14144263e270SSunil V L         }
14154263e270SSunil V L     }
14164263e270SSunil V L 
14174263e270SSunil V L     if (machine->kernel_filename && !kernel_entry) {
14181c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
14191c20d3ffSAlistair Francis                                                          firmware_end_addr);
14201c20d3ffSAlistair Francis 
142162c5bc34SDaniel Henrique Barboza         kernel_entry = riscv_load_kernel(machine, &s->soc[0],
1422487d73fcSDaniel Henrique Barboza                                          kernel_start_addr, true, NULL);
14231c20d3ffSAlistair Francis     }
14241c20d3ffSAlistair Francis 
1425bc2c0153SDaniel Henrique Barboza     fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base,
14264b402886SDaniel Henrique Barboza                                            memmap[VIRT_DRAM].size,
14274b402886SDaniel Henrique Barboza                                            machine);
1428bc2c0153SDaniel Henrique Barboza     riscv_load_fdt(fdt_load_addr, machine->fdt);
1429bc2c0153SDaniel Henrique Barboza 
14301c20d3ffSAlistair Francis     /* load the reset vector */
14311c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
14321c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
14331c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
14346934f15bSDaniel Henrique Barboza                               fdt_load_addr);
14351c20d3ffSAlistair Francis 
14361c20d3ffSAlistair Francis     /*
14371c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
14381c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
14391c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
14401c20d3ffSAlistair Francis      */
14411c20d3ffSAlistair Francis     if (kvm_enabled()) {
14421c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
14431c20d3ffSAlistair Francis     }
1444f709360fSSunil V L 
1445ecf28647SHeinrich Schuchardt     virt_build_smbios(s);
1446ecf28647SHeinrich Schuchardt 
1447f709360fSSunil V L     if (virt_is_acpi_enabled(s)) {
1448f709360fSSunil V L         virt_acpi_setup(s);
1449f709360fSSunil V L     }
14501c20d3ffSAlistair Francis }
14511c20d3ffSAlistair Francis 
virt_machine_init(MachineState * machine)1452b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
145304331d0bSMichael Clark {
145473261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1455cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
145604331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
14575aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1458e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
145933fcedfaSPeter Maydell     int i, base_hartid, hart_count;
14602967f37dSDaniel Henrique Barboza     int socket_count = riscv_socket_count(machine);
146104331d0bSMichael Clark 
146218df0b46SAnup Patel     /* Check socket count limit */
14632967f37dSDaniel Henrique Barboza     if (VIRT_SOCKETS_MAX < socket_count) {
146418df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
146518df0b46SAnup Patel             VIRT_SOCKETS_MAX);
146618df0b46SAnup Patel         exit(1);
146718df0b46SAnup Patel     }
146818df0b46SAnup Patel 
1469f2d44e9cSDaniel Henrique Barboza     if (!virt_aclint_allowed() && s->have_aclint) {
1470b274c238SDaniel Henrique Barboza         error_report("'aclint' is only available with TCG acceleration");
1471b274c238SDaniel Henrique Barboza         exit(1);
1472b274c238SDaniel Henrique Barboza     }
1473b274c238SDaniel Henrique Barboza 
147418df0b46SAnup Patel     /* Initialize sockets */
1475e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
14762967f37dSDaniel Henrique Barboza     for (i = 0; i < socket_count; i++) {
1477c70dc31fSDaniel Henrique Barboza         g_autofree char *soc_name = g_strdup_printf("soc%d", i);
1478c70dc31fSDaniel Henrique Barboza 
147918df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
148018df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
148118df0b46SAnup Patel             exit(1);
148218df0b46SAnup Patel         }
148318df0b46SAnup Patel 
148418df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
148518df0b46SAnup Patel         if (base_hartid < 0) {
148618df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
148718df0b46SAnup Patel             exit(1);
148818df0b46SAnup Patel         }
148918df0b46SAnup Patel 
149018df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
149118df0b46SAnup Patel         if (hart_count < 0) {
149218df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
149318df0b46SAnup Patel             exit(1);
149418df0b46SAnup Patel         }
149518df0b46SAnup Patel 
149618df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
149775a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
149818df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
149918df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
150018df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
150118df0b46SAnup Patel                                 base_hartid, &error_abort);
150218df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
150318df0b46SAnup Patel                                 hart_count, &error_abort);
15044bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
150518df0b46SAnup Patel 
1506f2d44e9cSDaniel Henrique Barboza         if (virt_aclint_allowed() && s->have_aclint) {
150728d8c281SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
150828d8c281SAnup Patel                 /* Per-socket ACLINT MTIMER */
150928d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
151028d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
151128d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
151228d8c281SAnup Patel                         base_hartid, hart_count,
151328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
151428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
151528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
151628d8c281SAnup Patel             } else {
151728d8c281SAnup Patel                 /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
151828d8c281SAnup Patel                 riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
151928d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
152028d8c281SAnup Patel                         base_hartid, hart_count, false);
152128d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
152228d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
152328d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
152428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
152528d8c281SAnup Patel                         base_hartid, hart_count,
152628d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
152728d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
152828d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
152928d8c281SAnup Patel                 riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
153028d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
153128d8c281SAnup Patel                         base_hartid, hart_count, true);
153228d8c281SAnup Patel             }
1533f2d44e9cSDaniel Henrique Barboza         } else if (tcg_enabled()) {
153428d8c281SAnup Patel             /* Per-socket SiFive CLINT */
1535b8fb878aSAnup Patel             riscv_aclint_swi_create(
153618df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1537b8fb878aSAnup Patel                     base_hartid, hart_count, false);
153828d8c281SAnup Patel             riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
153928d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1540b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1541b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1542b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1543954886eaSAnup Patel         }
1544954886eaSAnup Patel 
1545e6faee65SAnup Patel         /* Per-socket interrupt controller */
1546e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1547e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1548e6faee65SAnup Patel                                              base_hartid, hart_count);
1549e6faee65SAnup Patel         } else {
155028d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
155128d8c281SAnup Patel                                             memmap, i, base_hartid,
155228d8c281SAnup Patel                                             hart_count);
1553e6faee65SAnup Patel         }
155418df0b46SAnup Patel 
1555e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
155618df0b46SAnup Patel         if (i == 0) {
1557e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1558e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1559e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
156018df0b46SAnup Patel         }
156118df0b46SAnup Patel         if (i == 1) {
1562e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1563e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
156418df0b46SAnup Patel         }
156518df0b46SAnup Patel         if (i == 2) {
1566e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
156718df0b46SAnup Patel         }
156818df0b46SAnup Patel     }
156904331d0bSMichael Clark 
1570a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
157148c2c33cSYong-Xuan Wang         kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT,
157248c2c33cSYong-Xuan Wang                              VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS,
157348c2c33cSYong-Xuan Wang                              memmap[VIRT_APLIC_S].base,
157448c2c33cSYong-Xuan Wang                              memmap[VIRT_IMSIC_S].base,
157548c2c33cSYong-Xuan Wang                              s->aia_guests);
157648c2c33cSYong-Xuan Wang     }
157748c2c33cSYong-Xuan Wang 
1578cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1579cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1580cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1581cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1582cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1583cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1584cfeb8a17SBin Meng         }
1585cfeb8a17SBin Meng #endif
158619800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
158719800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
158819800265SBin Meng     } else {
158919800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
159019800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
159119800265SBin Meng         virt_high_pcie_memmap.base =
159219800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1593cfeb8a17SBin Meng     }
1594cfeb8a17SBin Meng 
159571302ff3SSunil V L     s->memmap = virt_memmap;
159671302ff3SSunil V L 
159704331d0bSMichael Clark     /* register system main memory (actual RAM) */
159804331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
159903fd0c5fSMingwang Li         machine->ram);
160004331d0bSMichael Clark 
160104331d0bSMichael Clark     /* boot rom */
16025aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
16035aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
16045aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
16055aec3247SMichael Clark                                 mask_rom);
160604331d0bSMichael Clark 
1607b748352cSDaniel Henrique Barboza     /*
1608b748352cSDaniel Henrique Barboza      * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the
1609b748352cSDaniel Henrique Barboza      * device tree cannot be altered and we get FDT_ERR_NOSPACE.
1610b748352cSDaniel Henrique Barboza      */
1611b748352cSDaniel Henrique Barboza     s->fw_cfg = create_fw_cfg(machine);
1612b748352cSDaniel Henrique Barboza     rom_set_fw(s->fw_cfg);
1613b748352cSDaniel Henrique Barboza 
161418df0b46SAnup Patel     /* SiFive Test MMIO device */
161504331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
161604331d0bSMichael Clark 
161718df0b46SAnup Patel     /* VirtIO MMIO devices */
161804331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
161904331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
162004331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
16217d5b0d68SPhilippe Mathieu-Daudé             qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i));
162204331d0bSMichael Clark     }
162304331d0bSMichael Clark 
1624e86e9527SSunil V L     gpex_pcie_init(system_memory, pcie_irqchip, s);
16256d56e396SAlistair Francis 
16267d5b0d68SPhilippe Mathieu-Daudé     create_platform_bus(s, mmio_irqchip);
16271832b7cbSAlistair Francis 
162804331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
16297d5b0d68SPhilippe Mathieu-Daudé         0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193,
16309bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1631b6aa6cedSMichael Clark 
163267b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
16337d5b0d68SPhilippe Mathieu-Daudé         qdev_get_gpio_in(mmio_irqchip, RTC_IRQ));
163467b5ef30SAnup Patel 
163571eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
163671eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
163771eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
163871eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
163971eb522cSAlistair Francis     }
164071eb522cSAlistair Francis     virt_flash_map(s, system_memory);
16411c20d3ffSAlistair Francis 
16427a87ba89SDaniel Henrique Barboza     /* load/create device tree */
16437a87ba89SDaniel Henrique Barboza     if (machine->dtb) {
16447a87ba89SDaniel Henrique Barboza         machine->fdt = load_device_tree(machine->dtb, &s->fdt_size);
16457a87ba89SDaniel Henrique Barboza         if (!machine->fdt) {
16467a87ba89SDaniel Henrique Barboza             error_report("load_device_tree() failed");
16477a87ba89SDaniel Henrique Barboza             exit(1);
16487a87ba89SDaniel Henrique Barboza         }
16497a87ba89SDaniel Henrique Barboza     } else {
16507a87ba89SDaniel Henrique Barboza         create_fdt(s, memmap);
16517a87ba89SDaniel Henrique Barboza     }
16527a87ba89SDaniel Henrique Barboza 
16531c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
16541c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
165504331d0bSMichael Clark }
165604331d0bSMichael Clark 
virt_machine_instance_init(Object * obj)1657b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
165804331d0bSMichael Clark {
165990477a65SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
166090477a65SSunil V L 
166113bdfb8bSSunil V L     virt_flash_create(s);
166213bdfb8bSSunil V L 
166390477a65SSunil V L     s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
166490477a65SSunil V L     s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1665168b8c29SSunil V L     s->acpi = ON_OFF_AUTO_AUTO;
1666cdfc19e4SAlistair Francis }
1667cdfc19e4SAlistair Francis 
virt_get_aia_guests(Object * obj,Error ** errp)166828d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
166928d8c281SAnup Patel {
167028d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
167128d8c281SAnup Patel 
1672b8ff846eSPhilippe Mathieu-Daudé     return g_strdup_printf("%d", s->aia_guests);
167328d8c281SAnup Patel }
167428d8c281SAnup Patel 
virt_set_aia_guests(Object * obj,const char * val,Error ** errp)167528d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
167628d8c281SAnup Patel {
167728d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
167828d8c281SAnup Patel 
167928d8c281SAnup Patel     s->aia_guests = atoi(val);
168028d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
168128d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
168228d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
168328d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
168428d8c281SAnup Patel     }
168528d8c281SAnup Patel }
168628d8c281SAnup Patel 
virt_get_aia(Object * obj,Error ** errp)1687e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1688e6faee65SAnup Patel {
1689e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1690e6faee65SAnup Patel     const char *val;
1691e6faee65SAnup Patel 
1692e6faee65SAnup Patel     switch (s->aia_type) {
1693e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1694e6faee65SAnup Patel         val = "aplic";
1695e6faee65SAnup Patel         break;
169628d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
169728d8c281SAnup Patel         val = "aplic-imsic";
169828d8c281SAnup Patel         break;
1699e6faee65SAnup Patel     default:
1700e6faee65SAnup Patel         val = "none";
1701e6faee65SAnup Patel         break;
1702e6faee65SAnup Patel     };
1703e6faee65SAnup Patel 
1704e6faee65SAnup Patel     return g_strdup(val);
1705e6faee65SAnup Patel }
1706e6faee65SAnup Patel 
virt_set_aia(Object * obj,const char * val,Error ** errp)1707e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1708e6faee65SAnup Patel {
1709e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1710e6faee65SAnup Patel 
1711e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1712e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1713e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1714e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
171528d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
171628d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1717e6faee65SAnup Patel     } else {
1718e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
171928d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
172028d8c281SAnup Patel                           "aplic-imsic.\n");
1721e6faee65SAnup Patel     }
1722e6faee65SAnup Patel }
1723e6faee65SAnup Patel 
virt_get_aclint(Object * obj,Error ** errp)1724954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1725954886eaSAnup Patel {
17265474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1727954886eaSAnup Patel 
1728954886eaSAnup Patel     return s->have_aclint;
1729954886eaSAnup Patel }
1730954886eaSAnup Patel 
virt_set_aclint(Object * obj,bool value,Error ** errp)1731954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1732954886eaSAnup Patel {
17335474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1734954886eaSAnup Patel 
1735954886eaSAnup Patel     s->have_aclint = value;
1736954886eaSAnup Patel }
1737954886eaSAnup Patel 
virt_is_acpi_enabled(RISCVVirtState * s)1738168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s)
1739168b8c29SSunil V L {
1740168b8c29SSunil V L     return s->acpi != ON_OFF_AUTO_OFF;
1741168b8c29SSunil V L }
1742168b8c29SSunil V L 
virt_get_acpi(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)1743168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name,
1744168b8c29SSunil V L                           void *opaque, Error **errp)
1745168b8c29SSunil V L {
1746168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1747168b8c29SSunil V L     OnOffAuto acpi = s->acpi;
1748168b8c29SSunil V L 
1749168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &acpi, errp);
1750168b8c29SSunil V L }
1751168b8c29SSunil V L 
virt_set_acpi(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)1752168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name,
1753168b8c29SSunil V L                           void *opaque, Error **errp)
1754168b8c29SSunil V L {
1755168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1756168b8c29SSunil V L 
1757168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &s->acpi, errp);
1758168b8c29SSunil V L }
1759168b8c29SSunil V L 
virt_machine_get_hotplug_handler(MachineState * machine,DeviceState * dev)176058d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
176158d5a5a7SAlistair Francis                                                         DeviceState *dev)
176258d5a5a7SAlistair Francis {
176358d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
176458d5a5a7SAlistair Francis 
17657778cdddSDaniel Henrique Barboza     if (device_is_dynamic_sysbus(mc, dev) ||
1766*df240d66STomasz Jeznach         object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI) ||
1767*df240d66STomasz Jeznach         object_dynamic_cast(OBJECT(dev), TYPE_RISCV_IOMMU_PCI)) {
176858d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
176958d5a5a7SAlistair Francis     }
1770*df240d66STomasz Jeznach 
177158d5a5a7SAlistair Francis     return NULL;
177258d5a5a7SAlistair Francis }
177358d5a5a7SAlistair Francis 
virt_machine_device_plug_cb(HotplugHandler * hotplug_dev,DeviceState * dev,Error ** errp)177458d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
177558d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
177658d5a5a7SAlistair Francis {
177758d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
177858d5a5a7SAlistair Francis 
177958d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
178058d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
178158d5a5a7SAlistair Francis 
178258d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
178358d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
178458d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
178558d5a5a7SAlistair Francis         }
178658d5a5a7SAlistair Francis     }
17877778cdddSDaniel Henrique Barboza 
17887778cdddSDaniel Henrique Barboza     if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) {
17897778cdddSDaniel Henrique Barboza         create_fdt_virtio_iommu(s, pci_get_bdf(PCI_DEVICE(dev)));
17907778cdddSDaniel Henrique Barboza     }
1791*df240d66STomasz Jeznach 
1792*df240d66STomasz Jeznach     if (object_dynamic_cast(OBJECT(dev), TYPE_RISCV_IOMMU_PCI)) {
1793*df240d66STomasz Jeznach         create_fdt_iommu(s, pci_get_bdf(PCI_DEVICE(dev)));
1794*df240d66STomasz Jeznach     }
179558d5a5a7SAlistair Francis }
179658d5a5a7SAlistair Francis 
virt_machine_class_init(ObjectClass * oc,void * data)1797b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1798cdfc19e4SAlistair Francis {
1799cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
180058d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1801cdfc19e4SAlistair Francis 
1802cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1803b2a3a071SBin Meng     mc->init = virt_machine_init;
180418df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
180509fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
18064406ba2bSSunil V L     mc->block_default_type = IF_VIRTIO;
18074406ba2bSSunil V L     mc->no_cdrom = 1;
1808acead54cSBin Meng     mc->pci_allow_0_address = true;
180918df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
181018df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
181118df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
181218df0b46SAnup Patel     mc->numa_mem_supported = true;
18133d9981cdSGavin Shan     /* platform instead of architectural choice */
18143d9981cdSGavin Shan     mc->cpu_cluster_has_numa_boundary = true;
181503fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
181658d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
181758d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
181858d5a5a7SAlistair Francis 
181958d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1820c346749eSAsherah Connor 
1821c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1822325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1823325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1824325b7c4eSAlistair Francis #endif
1825954886eaSAnup Patel 
1826954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1827954886eaSAnup Patel                                    virt_set_aclint);
1828954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1829b274c238SDaniel Henrique Barboza                                           "(TCG only) Set on/off to "
1830b274c238SDaniel Henrique Barboza                                           "enable/disable emulating "
1831b274c238SDaniel Henrique Barboza                                           "ACLINT devices");
1832b274c238SDaniel Henrique Barboza 
1833e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1834e6faee65SAnup Patel                                   virt_set_aia);
1835e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1836e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1837c92ac07cSDaniel Henrique Barboza                                           "controller. Valid values are "
183828d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
183928d8c281SAnup Patel 
184028d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
184128d8c281SAnup Patel                                   virt_get_aia_guests,
184228d8c281SAnup Patel                                   virt_set_aia_guests);
1843b8ff846eSPhilippe Mathieu-Daudé     {
1844b8ff846eSPhilippe Mathieu-Daudé         g_autofree char *str =
1845b8ff846eSPhilippe Mathieu-Daudé             g_strdup_printf("Set number of guest MMIO pages for AIA IMSIC. "
1846b8ff846eSPhilippe Mathieu-Daudé                             "Valid value should be between 0 and %d.",
1847b8ff846eSPhilippe Mathieu-Daudé                             VIRT_IRQCHIP_MAX_GUESTS);
184828d8c281SAnup Patel         object_class_property_set_description(oc, "aia-guests", str);
1849b8ff846eSPhilippe Mathieu-Daudé     }
1850b8ff846eSPhilippe Mathieu-Daudé 
1851168b8c29SSunil V L     object_class_property_add(oc, "acpi", "OnOffAuto",
1852168b8c29SSunil V L                               virt_get_acpi, virt_set_acpi,
1853168b8c29SSunil V L                               NULL, NULL);
1854168b8c29SSunil V L     object_class_property_set_description(oc, "acpi",
1855168b8c29SSunil V L                                           "Enable ACPI");
185604331d0bSMichael Clark }
185704331d0bSMichael Clark 
1858b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1859cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1860cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1861b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1862b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1863cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
186458d5a5a7SAlistair Francis     .interfaces = (InterfaceInfo[]) {
186558d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
186658d5a5a7SAlistair Francis          { }
186758d5a5a7SAlistair Francis     },
1868cdfc19e4SAlistair Francis };
1869cdfc19e4SAlistair Francis 
virt_machine_init_register_types(void)1870b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1871cdfc19e4SAlistair Francis {
1872b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1873cdfc19e4SAlistair Francis }
1874cdfc19e4SAlistair Francis 
1875b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1876