xref: /openbmc/qemu/hw/riscv/riscv-iommu-sys.c (revision 2b7a80e07a29074530a0ebc8005a418ee07b1faf)
15b128435STomasz Jeznach /*
25b128435STomasz Jeznach  * QEMU emulation of an RISC-V IOMMU Platform Device
35b128435STomasz Jeznach  *
45b128435STomasz Jeznach  * Copyright (C) 2022-2023 Rivos Inc.
55b128435STomasz Jeznach  *
65b128435STomasz Jeznach  * This program is free software; you can redistribute it and/or modify it
75b128435STomasz Jeznach  * under the terms and conditions of the GNU General Public License,
85b128435STomasz Jeznach  * version 2 or later, as published by the Free Software Foundation.
95b128435STomasz Jeznach  *
105b128435STomasz Jeznach  * This program is distributed in the hope that it will be useful,
115b128435STomasz Jeznach  * but WITHOUT ANY WARRANTY; without even the implied warranty of
125b128435STomasz Jeznach  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
135b128435STomasz Jeznach  * GNU General Public License for more details.
145b128435STomasz Jeznach  *
155b128435STomasz Jeznach  * You should have received a copy of the GNU General Public License along
165b128435STomasz Jeznach  * with this program; if not, see <http://www.gnu.org/licenses/>.
175b128435STomasz Jeznach  */
185b128435STomasz Jeznach 
195b128435STomasz Jeznach #include "qemu/osdep.h"
205b128435STomasz Jeznach #include "hw/irq.h"
215b128435STomasz Jeznach #include "hw/pci/pci_bus.h"
225b128435STomasz Jeznach #include "hw/qdev-properties.h"
235b128435STomasz Jeznach #include "hw/sysbus.h"
245b128435STomasz Jeznach #include "qapi/error.h"
255b128435STomasz Jeznach #include "qemu/error-report.h"
265b128435STomasz Jeznach #include "qemu/host-utils.h"
275b128435STomasz Jeznach #include "qemu/module.h"
285b128435STomasz Jeznach #include "qom/object.h"
2901c1caa9SDaniel Henrique Barboza #include "exec/exec-all.h"
3001c1caa9SDaniel Henrique Barboza #include "trace.h"
315b128435STomasz Jeznach 
325b128435STomasz Jeznach #include "riscv-iommu.h"
335b128435STomasz Jeznach 
345b128435STomasz Jeznach #define RISCV_IOMMU_SYSDEV_ICVEC_VECTORS 0x3333
355b128435STomasz Jeznach 
3601c1caa9SDaniel Henrique Barboza #define RISCV_IOMMU_PCI_MSIX_VECTORS 5
3701c1caa9SDaniel Henrique Barboza 
385b128435STomasz Jeznach /* RISC-V IOMMU System Platform Device Emulation */
395b128435STomasz Jeznach 
405b128435STomasz Jeznach struct RISCVIOMMUStateSys {
415b128435STomasz Jeznach     SysBusDevice     parent;
425b128435STomasz Jeznach     uint64_t         addr;
435b128435STomasz Jeznach     uint32_t         base_irq;
445b128435STomasz Jeznach     DeviceState      *irqchip;
455b128435STomasz Jeznach     RISCVIOMMUState  iommu;
4601c1caa9SDaniel Henrique Barboza 
4701c1caa9SDaniel Henrique Barboza     /* Wired int support */
485b128435STomasz Jeznach     qemu_irq         irqs[RISCV_IOMMU_INTR_COUNT];
4901c1caa9SDaniel Henrique Barboza 
5001c1caa9SDaniel Henrique Barboza     /* Memory Regions for MSIX table and pending bit entries. */
5101c1caa9SDaniel Henrique Barboza     MemoryRegion msix_table_mmio;
5201c1caa9SDaniel Henrique Barboza     MemoryRegion msix_pba_mmio;
5301c1caa9SDaniel Henrique Barboza     uint8_t *msix_table;
5401c1caa9SDaniel Henrique Barboza     uint8_t *msix_pba;
555b128435STomasz Jeznach };
565b128435STomasz Jeznach 
579afd2671SDaniel Henrique Barboza struct RISCVIOMMUSysClass {
589afd2671SDaniel Henrique Barboza     /*< public >*/
599afd2671SDaniel Henrique Barboza     DeviceRealize parent_realize;
609afd2671SDaniel Henrique Barboza     ResettablePhases parent_phases;
619afd2671SDaniel Henrique Barboza };
629afd2671SDaniel Henrique Barboza 
msix_table_mmio_read(void * opaque,hwaddr addr,unsigned size)6301c1caa9SDaniel Henrique Barboza static uint64_t msix_table_mmio_read(void *opaque, hwaddr addr,
6401c1caa9SDaniel Henrique Barboza                                      unsigned size)
6501c1caa9SDaniel Henrique Barboza {
6601c1caa9SDaniel Henrique Barboza     RISCVIOMMUStateSys *s = opaque;
6701c1caa9SDaniel Henrique Barboza 
6801c1caa9SDaniel Henrique Barboza     g_assert(addr + size <= RISCV_IOMMU_PCI_MSIX_VECTORS * PCI_MSIX_ENTRY_SIZE);
6901c1caa9SDaniel Henrique Barboza     return pci_get_long(s->msix_table + addr);
7001c1caa9SDaniel Henrique Barboza }
7101c1caa9SDaniel Henrique Barboza 
msix_table_mmio_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)7201c1caa9SDaniel Henrique Barboza static void msix_table_mmio_write(void *opaque, hwaddr addr,
7301c1caa9SDaniel Henrique Barboza                                   uint64_t val, unsigned size)
7401c1caa9SDaniel Henrique Barboza {
7501c1caa9SDaniel Henrique Barboza     RISCVIOMMUStateSys *s = opaque;
7601c1caa9SDaniel Henrique Barboza 
7701c1caa9SDaniel Henrique Barboza     g_assert(addr + size <= RISCV_IOMMU_PCI_MSIX_VECTORS * PCI_MSIX_ENTRY_SIZE);
7801c1caa9SDaniel Henrique Barboza     pci_set_long(s->msix_table + addr, val);
7901c1caa9SDaniel Henrique Barboza }
8001c1caa9SDaniel Henrique Barboza 
8101c1caa9SDaniel Henrique Barboza static const MemoryRegionOps msix_table_mmio_ops = {
8201c1caa9SDaniel Henrique Barboza     .read = msix_table_mmio_read,
8301c1caa9SDaniel Henrique Barboza     .write = msix_table_mmio_write,
8401c1caa9SDaniel Henrique Barboza     .endianness = DEVICE_LITTLE_ENDIAN,
8501c1caa9SDaniel Henrique Barboza     .valid = {
8601c1caa9SDaniel Henrique Barboza         .min_access_size = 4,
8701c1caa9SDaniel Henrique Barboza         .max_access_size = 8,
8801c1caa9SDaniel Henrique Barboza     },
8901c1caa9SDaniel Henrique Barboza     .impl = {
9001c1caa9SDaniel Henrique Barboza         .max_access_size = 4,
9101c1caa9SDaniel Henrique Barboza     },
9201c1caa9SDaniel Henrique Barboza };
9301c1caa9SDaniel Henrique Barboza 
msix_pba_mmio_read(void * opaque,hwaddr addr,unsigned size)9401c1caa9SDaniel Henrique Barboza static uint64_t msix_pba_mmio_read(void *opaque, hwaddr addr,
9501c1caa9SDaniel Henrique Barboza                                    unsigned size)
9601c1caa9SDaniel Henrique Barboza {
9701c1caa9SDaniel Henrique Barboza     RISCVIOMMUStateSys *s = opaque;
9801c1caa9SDaniel Henrique Barboza 
9901c1caa9SDaniel Henrique Barboza     return pci_get_long(s->msix_pba + addr);
10001c1caa9SDaniel Henrique Barboza }
10101c1caa9SDaniel Henrique Barboza 
msix_pba_mmio_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)10201c1caa9SDaniel Henrique Barboza static void msix_pba_mmio_write(void *opaque, hwaddr addr,
10301c1caa9SDaniel Henrique Barboza                                 uint64_t val, unsigned size)
10401c1caa9SDaniel Henrique Barboza {
10501c1caa9SDaniel Henrique Barboza }
10601c1caa9SDaniel Henrique Barboza 
10701c1caa9SDaniel Henrique Barboza static const MemoryRegionOps msix_pba_mmio_ops = {
10801c1caa9SDaniel Henrique Barboza     .read = msix_pba_mmio_read,
10901c1caa9SDaniel Henrique Barboza     .write = msix_pba_mmio_write,
11001c1caa9SDaniel Henrique Barboza     .endianness = DEVICE_LITTLE_ENDIAN,
11101c1caa9SDaniel Henrique Barboza     .valid = {
11201c1caa9SDaniel Henrique Barboza         .min_access_size = 4,
11301c1caa9SDaniel Henrique Barboza         .max_access_size = 8,
11401c1caa9SDaniel Henrique Barboza     },
11501c1caa9SDaniel Henrique Barboza     .impl = {
11601c1caa9SDaniel Henrique Barboza         .max_access_size = 4,
11701c1caa9SDaniel Henrique Barboza     },
11801c1caa9SDaniel Henrique Barboza };
11901c1caa9SDaniel Henrique Barboza 
riscv_iommu_sysdev_init_msi(RISCVIOMMUStateSys * s,uint32_t n_vectors)12001c1caa9SDaniel Henrique Barboza static void riscv_iommu_sysdev_init_msi(RISCVIOMMUStateSys *s,
12101c1caa9SDaniel Henrique Barboza                                         uint32_t n_vectors)
12201c1caa9SDaniel Henrique Barboza {
12301c1caa9SDaniel Henrique Barboza     RISCVIOMMUState *iommu = &s->iommu;
124*a8743193SDaniel Henrique Barboza     uint32_t table_size = n_vectors * PCI_MSIX_ENTRY_SIZE;
12501c1caa9SDaniel Henrique Barboza     uint32_t table_offset = RISCV_IOMMU_REG_MSI_CONFIG;
12601c1caa9SDaniel Henrique Barboza     uint32_t pba_size = QEMU_ALIGN_UP(n_vectors, 64) / 8;
12701c1caa9SDaniel Henrique Barboza     uint32_t pba_offset = RISCV_IOMMU_REG_MSI_CONFIG + 256;
12801c1caa9SDaniel Henrique Barboza 
12901c1caa9SDaniel Henrique Barboza     s->msix_table = g_malloc0(table_size);
13001c1caa9SDaniel Henrique Barboza     s->msix_pba = g_malloc0(pba_size);
13101c1caa9SDaniel Henrique Barboza 
13201c1caa9SDaniel Henrique Barboza     memory_region_init_io(&s->msix_table_mmio, OBJECT(s), &msix_table_mmio_ops,
13301c1caa9SDaniel Henrique Barboza                           s, "msix-table", table_size);
13401c1caa9SDaniel Henrique Barboza     memory_region_add_subregion(&iommu->regs_mr, table_offset,
13501c1caa9SDaniel Henrique Barboza                                 &s->msix_table_mmio);
13601c1caa9SDaniel Henrique Barboza 
13701c1caa9SDaniel Henrique Barboza     memory_region_init_io(&s->msix_pba_mmio, OBJECT(s), &msix_pba_mmio_ops, s,
13801c1caa9SDaniel Henrique Barboza                           "msix-pba", pba_size);
13901c1caa9SDaniel Henrique Barboza     memory_region_add_subregion(&iommu->regs_mr, pba_offset,
14001c1caa9SDaniel Henrique Barboza                                 &s->msix_pba_mmio);
14101c1caa9SDaniel Henrique Barboza }
14201c1caa9SDaniel Henrique Barboza 
riscv_iommu_sysdev_send_MSI(RISCVIOMMUStateSys * s,uint32_t vector)14301c1caa9SDaniel Henrique Barboza static void riscv_iommu_sysdev_send_MSI(RISCVIOMMUStateSys *s,
14401c1caa9SDaniel Henrique Barboza                                         uint32_t vector)
14501c1caa9SDaniel Henrique Barboza {
14601c1caa9SDaniel Henrique Barboza     uint8_t *table_entry = s->msix_table + vector * PCI_MSIX_ENTRY_SIZE;
14701c1caa9SDaniel Henrique Barboza     uint64_t msi_addr = pci_get_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR);
14801c1caa9SDaniel Henrique Barboza     uint32_t msi_data = pci_get_long(table_entry + PCI_MSIX_ENTRY_DATA);
14901c1caa9SDaniel Henrique Barboza     MemTxResult result;
15001c1caa9SDaniel Henrique Barboza 
15101c1caa9SDaniel Henrique Barboza     address_space_stl_le(&address_space_memory, msi_addr,
15201c1caa9SDaniel Henrique Barboza                          msi_data, MEMTXATTRS_UNSPECIFIED, &result);
15301c1caa9SDaniel Henrique Barboza     trace_riscv_iommu_sys_msi_sent(vector, msi_addr, msi_data, result);
15401c1caa9SDaniel Henrique Barboza }
15501c1caa9SDaniel Henrique Barboza 
riscv_iommu_sysdev_notify(RISCVIOMMUState * iommu,unsigned vector)1565b128435STomasz Jeznach static void riscv_iommu_sysdev_notify(RISCVIOMMUState *iommu,
1575b128435STomasz Jeznach                                       unsigned vector)
1585b128435STomasz Jeznach {
1595b128435STomasz Jeznach     RISCVIOMMUStateSys *s = container_of(iommu, RISCVIOMMUStateSys, iommu);
1605b128435STomasz Jeznach     uint32_t fctl =  riscv_iommu_reg_get32(iommu, RISCV_IOMMU_REG_FCTL);
1615b128435STomasz Jeznach 
16201c1caa9SDaniel Henrique Barboza     if (fctl & RISCV_IOMMU_FCTL_WSI) {
16301c1caa9SDaniel Henrique Barboza         qemu_irq_pulse(s->irqs[vector]);
16401c1caa9SDaniel Henrique Barboza         trace_riscv_iommu_sys_irq_sent(vector);
1655b128435STomasz Jeznach         return;
1665b128435STomasz Jeznach     }
1675b128435STomasz Jeznach 
16801c1caa9SDaniel Henrique Barboza     riscv_iommu_sysdev_send_MSI(s, vector);
1695b128435STomasz Jeznach }
1705b128435STomasz Jeznach 
riscv_iommu_sys_realize(DeviceState * dev,Error ** errp)1715b128435STomasz Jeznach static void riscv_iommu_sys_realize(DeviceState *dev, Error **errp)
1725b128435STomasz Jeznach {
1735b128435STomasz Jeznach     RISCVIOMMUStateSys *s = RISCV_IOMMU_SYS(dev);
1745b128435STomasz Jeznach     SysBusDevice *sysdev = SYS_BUS_DEVICE(s);
1755b128435STomasz Jeznach     PCIBus *pci_bus;
1765b128435STomasz Jeznach     qemu_irq irq;
1775b128435STomasz Jeznach 
1785b128435STomasz Jeznach     qdev_realize(DEVICE(&s->iommu), NULL, errp);
1795b128435STomasz Jeznach     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iommu.regs_mr);
1805b128435STomasz Jeznach     if (s->addr) {
1815b128435STomasz Jeznach         sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, s->addr);
1825b128435STomasz Jeznach     }
1835b128435STomasz Jeznach 
1845b128435STomasz Jeznach     pci_bus = (PCIBus *) object_resolve_path_type("", TYPE_PCI_BUS, NULL);
1855b128435STomasz Jeznach     if (pci_bus) {
1865b128435STomasz Jeznach         riscv_iommu_pci_setup_iommu(&s->iommu, pci_bus, errp);
1875b128435STomasz Jeznach     }
1885b128435STomasz Jeznach 
1895b128435STomasz Jeznach     s->iommu.notify = riscv_iommu_sysdev_notify;
1905b128435STomasz Jeznach 
1915b128435STomasz Jeznach     /* 4 IRQs are defined starting from s->base_irq */
1925b128435STomasz Jeznach     for (int i = 0; i < RISCV_IOMMU_INTR_COUNT; i++) {
1935b128435STomasz Jeznach         sysbus_init_irq(sysdev, &s->irqs[i]);
1945b128435STomasz Jeznach         irq = qdev_get_gpio_in(s->irqchip, s->base_irq + i);
1955b128435STomasz Jeznach         sysbus_connect_irq(sysdev, i, irq);
1965b128435STomasz Jeznach     }
19701c1caa9SDaniel Henrique Barboza 
19801c1caa9SDaniel Henrique Barboza     riscv_iommu_sysdev_init_msi(s, RISCV_IOMMU_PCI_MSIX_VECTORS);
1995b128435STomasz Jeznach }
2005b128435STomasz Jeznach 
riscv_iommu_sys_init(Object * obj)2015b128435STomasz Jeznach static void riscv_iommu_sys_init(Object *obj)
2025b128435STomasz Jeznach {
2035b128435STomasz Jeznach     RISCVIOMMUStateSys *s = RISCV_IOMMU_SYS(obj);
2045b128435STomasz Jeznach     RISCVIOMMUState *iommu = &s->iommu;
2055b128435STomasz Jeznach 
2065b128435STomasz Jeznach     object_initialize_child(obj, "iommu", iommu, TYPE_RISCV_IOMMU);
2075b128435STomasz Jeznach     qdev_alias_all_properties(DEVICE(iommu), obj);
2085b128435STomasz Jeznach 
2095b128435STomasz Jeznach     iommu->icvec_avail_vectors = RISCV_IOMMU_SYSDEV_ICVEC_VECTORS;
21001c1caa9SDaniel Henrique Barboza     riscv_iommu_set_cap_igs(iommu, RISCV_IOMMU_CAP_IGS_BOTH);
2115b128435STomasz Jeznach }
2125b128435STomasz Jeznach 
21360a07d4aSStefan Hajnoczi static const Property riscv_iommu_sys_properties[] = {
2145b128435STomasz Jeznach     DEFINE_PROP_UINT64("addr", RISCVIOMMUStateSys, addr, 0),
2155b128435STomasz Jeznach     DEFINE_PROP_UINT32("base-irq", RISCVIOMMUStateSys, base_irq, 0),
2165b128435STomasz Jeznach     DEFINE_PROP_LINK("irqchip", RISCVIOMMUStateSys, irqchip,
2175b128435STomasz Jeznach                      TYPE_DEVICE, DeviceState *),
2185b128435STomasz Jeznach };
2195b128435STomasz Jeznach 
riscv_iommu_sys_reset_hold(Object * obj,ResetType type)2209afd2671SDaniel Henrique Barboza static void riscv_iommu_sys_reset_hold(Object *obj, ResetType type)
2219afd2671SDaniel Henrique Barboza {
2229afd2671SDaniel Henrique Barboza     RISCVIOMMUStateSys *sys = RISCV_IOMMU_SYS(obj);
2239afd2671SDaniel Henrique Barboza     RISCVIOMMUState *iommu = &sys->iommu;
2249afd2671SDaniel Henrique Barboza 
2259afd2671SDaniel Henrique Barboza     riscv_iommu_reset(iommu);
2269afd2671SDaniel Henrique Barboza 
2279afd2671SDaniel Henrique Barboza     trace_riscv_iommu_sys_reset_hold(type);
2289afd2671SDaniel Henrique Barboza }
2299afd2671SDaniel Henrique Barboza 
riscv_iommu_sys_class_init(ObjectClass * klass,void * data)2305b128435STomasz Jeznach static void riscv_iommu_sys_class_init(ObjectClass *klass, void *data)
2315b128435STomasz Jeznach {
2325b128435STomasz Jeznach     DeviceClass *dc = DEVICE_CLASS(klass);
2339afd2671SDaniel Henrique Barboza     ResettableClass *rc = RESETTABLE_CLASS(klass);
2349afd2671SDaniel Henrique Barboza 
2359afd2671SDaniel Henrique Barboza     rc->phases.hold = riscv_iommu_sys_reset_hold;
2369afd2671SDaniel Henrique Barboza 
2375b128435STomasz Jeznach     dc->realize = riscv_iommu_sys_realize;
2385b128435STomasz Jeznach     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
2395b128435STomasz Jeznach     device_class_set_props(dc, riscv_iommu_sys_properties);
2405b128435STomasz Jeznach }
2415b128435STomasz Jeznach 
2425b128435STomasz Jeznach static const TypeInfo riscv_iommu_sys = {
2435b128435STomasz Jeznach     .name          = TYPE_RISCV_IOMMU_SYS,
2445b128435STomasz Jeznach     .parent        = TYPE_SYS_BUS_DEVICE,
2455b128435STomasz Jeznach     .class_init    = riscv_iommu_sys_class_init,
2465b128435STomasz Jeznach     .instance_init = riscv_iommu_sys_init,
2475b128435STomasz Jeznach     .instance_size = sizeof(RISCVIOMMUStateSys),
2485b128435STomasz Jeznach };
2495b128435STomasz Jeznach 
riscv_iommu_register_sys(void)2505b128435STomasz Jeznach static void riscv_iommu_register_sys(void)
2515b128435STomasz Jeznach {
2525b128435STomasz Jeznach     type_register_static(&riscv_iommu_sys);
2535b128435STomasz Jeznach }
2545b128435STomasz Jeznach 
2555b128435STomasz Jeznach type_init(riscv_iommu_register_sys)
256