1a3980bf5SBenjamin Herrenschmidt /*
2a3980bf5SBenjamin Herrenschmidt * QEMU PowerPC PowerNV LPC controller
3a3980bf5SBenjamin Herrenschmidt *
4a3980bf5SBenjamin Herrenschmidt * Copyright (c) 2016, IBM Corporation.
5a3980bf5SBenjamin Herrenschmidt *
6a3980bf5SBenjamin Herrenschmidt * This library is free software; you can redistribute it and/or
7a3980bf5SBenjamin Herrenschmidt * modify it under the terms of the GNU Lesser General Public
8a3980bf5SBenjamin Herrenschmidt * License as published by the Free Software Foundation; either
9f70c5966SChetan Pant * version 2.1 of the License, or (at your option) any later version.
10a3980bf5SBenjamin Herrenschmidt *
11a3980bf5SBenjamin Herrenschmidt * This library is distributed in the hope that it will be useful,
12a3980bf5SBenjamin Herrenschmidt * but WITHOUT ANY WARRANTY; without even the implied warranty of
13a3980bf5SBenjamin Herrenschmidt * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14a3980bf5SBenjamin Herrenschmidt * Lesser General Public License for more details.
15a3980bf5SBenjamin Herrenschmidt *
16a3980bf5SBenjamin Herrenschmidt * You should have received a copy of the GNU Lesser General Public
17a3980bf5SBenjamin Herrenschmidt * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18a3980bf5SBenjamin Herrenschmidt */
19a3980bf5SBenjamin Herrenschmidt
20a3980bf5SBenjamin Herrenschmidt #include "qemu/osdep.h"
21fcf5ef2aSThomas Huth #include "target/ppc/cpu.h"
22a3980bf5SBenjamin Herrenschmidt #include "qapi/error.h"
23a3980bf5SBenjamin Herrenschmidt #include "qemu/log.h"
240b8fa32fSMarkus Armbruster #include "qemu/module.h"
2564552b6bSMarkus Armbruster #include "hw/irq.h"
2604026890SCédric Le Goater #include "hw/isa/isa.h"
27b63f3893SGreg Kurz #include "hw/qdev-properties.h"
28a3980bf5SBenjamin Herrenschmidt #include "hw/ppc/pnv.h"
292c6fe2e2SMarkus Armbruster #include "hw/ppc/pnv_chip.h"
30ec575aa0SCédric Le Goater #include "hw/ppc/pnv_lpc.h"
31ec575aa0SCédric Le Goater #include "hw/ppc/pnv_xscom.h"
32a3980bf5SBenjamin Herrenschmidt #include "hw/ppc/fdt.h"
33a3980bf5SBenjamin Herrenschmidt
34a3980bf5SBenjamin Herrenschmidt #include <libfdt.h>
35a3980bf5SBenjamin Herrenschmidt
36a3980bf5SBenjamin Herrenschmidt enum {
37a3980bf5SBenjamin Herrenschmidt ECCB_CTL = 0,
38a3980bf5SBenjamin Herrenschmidt ECCB_RESET = 1,
39a3980bf5SBenjamin Herrenschmidt ECCB_STAT = 2,
40a3980bf5SBenjamin Herrenschmidt ECCB_DATA = 3,
41a3980bf5SBenjamin Herrenschmidt };
42a3980bf5SBenjamin Herrenschmidt
43a3980bf5SBenjamin Herrenschmidt /* OPB Master LS registers */
448207b906SCédric Le Goater #define OPB_MASTER_LS_ROUTE0 0x8
458207b906SCédric Le Goater #define OPB_MASTER_LS_ROUTE1 0xC
46a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_LS_IRQ_STAT 0x50
47a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_IRQ_LPC 0x00000800
48a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_LS_IRQ_MASK 0x54
49a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_LS_IRQ_POL 0x58
50a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_LS_IRQ_INPUT 0x5c
51a3980bf5SBenjamin Herrenschmidt
52a3980bf5SBenjamin Herrenschmidt /* LPC HC registers */
53a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_SEG_IDSEL 0x24
54a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_ACC_SIZE 0x28
55a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_1B 0x00000000
56a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_2B 0x01000000
57a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_4B 0x02000000
58a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_16B 0x04000000
59a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_128B 0x07000000
60a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_CTRL 0x30
61a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_EN 0x80000000
62a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_QMODE 0x40000000
63a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_START_MASK 0x03000000
64a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_START_4CLK 0x00000000
65a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_START_6CLK 0x01000000
66a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_START_8CLK 0x02000000
6724c3caffSNicholas Piggin #define LPC_HC_IRQSER_AUTO_CLEAR 0x00800000
68a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQMASK 0x34 /* same bit defs as LPC_HC_IRQSTAT */
69a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSTAT 0x38
70a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SERIRQ0 0x80000000 /* all bits down to ... */
71a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SERIRQ16 0x00008000 /* IRQ16=IOCHK#, IRQ2=SMI# */
72a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SERIRQ_ALL 0xffff8000
73a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_LRESET 0x00000400
74a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_ABNORM_ERR 0x00000080
75a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_NORESP_ERR 0x00000040
76a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_NORM_ERR 0x00000020
77a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_TIMEOUT_ERR 0x00000010
78a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_TARG_TAR_ERR 0x00000008
79a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_BM_TAR_ERR 0x00000004
80a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_BM0_REQ 0x00000002
81a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_BM1_REQ 0x00000001
82a3980bf5SBenjamin Herrenschmidt #define LPC_HC_ERROR_ADDRESS 0x40
83a3980bf5SBenjamin Herrenschmidt
84a3980bf5SBenjamin Herrenschmidt #define LPC_OPB_SIZE 0x100000000ull
85a3980bf5SBenjamin Herrenschmidt
86a3980bf5SBenjamin Herrenschmidt #define ISA_IO_SIZE 0x00010000
87a3980bf5SBenjamin Herrenschmidt #define ISA_MEM_SIZE 0x10000000
88d61c2857SCédric Le Goater #define ISA_FW_SIZE 0x10000000
89a3980bf5SBenjamin Herrenschmidt #define LPC_IO_OPB_ADDR 0xd0010000
90a3980bf5SBenjamin Herrenschmidt #define LPC_IO_OPB_SIZE 0x00010000
9195bd61c4SCédric Le Goater #define LPC_MEM_OPB_ADDR 0xe0000000
92a3980bf5SBenjamin Herrenschmidt #define LPC_MEM_OPB_SIZE 0x10000000
93a3980bf5SBenjamin Herrenschmidt #define LPC_FW_OPB_ADDR 0xf0000000
94a3980bf5SBenjamin Herrenschmidt #define LPC_FW_OPB_SIZE 0x10000000
95a3980bf5SBenjamin Herrenschmidt
96a3980bf5SBenjamin Herrenschmidt #define LPC_OPB_REGS_OPB_ADDR 0xc0010000
976f89f48eSCédric Le Goater #define LPC_OPB_REGS_OPB_SIZE 0x00000060
986f89f48eSCédric Le Goater #define LPC_OPB_REGS_OPBA_ADDR 0xc0011000
996f89f48eSCédric Le Goater #define LPC_OPB_REGS_OPBA_SIZE 0x00000008
100a3980bf5SBenjamin Herrenschmidt #define LPC_HC_REGS_OPB_ADDR 0xc0012000
1016f89f48eSCédric Le Goater #define LPC_HC_REGS_OPB_SIZE 0x00000100
102a3980bf5SBenjamin Herrenschmidt
pnv_lpc_dt_xscom(PnvXScomInterface * dev,void * fdt,int xscom_offset)103b168a138SCédric Le Goater static int pnv_lpc_dt_xscom(PnvXScomInterface *dev, void *fdt, int xscom_offset)
104a3980bf5SBenjamin Herrenschmidt {
105a3980bf5SBenjamin Herrenschmidt const char compat[] = "ibm,power8-lpc\0ibm,lpc";
106a3980bf5SBenjamin Herrenschmidt char *name;
107a3980bf5SBenjamin Herrenschmidt int offset;
108a3980bf5SBenjamin Herrenschmidt uint32_t lpc_pcba = PNV_XSCOM_LPC_BASE;
109a3980bf5SBenjamin Herrenschmidt uint32_t reg[] = {
110a3980bf5SBenjamin Herrenschmidt cpu_to_be32(lpc_pcba),
111a3980bf5SBenjamin Herrenschmidt cpu_to_be32(PNV_XSCOM_LPC_SIZE)
112a3980bf5SBenjamin Herrenschmidt };
113a3980bf5SBenjamin Herrenschmidt
114a3980bf5SBenjamin Herrenschmidt name = g_strdup_printf("isa@%x", lpc_pcba);
115a3980bf5SBenjamin Herrenschmidt offset = fdt_add_subnode(fdt, xscom_offset, name);
116a3980bf5SBenjamin Herrenschmidt _FDT(offset);
117a3980bf5SBenjamin Herrenschmidt g_free(name);
118a3980bf5SBenjamin Herrenschmidt
119a3980bf5SBenjamin Herrenschmidt _FDT((fdt_setprop(fdt, offset, "reg", reg, sizeof(reg))));
120a3980bf5SBenjamin Herrenschmidt _FDT((fdt_setprop_cell(fdt, offset, "#address-cells", 2)));
121a3980bf5SBenjamin Herrenschmidt _FDT((fdt_setprop_cell(fdt, offset, "#size-cells", 1)));
122a3980bf5SBenjamin Herrenschmidt _FDT((fdt_setprop(fdt, offset, "compatible", compat, sizeof(compat))));
123a3980bf5SBenjamin Herrenschmidt return 0;
124a3980bf5SBenjamin Herrenschmidt }
125a3980bf5SBenjamin Herrenschmidt
12615376c66SCédric Le Goater /* POWER9 only */
pnv_dt_lpc(PnvChip * chip,void * fdt,int root_offset,uint64_t lpcm_addr,uint64_t lpcm_size)1272661f6abSCédric Le Goater int pnv_dt_lpc(PnvChip *chip, void *fdt, int root_offset, uint64_t lpcm_addr,
1282661f6abSCédric Le Goater uint64_t lpcm_size)
12915376c66SCédric Le Goater {
13015376c66SCédric Le Goater const char compat[] = "ibm,power9-lpcm-opb\0simple-bus";
13115376c66SCédric Le Goater const char lpc_compat[] = "ibm,power9-lpc\0ibm,lpc";
13215376c66SCédric Le Goater char *name;
13315376c66SCédric Le Goater int offset, lpcm_offset;
13415376c66SCédric Le Goater uint32_t opb_ranges[8] = { 0,
13515376c66SCédric Le Goater cpu_to_be32(lpcm_addr >> 32),
13615376c66SCédric Le Goater cpu_to_be32((uint32_t)lpcm_addr),
1372661f6abSCédric Le Goater cpu_to_be32(lpcm_size / 2),
1382661f6abSCédric Le Goater cpu_to_be32(lpcm_size / 2),
13915376c66SCédric Le Goater cpu_to_be32(lpcm_addr >> 32),
1402661f6abSCédric Le Goater cpu_to_be32(lpcm_size / 2),
1412661f6abSCédric Le Goater cpu_to_be32(lpcm_size / 2),
14215376c66SCédric Le Goater };
14315376c66SCédric Le Goater uint32_t opb_reg[4] = { cpu_to_be32(lpcm_addr >> 32),
14415376c66SCédric Le Goater cpu_to_be32((uint32_t)lpcm_addr),
1452661f6abSCédric Le Goater cpu_to_be32(lpcm_size >> 32),
1462661f6abSCédric Le Goater cpu_to_be32((uint32_t)lpcm_size),
14715376c66SCédric Le Goater };
14895bd61c4SCédric Le Goater uint32_t lpc_ranges[12] = { 0, 0,
14995bd61c4SCédric Le Goater cpu_to_be32(LPC_MEM_OPB_ADDR),
15095bd61c4SCédric Le Goater cpu_to_be32(LPC_MEM_OPB_SIZE),
15195bd61c4SCédric Le Goater cpu_to_be32(1), 0,
15295bd61c4SCédric Le Goater cpu_to_be32(LPC_IO_OPB_ADDR),
15395bd61c4SCédric Le Goater cpu_to_be32(LPC_IO_OPB_SIZE),
15495bd61c4SCédric Le Goater cpu_to_be32(3), 0,
15595bd61c4SCédric Le Goater cpu_to_be32(LPC_FW_OPB_ADDR),
15695bd61c4SCédric Le Goater cpu_to_be32(LPC_FW_OPB_SIZE),
15795bd61c4SCédric Le Goater };
15815376c66SCédric Le Goater uint32_t reg[2];
15915376c66SCédric Le Goater
16015376c66SCédric Le Goater /*
16115376c66SCédric Le Goater * OPB bus
16215376c66SCédric Le Goater */
16315376c66SCédric Le Goater name = g_strdup_printf("lpcm-opb@%"PRIx64, lpcm_addr);
16415376c66SCédric Le Goater lpcm_offset = fdt_add_subnode(fdt, root_offset, name);
16515376c66SCédric Le Goater _FDT(lpcm_offset);
16615376c66SCédric Le Goater g_free(name);
16715376c66SCédric Le Goater
16815376c66SCédric Le Goater _FDT((fdt_setprop(fdt, lpcm_offset, "reg", opb_reg, sizeof(opb_reg))));
16915376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, lpcm_offset, "#address-cells", 1)));
17015376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, lpcm_offset, "#size-cells", 1)));
17115376c66SCédric Le Goater _FDT((fdt_setprop(fdt, lpcm_offset, "compatible", compat, sizeof(compat))));
17215376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, lpcm_offset, "ibm,chip-id", chip->chip_id)));
17315376c66SCédric Le Goater _FDT((fdt_setprop(fdt, lpcm_offset, "ranges", opb_ranges,
17415376c66SCédric Le Goater sizeof(opb_ranges))));
17515376c66SCédric Le Goater
17615376c66SCédric Le Goater /*
17715376c66SCédric Le Goater * OPB Master registers
17815376c66SCédric Le Goater */
17915376c66SCédric Le Goater name = g_strdup_printf("opb-master@%x", LPC_OPB_REGS_OPB_ADDR);
18015376c66SCédric Le Goater offset = fdt_add_subnode(fdt, lpcm_offset, name);
18115376c66SCédric Le Goater _FDT(offset);
18215376c66SCédric Le Goater g_free(name);
18315376c66SCédric Le Goater
18415376c66SCédric Le Goater reg[0] = cpu_to_be32(LPC_OPB_REGS_OPB_ADDR);
18515376c66SCédric Le Goater reg[1] = cpu_to_be32(LPC_OPB_REGS_OPB_SIZE);
18615376c66SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "reg", reg, sizeof(reg))));
18715376c66SCédric Le Goater _FDT((fdt_setprop_string(fdt, offset, "compatible",
18815376c66SCédric Le Goater "ibm,power9-lpcm-opb-master")));
18915376c66SCédric Le Goater
19015376c66SCédric Le Goater /*
19115376c66SCédric Le Goater * OPB arbitrer registers
19215376c66SCédric Le Goater */
19315376c66SCédric Le Goater name = g_strdup_printf("opb-arbitrer@%x", LPC_OPB_REGS_OPBA_ADDR);
19415376c66SCédric Le Goater offset = fdt_add_subnode(fdt, lpcm_offset, name);
19515376c66SCédric Le Goater _FDT(offset);
19615376c66SCédric Le Goater g_free(name);
19715376c66SCédric Le Goater
19815376c66SCédric Le Goater reg[0] = cpu_to_be32(LPC_OPB_REGS_OPBA_ADDR);
19915376c66SCédric Le Goater reg[1] = cpu_to_be32(LPC_OPB_REGS_OPBA_SIZE);
20015376c66SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "reg", reg, sizeof(reg))));
20115376c66SCédric Le Goater _FDT((fdt_setprop_string(fdt, offset, "compatible",
20215376c66SCédric Le Goater "ibm,power9-lpcm-opb-arbiter")));
20315376c66SCédric Le Goater
20415376c66SCédric Le Goater /*
20515376c66SCédric Le Goater * LPC Host Controller registers
20615376c66SCédric Le Goater */
20715376c66SCédric Le Goater name = g_strdup_printf("lpc-controller@%x", LPC_HC_REGS_OPB_ADDR);
20815376c66SCédric Le Goater offset = fdt_add_subnode(fdt, lpcm_offset, name);
20915376c66SCédric Le Goater _FDT(offset);
21015376c66SCédric Le Goater g_free(name);
21115376c66SCédric Le Goater
21215376c66SCédric Le Goater reg[0] = cpu_to_be32(LPC_HC_REGS_OPB_ADDR);
21315376c66SCédric Le Goater reg[1] = cpu_to_be32(LPC_HC_REGS_OPB_SIZE);
21415376c66SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "reg", reg, sizeof(reg))));
21515376c66SCédric Le Goater _FDT((fdt_setprop_string(fdt, offset, "compatible",
21615376c66SCédric Le Goater "ibm,power9-lpc-controller")));
21715376c66SCédric Le Goater
21815376c66SCédric Le Goater name = g_strdup_printf("lpc@0");
21915376c66SCédric Le Goater offset = fdt_add_subnode(fdt, lpcm_offset, name);
22015376c66SCédric Le Goater _FDT(offset);
22115376c66SCédric Le Goater g_free(name);
22215376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, offset, "#address-cells", 2)));
22315376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, offset, "#size-cells", 1)));
22415376c66SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "compatible", lpc_compat,
22515376c66SCédric Le Goater sizeof(lpc_compat))));
22695bd61c4SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "ranges", lpc_ranges,
22795bd61c4SCédric Le Goater sizeof(lpc_ranges))));
22815376c66SCédric Le Goater
22915376c66SCédric Le Goater return 0;
23015376c66SCédric Le Goater }
23115376c66SCédric Le Goater
232a3980bf5SBenjamin Herrenschmidt /*
233a3980bf5SBenjamin Herrenschmidt * These read/write handlers of the OPB address space should be common
234a3980bf5SBenjamin Herrenschmidt * with the P9 LPC Controller which uses direct MMIOs.
235a3980bf5SBenjamin Herrenschmidt *
236a3980bf5SBenjamin Herrenschmidt * TODO: rework to use address_space_stq() and address_space_ldq()
237a3980bf5SBenjamin Herrenschmidt * instead.
238a3980bf5SBenjamin Herrenschmidt */
pnv_lpc_opb_read(PnvLpcController * lpc,uint32_t addr,uint8_t * data,int sz)23924bd283bSNicholas Piggin bool pnv_lpc_opb_read(PnvLpcController *lpc, uint32_t addr,
24024bd283bSNicholas Piggin uint8_t *data, int sz)
241a3980bf5SBenjamin Herrenschmidt {
242a3980bf5SBenjamin Herrenschmidt /* XXX Handle access size limits and FW read caching here */
24319f70347SPeter Maydell return !address_space_read(&lpc->opb_as, addr, MEMTXATTRS_UNSPECIFIED,
24419f70347SPeter Maydell data, sz);
245a3980bf5SBenjamin Herrenschmidt }
246a3980bf5SBenjamin Herrenschmidt
pnv_lpc_opb_write(PnvLpcController * lpc,uint32_t addr,uint8_t * data,int sz)24724bd283bSNicholas Piggin bool pnv_lpc_opb_write(PnvLpcController *lpc, uint32_t addr,
24824bd283bSNicholas Piggin uint8_t *data, int sz)
249a3980bf5SBenjamin Herrenschmidt {
250a3980bf5SBenjamin Herrenschmidt /* XXX Handle access size limits here */
25119f70347SPeter Maydell return !address_space_write(&lpc->opb_as, addr, MEMTXATTRS_UNSPECIFIED,
25219f70347SPeter Maydell data, sz);
253a3980bf5SBenjamin Herrenschmidt }
254a3980bf5SBenjamin Herrenschmidt
255a6a444a8SCédric Le Goater #define ECCB_CTL_READ PPC_BIT(15)
256a3980bf5SBenjamin Herrenschmidt #define ECCB_CTL_SZ_LSH (63 - 7)
257a6a444a8SCédric Le Goater #define ECCB_CTL_SZ_MASK PPC_BITMASK(4, 7)
258a6a444a8SCédric Le Goater #define ECCB_CTL_ADDR_MASK PPC_BITMASK(32, 63)
259a3980bf5SBenjamin Herrenschmidt
260a6a444a8SCédric Le Goater #define ECCB_STAT_OP_DONE PPC_BIT(52)
261a6a444a8SCédric Le Goater #define ECCB_STAT_OP_ERR PPC_BIT(52)
262a3980bf5SBenjamin Herrenschmidt #define ECCB_STAT_RD_DATA_LSH (63 - 37)
263a3980bf5SBenjamin Herrenschmidt #define ECCB_STAT_RD_DATA_MASK (0xffffffff << ECCB_STAT_RD_DATA_LSH)
264a3980bf5SBenjamin Herrenschmidt
pnv_lpc_do_eccb(PnvLpcController * lpc,uint64_t cmd)265a3980bf5SBenjamin Herrenschmidt static void pnv_lpc_do_eccb(PnvLpcController *lpc, uint64_t cmd)
266a3980bf5SBenjamin Herrenschmidt {
267a3980bf5SBenjamin Herrenschmidt /* XXX Check for magic bits at the top, addr size etc... */
268a3980bf5SBenjamin Herrenschmidt unsigned int sz = (cmd & ECCB_CTL_SZ_MASK) >> ECCB_CTL_SZ_LSH;
269a3980bf5SBenjamin Herrenschmidt uint32_t opb_addr = cmd & ECCB_CTL_ADDR_MASK;
270d07945e7SPrasad J Pandit uint8_t data[8];
271a3980bf5SBenjamin Herrenschmidt bool success;
272a3980bf5SBenjamin Herrenschmidt
273d07945e7SPrasad J Pandit if (sz > sizeof(data)) {
274d07945e7SPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR,
275d07945e7SPrasad J Pandit "ECCB: invalid operation at @0x%08x size %d\n", opb_addr, sz);
276d07945e7SPrasad J Pandit return;
277d07945e7SPrasad J Pandit }
278d07945e7SPrasad J Pandit
279a3980bf5SBenjamin Herrenschmidt if (cmd & ECCB_CTL_READ) {
28024bd283bSNicholas Piggin success = pnv_lpc_opb_read(lpc, opb_addr, data, sz);
281a3980bf5SBenjamin Herrenschmidt if (success) {
282a3980bf5SBenjamin Herrenschmidt lpc->eccb_stat_reg = ECCB_STAT_OP_DONE |
283a3980bf5SBenjamin Herrenschmidt (((uint64_t)data[0]) << 24 |
284a3980bf5SBenjamin Herrenschmidt ((uint64_t)data[1]) << 16 |
285a3980bf5SBenjamin Herrenschmidt ((uint64_t)data[2]) << 8 |
286a3980bf5SBenjamin Herrenschmidt ((uint64_t)data[3])) << ECCB_STAT_RD_DATA_LSH;
287a3980bf5SBenjamin Herrenschmidt } else {
288a3980bf5SBenjamin Herrenschmidt lpc->eccb_stat_reg = ECCB_STAT_OP_DONE |
289a3980bf5SBenjamin Herrenschmidt (0xffffffffull << ECCB_STAT_RD_DATA_LSH);
290a3980bf5SBenjamin Herrenschmidt }
291a3980bf5SBenjamin Herrenschmidt } else {
292a3980bf5SBenjamin Herrenschmidt data[0] = lpc->eccb_data_reg >> 24;
293a3980bf5SBenjamin Herrenschmidt data[1] = lpc->eccb_data_reg >> 16;
294a3980bf5SBenjamin Herrenschmidt data[2] = lpc->eccb_data_reg >> 8;
295a3980bf5SBenjamin Herrenschmidt data[3] = lpc->eccb_data_reg;
296a3980bf5SBenjamin Herrenschmidt
29724bd283bSNicholas Piggin success = pnv_lpc_opb_write(lpc, opb_addr, data, sz);
298a3980bf5SBenjamin Herrenschmidt lpc->eccb_stat_reg = ECCB_STAT_OP_DONE;
299a3980bf5SBenjamin Herrenschmidt }
300a3980bf5SBenjamin Herrenschmidt /* XXX Which error bit (if any) to signal OPB error ? */
301a3980bf5SBenjamin Herrenschmidt }
302a3980bf5SBenjamin Herrenschmidt
pnv_lpc_xscom_read(void * opaque,hwaddr addr,unsigned size)303a3980bf5SBenjamin Herrenschmidt static uint64_t pnv_lpc_xscom_read(void *opaque, hwaddr addr, unsigned size)
304a3980bf5SBenjamin Herrenschmidt {
305a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(opaque);
306a3980bf5SBenjamin Herrenschmidt uint32_t offset = addr >> 3;
307a3980bf5SBenjamin Herrenschmidt uint64_t val = 0;
308a3980bf5SBenjamin Herrenschmidt
309a3980bf5SBenjamin Herrenschmidt switch (offset & 3) {
310a3980bf5SBenjamin Herrenschmidt case ECCB_CTL:
311a3980bf5SBenjamin Herrenschmidt case ECCB_RESET:
312a3980bf5SBenjamin Herrenschmidt val = 0;
313a3980bf5SBenjamin Herrenschmidt break;
314a3980bf5SBenjamin Herrenschmidt case ECCB_STAT:
315a3980bf5SBenjamin Herrenschmidt val = lpc->eccb_stat_reg;
316a3980bf5SBenjamin Herrenschmidt lpc->eccb_stat_reg = 0;
317a3980bf5SBenjamin Herrenschmidt break;
318a3980bf5SBenjamin Herrenschmidt case ECCB_DATA:
319a3980bf5SBenjamin Herrenschmidt val = ((uint64_t)lpc->eccb_data_reg) << 32;
320a3980bf5SBenjamin Herrenschmidt break;
321a3980bf5SBenjamin Herrenschmidt }
322a3980bf5SBenjamin Herrenschmidt return val;
323a3980bf5SBenjamin Herrenschmidt }
324a3980bf5SBenjamin Herrenschmidt
pnv_lpc_xscom_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)325a3980bf5SBenjamin Herrenschmidt static void pnv_lpc_xscom_write(void *opaque, hwaddr addr,
326a3980bf5SBenjamin Herrenschmidt uint64_t val, unsigned size)
327a3980bf5SBenjamin Herrenschmidt {
328a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(opaque);
329a3980bf5SBenjamin Herrenschmidt uint32_t offset = addr >> 3;
330a3980bf5SBenjamin Herrenschmidt
331a3980bf5SBenjamin Herrenschmidt switch (offset & 3) {
332a3980bf5SBenjamin Herrenschmidt case ECCB_CTL:
333a3980bf5SBenjamin Herrenschmidt pnv_lpc_do_eccb(lpc, val);
334a3980bf5SBenjamin Herrenschmidt break;
335a3980bf5SBenjamin Herrenschmidt case ECCB_RESET:
336a3980bf5SBenjamin Herrenschmidt /* XXXX */
337a3980bf5SBenjamin Herrenschmidt break;
338a3980bf5SBenjamin Herrenschmidt case ECCB_STAT:
339a3980bf5SBenjamin Herrenschmidt break;
340a3980bf5SBenjamin Herrenschmidt case ECCB_DATA:
341a3980bf5SBenjamin Herrenschmidt lpc->eccb_data_reg = val >> 32;
342a3980bf5SBenjamin Herrenschmidt break;
343a3980bf5SBenjamin Herrenschmidt }
344a3980bf5SBenjamin Herrenschmidt }
345a3980bf5SBenjamin Herrenschmidt
346a3980bf5SBenjamin Herrenschmidt static const MemoryRegionOps pnv_lpc_xscom_ops = {
347a3980bf5SBenjamin Herrenschmidt .read = pnv_lpc_xscom_read,
348a3980bf5SBenjamin Herrenschmidt .write = pnv_lpc_xscom_write,
349a3980bf5SBenjamin Herrenschmidt .valid.min_access_size = 8,
350a3980bf5SBenjamin Herrenschmidt .valid.max_access_size = 8,
351a3980bf5SBenjamin Herrenschmidt .impl.min_access_size = 8,
352a3980bf5SBenjamin Herrenschmidt .impl.max_access_size = 8,
353a3980bf5SBenjamin Herrenschmidt .endianness = DEVICE_BIG_ENDIAN,
354a3980bf5SBenjamin Herrenschmidt };
355a3980bf5SBenjamin Herrenschmidt
pnv_lpc_mmio_read(void * opaque,hwaddr addr,unsigned size)35615376c66SCédric Le Goater static uint64_t pnv_lpc_mmio_read(void *opaque, hwaddr addr, unsigned size)
35715376c66SCédric Le Goater {
35815376c66SCédric Le Goater PnvLpcController *lpc = PNV_LPC(opaque);
35915376c66SCédric Le Goater uint64_t val = 0;
36015376c66SCédric Le Goater uint32_t opb_addr = addr & ECCB_CTL_ADDR_MASK;
36115376c66SCédric Le Goater MemTxResult result;
36215376c66SCédric Le Goater
36315376c66SCédric Le Goater switch (size) {
36415376c66SCédric Le Goater case 4:
36515376c66SCédric Le Goater val = address_space_ldl(&lpc->opb_as, opb_addr, MEMTXATTRS_UNSPECIFIED,
36615376c66SCédric Le Goater &result);
36715376c66SCédric Le Goater break;
36815376c66SCédric Le Goater case 1:
36915376c66SCédric Le Goater val = address_space_ldub(&lpc->opb_as, opb_addr, MEMTXATTRS_UNSPECIFIED,
37015376c66SCédric Le Goater &result);
37115376c66SCédric Le Goater break;
37215376c66SCédric Le Goater default:
37315376c66SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "OPB read failed at @0x%"
37415376c66SCédric Le Goater HWADDR_PRIx " invalid size %d\n", addr, size);
37515376c66SCédric Le Goater return 0;
37615376c66SCédric Le Goater }
37715376c66SCédric Le Goater
37815376c66SCédric Le Goater if (result != MEMTX_OK) {
37915376c66SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "OPB read failed at @0x%"
38015376c66SCédric Le Goater HWADDR_PRIx "\n", addr);
38115376c66SCédric Le Goater }
38215376c66SCédric Le Goater
38315376c66SCédric Le Goater return val;
38415376c66SCédric Le Goater }
38515376c66SCédric Le Goater
pnv_lpc_mmio_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)38615376c66SCédric Le Goater static void pnv_lpc_mmio_write(void *opaque, hwaddr addr,
38715376c66SCédric Le Goater uint64_t val, unsigned size)
38815376c66SCédric Le Goater {
38915376c66SCédric Le Goater PnvLpcController *lpc = PNV_LPC(opaque);
39015376c66SCédric Le Goater uint32_t opb_addr = addr & ECCB_CTL_ADDR_MASK;
39115376c66SCédric Le Goater MemTxResult result;
39215376c66SCédric Le Goater
39315376c66SCédric Le Goater switch (size) {
39415376c66SCédric Le Goater case 4:
39515376c66SCédric Le Goater address_space_stl(&lpc->opb_as, opb_addr, val, MEMTXATTRS_UNSPECIFIED,
39615376c66SCédric Le Goater &result);
39715376c66SCédric Le Goater break;
39815376c66SCédric Le Goater case 1:
39915376c66SCédric Le Goater address_space_stb(&lpc->opb_as, opb_addr, val, MEMTXATTRS_UNSPECIFIED,
40015376c66SCédric Le Goater &result);
40115376c66SCédric Le Goater break;
40215376c66SCédric Le Goater default:
40315376c66SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "OPB write failed at @0x%"
40415376c66SCédric Le Goater HWADDR_PRIx " invalid size %d\n", addr, size);
40515376c66SCédric Le Goater return;
40615376c66SCédric Le Goater }
40715376c66SCédric Le Goater
40815376c66SCédric Le Goater if (result != MEMTX_OK) {
40915376c66SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "OPB write failed at @0x%"
41015376c66SCédric Le Goater HWADDR_PRIx "\n", addr);
41115376c66SCédric Le Goater }
41215376c66SCédric Le Goater }
41315376c66SCédric Le Goater
41415376c66SCédric Le Goater static const MemoryRegionOps pnv_lpc_mmio_ops = {
41515376c66SCédric Le Goater .read = pnv_lpc_mmio_read,
41615376c66SCédric Le Goater .write = pnv_lpc_mmio_write,
41715376c66SCédric Le Goater .impl = {
41815376c66SCédric Le Goater .min_access_size = 1,
41915376c66SCédric Le Goater .max_access_size = 4,
42015376c66SCédric Le Goater },
42115376c66SCédric Le Goater .endianness = DEVICE_BIG_ENDIAN,
42215376c66SCédric Le Goater };
42315376c66SCédric Le Goater
42424c3caffSNicholas Piggin /* Program the POWER9 LPC irq to PSI serirq routing table */
pnv_lpc_eval_serirq_routes(PnvLpcController * lpc)42524c3caffSNicholas Piggin static void pnv_lpc_eval_serirq_routes(PnvLpcController *lpc)
4264d1df88bSBenjamin Herrenschmidt {
42724c3caffSNicholas Piggin int irq;
4284d1df88bSBenjamin Herrenschmidt
42924c3caffSNicholas Piggin if (!lpc->psi_has_serirq) {
430*3583e932SNicholas Piggin if ((lpc->opb_irq_route0 & PPC_BITMASK32(8, 13)) ||
431*3583e932SNicholas Piggin (lpc->opb_irq_route1 & PPC_BITMASK32(4, 31))) {
43224c3caffSNicholas Piggin qemu_log_mask(LOG_GUEST_ERROR,
43324c3caffSNicholas Piggin "OPB: setting serirq routing on POWER8 system, ignoring.\n");
43424c3caffSNicholas Piggin }
43524c3caffSNicholas Piggin return;
4364d1df88bSBenjamin Herrenschmidt }
4374d1df88bSBenjamin Herrenschmidt
438afbd6b50SNicholas Piggin /*
439afbd6b50SNicholas Piggin * Each of the ISA irqs is routed to one of the 4 SERIRQ irqs with 2
440afbd6b50SNicholas Piggin * bits, split across 2 OPB registers.
441afbd6b50SNicholas Piggin */
44224c3caffSNicholas Piggin for (irq = 0; irq <= 13; irq++) {
443afbd6b50SNicholas Piggin int serirq = extract32(lpc->opb_irq_route1,
444afbd6b50SNicholas Piggin PPC_BIT32_NR(5 + irq * 2), 2);
44524c3caffSNicholas Piggin lpc->irq_to_serirq_route[irq] = serirq;
44624c3caffSNicholas Piggin }
44724c3caffSNicholas Piggin
44824c3caffSNicholas Piggin for (irq = 14; irq < ISA_NUM_IRQS; irq++) {
449afbd6b50SNicholas Piggin int serirq = extract32(lpc->opb_irq_route0,
450afbd6b50SNicholas Piggin PPC_BIT32_NR(9 + (irq - 14) * 2), 2);
45124c3caffSNicholas Piggin lpc->irq_to_serirq_route[irq] = serirq;
45224c3caffSNicholas Piggin }
45324c3caffSNicholas Piggin }
45424c3caffSNicholas Piggin
pnv_lpc_eval_irqs(PnvLpcController * lpc)45524c3caffSNicholas Piggin static void pnv_lpc_eval_irqs(PnvLpcController *lpc)
45624c3caffSNicholas Piggin {
45724c3caffSNicholas Piggin uint32_t active_irqs = 0;
45824c3caffSNicholas Piggin
45924c3caffSNicholas Piggin if (lpc->lpc_hc_irqstat & PPC_BITMASK32(16, 31)) {
46024c3caffSNicholas Piggin qemu_log_mask(LOG_UNIMP, "LPC HC Unimplemented irqs in IRQSTAT: "
46124c3caffSNicholas Piggin "0x%08"PRIx32"\n", lpc->lpc_hc_irqstat);
46224c3caffSNicholas Piggin }
46324c3caffSNicholas Piggin
46424c3caffSNicholas Piggin if (lpc->lpc_hc_irqser_ctrl & LPC_HC_IRQSER_EN) {
46524c3caffSNicholas Piggin active_irqs = lpc->lpc_hc_irqstat & lpc->lpc_hc_irqmask;
46624c3caffSNicholas Piggin }
46724c3caffSNicholas Piggin
46824c3caffSNicholas Piggin /* Reflect the interrupt */
46924c3caffSNicholas Piggin if (!lpc->psi_has_serirq) {
47024c3caffSNicholas Piggin /*
47124c3caffSNicholas Piggin * POWER8 ORs all irqs together (also with LPCHC internal interrupt
47224c3caffSNicholas Piggin * sources) and outputs a single line that raises the PSI LPCHC irq
47324c3caffSNicholas Piggin * which then latches an OPB IRQ status register that sends the irq
47424c3caffSNicholas Piggin * to PSI.
47524c3caffSNicholas Piggin *
47624c3caffSNicholas Piggin * We don't honor the polarity register, it's pointless and unused
4774d1df88bSBenjamin Herrenschmidt * anyway
4784d1df88bSBenjamin Herrenschmidt */
47924c3caffSNicholas Piggin if (active_irqs) {
4804d1df88bSBenjamin Herrenschmidt lpc->opb_irq_input |= OPB_MASTER_IRQ_LPC;
4814d1df88bSBenjamin Herrenschmidt } else {
4824d1df88bSBenjamin Herrenschmidt lpc->opb_irq_input &= ~OPB_MASTER_IRQ_LPC;
4834d1df88bSBenjamin Herrenschmidt }
4844d1df88bSBenjamin Herrenschmidt
4854d1df88bSBenjamin Herrenschmidt /* Update OPB internal latch */
4864d1df88bSBenjamin Herrenschmidt lpc->opb_irq_stat |= lpc->opb_irq_input & lpc->opb_irq_mask;
4874d1df88bSBenjamin Herrenschmidt
48824c3caffSNicholas Piggin qemu_set_irq(lpc->psi_irq_lpchc, lpc->opb_irq_stat != 0);
48924c3caffSNicholas Piggin } else {
49024c3caffSNicholas Piggin /*
49124c3caffSNicholas Piggin * POWER9 and POWER10 have routing fields in OPB master registers that
49224c3caffSNicholas Piggin * send LPC irqs to 4 output lines that raise the PSI SERIRQ irqs.
49324c3caffSNicholas Piggin * These don't appear to get latched into an OPB register like the
49424c3caffSNicholas Piggin * LPCHC irqs.
49524c3caffSNicholas Piggin *
49624c3caffSNicholas Piggin * POWER9 LPC controller internal irqs still go via the OPB
49724c3caffSNicholas Piggin * and LPCHC PSI irqs like P8, but we have no such internal sources
49824c3caffSNicholas Piggin * modelled yet.
49924c3caffSNicholas Piggin */
50024c3caffSNicholas Piggin bool serirq_out[4] = { false, false, false, false };
50124c3caffSNicholas Piggin int irq;
50224c3caffSNicholas Piggin
50324c3caffSNicholas Piggin for (irq = 0; irq < ISA_NUM_IRQS; irq++) {
50424c3caffSNicholas Piggin if (active_irqs & (LPC_HC_IRQ_SERIRQ0 >> irq)) {
50524c3caffSNicholas Piggin serirq_out[lpc->irq_to_serirq_route[irq]] = true;
50624c3caffSNicholas Piggin }
50724c3caffSNicholas Piggin }
50824c3caffSNicholas Piggin
50924c3caffSNicholas Piggin qemu_set_irq(lpc->psi_irq_serirq[0], serirq_out[0]);
51024c3caffSNicholas Piggin qemu_set_irq(lpc->psi_irq_serirq[1], serirq_out[1]);
51124c3caffSNicholas Piggin qemu_set_irq(lpc->psi_irq_serirq[2], serirq_out[2]);
51224c3caffSNicholas Piggin qemu_set_irq(lpc->psi_irq_serirq[3], serirq_out[3]);
51324c3caffSNicholas Piggin }
5144d1df88bSBenjamin Herrenschmidt }
5154d1df88bSBenjamin Herrenschmidt
lpc_hc_read(void * opaque,hwaddr addr,unsigned size)516a3980bf5SBenjamin Herrenschmidt static uint64_t lpc_hc_read(void *opaque, hwaddr addr, unsigned size)
517a3980bf5SBenjamin Herrenschmidt {
518a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = opaque;
519a3980bf5SBenjamin Herrenschmidt uint64_t val = 0xfffffffffffffffful;
520a3980bf5SBenjamin Herrenschmidt
521a3980bf5SBenjamin Herrenschmidt switch (addr) {
522a3980bf5SBenjamin Herrenschmidt case LPC_HC_FW_SEG_IDSEL:
523a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_fw_seg_idsel;
524a3980bf5SBenjamin Herrenschmidt break;
525a3980bf5SBenjamin Herrenschmidt case LPC_HC_FW_RD_ACC_SIZE:
526a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_fw_rd_acc_size;
527a3980bf5SBenjamin Herrenschmidt break;
528a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQSER_CTRL:
529a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_irqser_ctrl;
530a3980bf5SBenjamin Herrenschmidt break;
531a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQMASK:
532a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_irqmask;
533a3980bf5SBenjamin Herrenschmidt break;
534a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQSTAT:
535a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_irqstat;
536a3980bf5SBenjamin Herrenschmidt break;
537a3980bf5SBenjamin Herrenschmidt case LPC_HC_ERROR_ADDRESS:
538a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_error_addr;
539a3980bf5SBenjamin Herrenschmidt break;
540a3980bf5SBenjamin Herrenschmidt default:
541cdbaf8cdSCédric Le Goater qemu_log_mask(LOG_UNIMP, "LPC HC Unimplemented register: 0x%"
542a3980bf5SBenjamin Herrenschmidt HWADDR_PRIx "\n", addr);
543a3980bf5SBenjamin Herrenschmidt }
544a3980bf5SBenjamin Herrenschmidt return val;
545a3980bf5SBenjamin Herrenschmidt }
546a3980bf5SBenjamin Herrenschmidt
lpc_hc_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)547a3980bf5SBenjamin Herrenschmidt static void lpc_hc_write(void *opaque, hwaddr addr, uint64_t val,
548a3980bf5SBenjamin Herrenschmidt unsigned size)
549a3980bf5SBenjamin Herrenschmidt {
550a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = opaque;
551a3980bf5SBenjamin Herrenschmidt
552a3980bf5SBenjamin Herrenschmidt /* XXX Filter out reserved bits */
553a3980bf5SBenjamin Herrenschmidt
554a3980bf5SBenjamin Herrenschmidt switch (addr) {
555a3980bf5SBenjamin Herrenschmidt case LPC_HC_FW_SEG_IDSEL:
556a3980bf5SBenjamin Herrenschmidt /* XXX Actually figure out how that works as this impact
557a3980bf5SBenjamin Herrenschmidt * memory regions/aliases
558a3980bf5SBenjamin Herrenschmidt */
559a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_fw_seg_idsel = val;
560a3980bf5SBenjamin Herrenschmidt break;
561a3980bf5SBenjamin Herrenschmidt case LPC_HC_FW_RD_ACC_SIZE:
562a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_fw_rd_acc_size = val;
563a3980bf5SBenjamin Herrenschmidt break;
564a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQSER_CTRL:
565a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_irqser_ctrl = val;
5664d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc);
567a3980bf5SBenjamin Herrenschmidt break;
568a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQMASK:
569a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_irqmask = val;
5704d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc);
571a3980bf5SBenjamin Herrenschmidt break;
572a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQSTAT:
573c6e07f03SGlenn Miles /*
574c6e07f03SGlenn Miles * This register is write-to-clear for the IRQSER (LPC device IRQ)
575c6e07f03SGlenn Miles * status. However if the device has not de-asserted its interrupt
576c6e07f03SGlenn Miles * that will just raise this IRQ status bit again. Model this by
577c6e07f03SGlenn Miles * keeping track of the inputs and only clearing if the inputs are
578c6e07f03SGlenn Miles * deasserted.
579c6e07f03SGlenn Miles */
580c6e07f03SGlenn Miles lpc->lpc_hc_irqstat &= ~(val & ~lpc->lpc_hc_irq_inputs);
5814d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc);
582a3980bf5SBenjamin Herrenschmidt break;
583a3980bf5SBenjamin Herrenschmidt case LPC_HC_ERROR_ADDRESS:
584a3980bf5SBenjamin Herrenschmidt break;
585a3980bf5SBenjamin Herrenschmidt default:
586cdbaf8cdSCédric Le Goater qemu_log_mask(LOG_UNIMP, "LPC HC Unimplemented register: 0x%"
587a3980bf5SBenjamin Herrenschmidt HWADDR_PRIx "\n", addr);
588a3980bf5SBenjamin Herrenschmidt }
589a3980bf5SBenjamin Herrenschmidt }
590a3980bf5SBenjamin Herrenschmidt
591a3980bf5SBenjamin Herrenschmidt static const MemoryRegionOps lpc_hc_ops = {
592a3980bf5SBenjamin Herrenschmidt .read = lpc_hc_read,
593a3980bf5SBenjamin Herrenschmidt .write = lpc_hc_write,
594a3980bf5SBenjamin Herrenschmidt .endianness = DEVICE_BIG_ENDIAN,
595a3980bf5SBenjamin Herrenschmidt .valid = {
596a3980bf5SBenjamin Herrenschmidt .min_access_size = 4,
597a3980bf5SBenjamin Herrenschmidt .max_access_size = 4,
598a3980bf5SBenjamin Herrenschmidt },
599a3980bf5SBenjamin Herrenschmidt .impl = {
600a3980bf5SBenjamin Herrenschmidt .min_access_size = 4,
601a3980bf5SBenjamin Herrenschmidt .max_access_size = 4,
602a3980bf5SBenjamin Herrenschmidt },
603a3980bf5SBenjamin Herrenschmidt };
604a3980bf5SBenjamin Herrenschmidt
opb_master_read(void * opaque,hwaddr addr,unsigned size)605a3980bf5SBenjamin Herrenschmidt static uint64_t opb_master_read(void *opaque, hwaddr addr, unsigned size)
606a3980bf5SBenjamin Herrenschmidt {
607a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = opaque;
608a3980bf5SBenjamin Herrenschmidt uint64_t val = 0xfffffffffffffffful;
609a3980bf5SBenjamin Herrenschmidt
610a3980bf5SBenjamin Herrenschmidt switch (addr) {
61124c3caffSNicholas Piggin case OPB_MASTER_LS_ROUTE0:
6128207b906SCédric Le Goater val = lpc->opb_irq_route0;
6138207b906SCédric Le Goater break;
61424c3caffSNicholas Piggin case OPB_MASTER_LS_ROUTE1:
6158207b906SCédric Le Goater val = lpc->opb_irq_route1;
6168207b906SCédric Le Goater break;
617a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_STAT:
618a3980bf5SBenjamin Herrenschmidt val = lpc->opb_irq_stat;
619a3980bf5SBenjamin Herrenschmidt break;
620a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_MASK:
621a3980bf5SBenjamin Herrenschmidt val = lpc->opb_irq_mask;
622a3980bf5SBenjamin Herrenschmidt break;
623a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_POL:
624a3980bf5SBenjamin Herrenschmidt val = lpc->opb_irq_pol;
625a3980bf5SBenjamin Herrenschmidt break;
626a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_INPUT:
627a3980bf5SBenjamin Herrenschmidt val = lpc->opb_irq_input;
628a3980bf5SBenjamin Herrenschmidt break;
629a3980bf5SBenjamin Herrenschmidt default:
630cdbaf8cdSCédric Le Goater qemu_log_mask(LOG_UNIMP, "OPBM: read on unimplemented register: 0x%"
631a3980bf5SBenjamin Herrenschmidt HWADDR_PRIx "\n", addr);
632a3980bf5SBenjamin Herrenschmidt }
633a3980bf5SBenjamin Herrenschmidt
634a3980bf5SBenjamin Herrenschmidt return val;
635a3980bf5SBenjamin Herrenschmidt }
636a3980bf5SBenjamin Herrenschmidt
opb_master_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)637a3980bf5SBenjamin Herrenschmidt static void opb_master_write(void *opaque, hwaddr addr,
638a3980bf5SBenjamin Herrenschmidt uint64_t val, unsigned size)
639a3980bf5SBenjamin Herrenschmidt {
640a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = opaque;
641a3980bf5SBenjamin Herrenschmidt
642a3980bf5SBenjamin Herrenschmidt switch (addr) {
64324c3caffSNicholas Piggin case OPB_MASTER_LS_ROUTE0:
6448207b906SCédric Le Goater lpc->opb_irq_route0 = val;
64524c3caffSNicholas Piggin pnv_lpc_eval_serirq_routes(lpc);
64624c3caffSNicholas Piggin pnv_lpc_eval_irqs(lpc);
6478207b906SCédric Le Goater break;
64824c3caffSNicholas Piggin case OPB_MASTER_LS_ROUTE1:
6498207b906SCédric Le Goater lpc->opb_irq_route1 = val;
65024c3caffSNicholas Piggin pnv_lpc_eval_serirq_routes(lpc);
65124c3caffSNicholas Piggin pnv_lpc_eval_irqs(lpc);
6528207b906SCédric Le Goater break;
653a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_STAT:
654a3980bf5SBenjamin Herrenschmidt lpc->opb_irq_stat &= ~val;
6554d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc);
656a3980bf5SBenjamin Herrenschmidt break;
657a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_MASK:
658a3980bf5SBenjamin Herrenschmidt lpc->opb_irq_mask = val;
6594d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc);
660a3980bf5SBenjamin Herrenschmidt break;
661a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_POL:
662a3980bf5SBenjamin Herrenschmidt lpc->opb_irq_pol = val;
6634d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc);
664a3980bf5SBenjamin Herrenschmidt break;
665a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_INPUT:
666a3980bf5SBenjamin Herrenschmidt /* Read only */
667a3980bf5SBenjamin Herrenschmidt break;
668a3980bf5SBenjamin Herrenschmidt default:
669cdbaf8cdSCédric Le Goater qemu_log_mask(LOG_UNIMP, "OPBM: write on unimplemented register: 0x%"
670cdbaf8cdSCédric Le Goater HWADDR_PRIx " val=0x%08"PRIx64"\n", addr, val);
671a3980bf5SBenjamin Herrenschmidt }
672a3980bf5SBenjamin Herrenschmidt }
673a3980bf5SBenjamin Herrenschmidt
674a3980bf5SBenjamin Herrenschmidt static const MemoryRegionOps opb_master_ops = {
675a3980bf5SBenjamin Herrenschmidt .read = opb_master_read,
676a3980bf5SBenjamin Herrenschmidt .write = opb_master_write,
677a3980bf5SBenjamin Herrenschmidt .endianness = DEVICE_BIG_ENDIAN,
678a3980bf5SBenjamin Herrenschmidt .valid = {
679a3980bf5SBenjamin Herrenschmidt .min_access_size = 4,
680a3980bf5SBenjamin Herrenschmidt .max_access_size = 4,
681a3980bf5SBenjamin Herrenschmidt },
682a3980bf5SBenjamin Herrenschmidt .impl = {
683a3980bf5SBenjamin Herrenschmidt .min_access_size = 4,
684a3980bf5SBenjamin Herrenschmidt .max_access_size = 4,
685a3980bf5SBenjamin Herrenschmidt },
686a3980bf5SBenjamin Herrenschmidt };
687a3980bf5SBenjamin Herrenschmidt
pnv_lpc_power8_realize(DeviceState * dev,Error ** errp)68882514be2SCédric Le Goater static void pnv_lpc_power8_realize(DeviceState *dev, Error **errp)
68982514be2SCédric Le Goater {
69082514be2SCédric Le Goater PnvLpcController *lpc = PNV_LPC(dev);
69182514be2SCédric Le Goater PnvLpcClass *plc = PNV_LPC_GET_CLASS(dev);
69282514be2SCédric Le Goater Error *local_err = NULL;
69382514be2SCédric Le Goater
69482514be2SCédric Le Goater plc->parent_realize(dev, &local_err);
69582514be2SCédric Le Goater if (local_err) {
69682514be2SCédric Le Goater error_propagate(errp, local_err);
69782514be2SCédric Le Goater return;
69882514be2SCédric Le Goater }
69982514be2SCédric Le Goater
70082514be2SCédric Le Goater /* P8 uses a XSCOM region for LPC registers */
70182514be2SCédric Le Goater pnv_xscom_region_init(&lpc->xscom_regs, OBJECT(lpc),
70282514be2SCédric Le Goater &pnv_lpc_xscom_ops, lpc, "xscom-lpc",
70382514be2SCédric Le Goater PNV_XSCOM_LPC_SIZE);
70482514be2SCédric Le Goater }
70582514be2SCédric Le Goater
pnv_lpc_power8_class_init(ObjectClass * klass,void * data)70682514be2SCédric Le Goater static void pnv_lpc_power8_class_init(ObjectClass *klass, void *data)
70782514be2SCédric Le Goater {
70882514be2SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass);
70982514be2SCédric Le Goater PnvXScomInterfaceClass *xdc = PNV_XSCOM_INTERFACE_CLASS(klass);
71082514be2SCédric Le Goater PnvLpcClass *plc = PNV_LPC_CLASS(klass);
71182514be2SCédric Le Goater
71282514be2SCédric Le Goater dc->desc = "PowerNV LPC Controller POWER8";
71382514be2SCédric Le Goater
71482514be2SCédric Le Goater xdc->dt_xscom = pnv_lpc_dt_xscom;
71582514be2SCédric Le Goater
71682514be2SCédric Le Goater device_class_set_parent_realize(dc, pnv_lpc_power8_realize,
71782514be2SCédric Le Goater &plc->parent_realize);
71882514be2SCédric Le Goater }
71982514be2SCédric Le Goater
72082514be2SCédric Le Goater static const TypeInfo pnv_lpc_power8_info = {
72182514be2SCédric Le Goater .name = TYPE_PNV8_LPC,
72282514be2SCédric Le Goater .parent = TYPE_PNV_LPC,
72382514be2SCédric Le Goater .class_init = pnv_lpc_power8_class_init,
72482514be2SCédric Le Goater .interfaces = (InterfaceInfo[]) {
72582514be2SCédric Le Goater { TYPE_PNV_XSCOM_INTERFACE },
72682514be2SCédric Le Goater { }
72782514be2SCédric Le Goater }
72882514be2SCédric Le Goater };
72982514be2SCédric Le Goater
pnv_lpc_power9_realize(DeviceState * dev,Error ** errp)73015376c66SCédric Le Goater static void pnv_lpc_power9_realize(DeviceState *dev, Error **errp)
73115376c66SCédric Le Goater {
73215376c66SCédric Le Goater PnvLpcController *lpc = PNV_LPC(dev);
73315376c66SCédric Le Goater PnvLpcClass *plc = PNV_LPC_GET_CLASS(dev);
73415376c66SCédric Le Goater Error *local_err = NULL;
73515376c66SCédric Le Goater
73624c3caffSNicholas Piggin object_property_set_bool(OBJECT(lpc), "psi-serirq", true, &error_abort);
73724c3caffSNicholas Piggin
73815376c66SCédric Le Goater plc->parent_realize(dev, &local_err);
73915376c66SCédric Le Goater if (local_err) {
74015376c66SCédric Le Goater error_propagate(errp, local_err);
74115376c66SCédric Le Goater return;
74215376c66SCédric Le Goater }
74315376c66SCédric Le Goater
74415376c66SCédric Le Goater /* P9 uses a MMIO region */
74515376c66SCédric Le Goater memory_region_init_io(&lpc->xscom_regs, OBJECT(lpc), &pnv_lpc_mmio_ops,
74615376c66SCédric Le Goater lpc, "lpcm", PNV9_LPCM_SIZE);
74724c3caffSNicholas Piggin
74824c3caffSNicholas Piggin /* P9 LPC routes ISA irqs to 4 PSI SERIRQ lines */
74924c3caffSNicholas Piggin qdev_init_gpio_out_named(dev, lpc->psi_irq_serirq, "SERIRQ", 4);
75015376c66SCédric Le Goater }
75115376c66SCédric Le Goater
pnv_lpc_power9_class_init(ObjectClass * klass,void * data)75215376c66SCédric Le Goater static void pnv_lpc_power9_class_init(ObjectClass *klass, void *data)
75315376c66SCédric Le Goater {
75415376c66SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass);
75515376c66SCédric Le Goater PnvLpcClass *plc = PNV_LPC_CLASS(klass);
75615376c66SCédric Le Goater
75715376c66SCédric Le Goater dc->desc = "PowerNV LPC Controller POWER9";
75815376c66SCédric Le Goater
75915376c66SCédric Le Goater device_class_set_parent_realize(dc, pnv_lpc_power9_realize,
76015376c66SCédric Le Goater &plc->parent_realize);
76115376c66SCédric Le Goater }
76215376c66SCédric Le Goater
76315376c66SCédric Le Goater static const TypeInfo pnv_lpc_power9_info = {
76415376c66SCédric Le Goater .name = TYPE_PNV9_LPC,
76515376c66SCédric Le Goater .parent = TYPE_PNV_LPC,
76615376c66SCédric Le Goater .class_init = pnv_lpc_power9_class_init,
76715376c66SCédric Le Goater };
76815376c66SCédric Le Goater
pnv_lpc_power10_class_init(ObjectClass * klass,void * data)7692661f6abSCédric Le Goater static void pnv_lpc_power10_class_init(ObjectClass *klass, void *data)
7702661f6abSCédric Le Goater {
7712661f6abSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass);
7722661f6abSCédric Le Goater
7732661f6abSCédric Le Goater dc->desc = "PowerNV LPC Controller POWER10";
7742661f6abSCédric Le Goater }
7752661f6abSCédric Le Goater
7762661f6abSCédric Le Goater static const TypeInfo pnv_lpc_power10_info = {
7772661f6abSCédric Le Goater .name = TYPE_PNV10_LPC,
7782661f6abSCédric Le Goater .parent = TYPE_PNV9_LPC,
7792661f6abSCédric Le Goater .class_init = pnv_lpc_power10_class_init,
7802661f6abSCédric Le Goater };
7812661f6abSCédric Le Goater
pnv_lpc_realize(DeviceState * dev,Error ** errp)782a3980bf5SBenjamin Herrenschmidt static void pnv_lpc_realize(DeviceState *dev, Error **errp)
783a3980bf5SBenjamin Herrenschmidt {
784a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(dev);
78582514be2SCédric Le Goater
786a3980bf5SBenjamin Herrenschmidt /* Reg inits */
787a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_fw_rd_acc_size = LPC_HC_FW_RD_4B;
788a3980bf5SBenjamin Herrenschmidt
789a3980bf5SBenjamin Herrenschmidt /* Create address space and backing MR for the OPB bus */
790a3980bf5SBenjamin Herrenschmidt memory_region_init(&lpc->opb_mr, OBJECT(dev), "lpc-opb", 0x100000000ull);
791a3980bf5SBenjamin Herrenschmidt address_space_init(&lpc->opb_as, &lpc->opb_mr, "lpc-opb");
792a3980bf5SBenjamin Herrenschmidt
793a3980bf5SBenjamin Herrenschmidt /* Create ISA IO and Mem space regions which are the root of
794a3980bf5SBenjamin Herrenschmidt * the ISA bus (ie, ISA address spaces). We don't create a
795a3980bf5SBenjamin Herrenschmidt * separate one for FW which we alias to memory.
796a3980bf5SBenjamin Herrenschmidt */
797a3980bf5SBenjamin Herrenschmidt memory_region_init(&lpc->isa_io, OBJECT(dev), "isa-io", ISA_IO_SIZE);
798a3980bf5SBenjamin Herrenschmidt memory_region_init(&lpc->isa_mem, OBJECT(dev), "isa-mem", ISA_MEM_SIZE);
799d61c2857SCédric Le Goater memory_region_init(&lpc->isa_fw, OBJECT(dev), "isa-fw", ISA_FW_SIZE);
800a3980bf5SBenjamin Herrenschmidt
801a3980bf5SBenjamin Herrenschmidt /* Create windows from the OPB space to the ISA space */
802a3980bf5SBenjamin Herrenschmidt memory_region_init_alias(&lpc->opb_isa_io, OBJECT(dev), "lpc-isa-io",
803a3980bf5SBenjamin Herrenschmidt &lpc->isa_io, 0, LPC_IO_OPB_SIZE);
804a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_IO_OPB_ADDR,
805a3980bf5SBenjamin Herrenschmidt &lpc->opb_isa_io);
806a3980bf5SBenjamin Herrenschmidt memory_region_init_alias(&lpc->opb_isa_mem, OBJECT(dev), "lpc-isa-mem",
807a3980bf5SBenjamin Herrenschmidt &lpc->isa_mem, 0, LPC_MEM_OPB_SIZE);
808a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_MEM_OPB_ADDR,
809a3980bf5SBenjamin Herrenschmidt &lpc->opb_isa_mem);
810a3980bf5SBenjamin Herrenschmidt memory_region_init_alias(&lpc->opb_isa_fw, OBJECT(dev), "lpc-isa-fw",
811d61c2857SCédric Le Goater &lpc->isa_fw, 0, LPC_FW_OPB_SIZE);
812a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_FW_OPB_ADDR,
813a3980bf5SBenjamin Herrenschmidt &lpc->opb_isa_fw);
814a3980bf5SBenjamin Herrenschmidt
815a3980bf5SBenjamin Herrenschmidt /* Create MMIO regions for LPC HC and OPB registers */
816a3980bf5SBenjamin Herrenschmidt memory_region_init_io(&lpc->opb_master_regs, OBJECT(dev), &opb_master_ops,
817a3980bf5SBenjamin Herrenschmidt lpc, "lpc-opb-master", LPC_OPB_REGS_OPB_SIZE);
81876f9ebffSAlexander Bulekov lpc->opb_master_regs.disable_reentrancy_guard = true;
819a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_OPB_REGS_OPB_ADDR,
820a3980bf5SBenjamin Herrenschmidt &lpc->opb_master_regs);
821a3980bf5SBenjamin Herrenschmidt memory_region_init_io(&lpc->lpc_hc_regs, OBJECT(dev), &lpc_hc_ops, lpc,
822a3980bf5SBenjamin Herrenschmidt "lpc-hc", LPC_HC_REGS_OPB_SIZE);
82376f9ebffSAlexander Bulekov /* xscom writes to lpc-hc. As such mark lpc-hc re-entrancy safe */
82476f9ebffSAlexander Bulekov lpc->lpc_hc_regs.disable_reentrancy_guard = true;
825a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_HC_REGS_OPB_ADDR,
826a3980bf5SBenjamin Herrenschmidt &lpc->lpc_hc_regs);
827a3980bf5SBenjamin Herrenschmidt
82824c3caffSNicholas Piggin qdev_init_gpio_out_named(dev, &lpc->psi_irq_lpchc, "LPCHC", 1);
829c05aa140SCédric Le Goater }
830b63f3893SGreg Kurz
83124c3caffSNicholas Piggin static Property pnv_lpc_properties[] = {
83224c3caffSNicholas Piggin DEFINE_PROP_BOOL("psi-serirq", PnvLpcController, psi_has_serirq, false),
83324c3caffSNicholas Piggin DEFINE_PROP_END_OF_LIST(),
83424c3caffSNicholas Piggin };
83524c3caffSNicholas Piggin
pnv_lpc_class_init(ObjectClass * klass,void * data)836a3980bf5SBenjamin Herrenschmidt static void pnv_lpc_class_init(ObjectClass *klass, void *data)
837a3980bf5SBenjamin Herrenschmidt {
838a3980bf5SBenjamin Herrenschmidt DeviceClass *dc = DEVICE_CLASS(klass);
839a3980bf5SBenjamin Herrenschmidt
84024c3caffSNicholas Piggin device_class_set_props(dc, pnv_lpc_properties);
841a3980bf5SBenjamin Herrenschmidt dc->realize = pnv_lpc_realize;
84282514be2SCédric Le Goater dc->desc = "PowerNV LPC Controller";
84323a782ebSCédric Le Goater dc->user_creatable = false;
844a3980bf5SBenjamin Herrenschmidt }
845a3980bf5SBenjamin Herrenschmidt
846a3980bf5SBenjamin Herrenschmidt static const TypeInfo pnv_lpc_info = {
847a3980bf5SBenjamin Herrenschmidt .name = TYPE_PNV_LPC,
848a3980bf5SBenjamin Herrenschmidt .parent = TYPE_DEVICE,
849021e878fSCédric Le Goater .instance_size = sizeof(PnvLpcController),
850a3980bf5SBenjamin Herrenschmidt .class_init = pnv_lpc_class_init,
85182514be2SCédric Le Goater .class_size = sizeof(PnvLpcClass),
85282514be2SCédric Le Goater .abstract = true,
853a3980bf5SBenjamin Herrenschmidt };
854a3980bf5SBenjamin Herrenschmidt
pnv_lpc_register_types(void)855a3980bf5SBenjamin Herrenschmidt static void pnv_lpc_register_types(void)
856a3980bf5SBenjamin Herrenschmidt {
857a3980bf5SBenjamin Herrenschmidt type_register_static(&pnv_lpc_info);
85882514be2SCédric Le Goater type_register_static(&pnv_lpc_power8_info);
85915376c66SCédric Le Goater type_register_static(&pnv_lpc_power9_info);
8602661f6abSCédric Le Goater type_register_static(&pnv_lpc_power10_info);
861a3980bf5SBenjamin Herrenschmidt }
862a3980bf5SBenjamin Herrenschmidt
type_init(pnv_lpc_register_types)863a3980bf5SBenjamin Herrenschmidt type_init(pnv_lpc_register_types)
8644d1df88bSBenjamin Herrenschmidt
8654d1df88bSBenjamin Herrenschmidt /* If we don't use the built-in LPC interrupt deserializer, we need
8664d1df88bSBenjamin Herrenschmidt * to provide a set of qirqs for the ISA bus or things will go bad.
8674d1df88bSBenjamin Herrenschmidt *
8684d1df88bSBenjamin Herrenschmidt * Most machines using pre-Naples chips (without said deserializer)
8694d1df88bSBenjamin Herrenschmidt * have a CPLD that will collect the SerIRQ and shoot them as a
8704d1df88bSBenjamin Herrenschmidt * single level interrupt to the P8 chip. So let's setup a hook
8714d1df88bSBenjamin Herrenschmidt * for doing just that.
8724d1df88bSBenjamin Herrenschmidt */
8734d1df88bSBenjamin Herrenschmidt static void pnv_lpc_isa_irq_handler_cpld(void *opaque, int n, int level)
8744d1df88bSBenjamin Herrenschmidt {
875b168a138SCédric Le Goater PnvMachineState *pnv = PNV_MACHINE(qdev_get_machine());
8764d1df88bSBenjamin Herrenschmidt uint32_t old_state = pnv->cpld_irqstate;
8774d1df88bSBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(opaque);
8784d1df88bSBenjamin Herrenschmidt
8794d1df88bSBenjamin Herrenschmidt if (level) {
8804d1df88bSBenjamin Herrenschmidt pnv->cpld_irqstate |= 1u << n;
8814d1df88bSBenjamin Herrenschmidt } else {
8824d1df88bSBenjamin Herrenschmidt pnv->cpld_irqstate &= ~(1u << n);
8834d1df88bSBenjamin Herrenschmidt }
8844d1df88bSBenjamin Herrenschmidt
8854d1df88bSBenjamin Herrenschmidt if (pnv->cpld_irqstate != old_state) {
88624c3caffSNicholas Piggin qemu_set_irq(lpc->psi_irq_lpchc, pnv->cpld_irqstate != 0);
8874d1df88bSBenjamin Herrenschmidt }
8884d1df88bSBenjamin Herrenschmidt }
8894d1df88bSBenjamin Herrenschmidt
pnv_lpc_isa_irq_handler(void * opaque,int n,int level)8904d1df88bSBenjamin Herrenschmidt static void pnv_lpc_isa_irq_handler(void *opaque, int n, int level)
8914d1df88bSBenjamin Herrenschmidt {
8924d1df88bSBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(opaque);
893c6e07f03SGlenn Miles uint32_t irq_bit = LPC_HC_IRQ_SERIRQ0 >> n;
8944d1df88bSBenjamin Herrenschmidt
8954d1df88bSBenjamin Herrenschmidt if (level) {
896c6e07f03SGlenn Miles lpc->lpc_hc_irq_inputs |= irq_bit;
897c6e07f03SGlenn Miles
898c6e07f03SGlenn Miles /*
899c6e07f03SGlenn Miles * The LPC HC in Naples and later latches LPC IRQ into a bit field in
900c6e07f03SGlenn Miles * the IRQSTAT register, and that drives the PSI IRQ to the IC.
901c6e07f03SGlenn Miles * Software clears this bit manually (see LPC_HC_IRQSTAT handler).
902c6e07f03SGlenn Miles */
903c6e07f03SGlenn Miles lpc->lpc_hc_irqstat |= irq_bit;
9044d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc);
905c6e07f03SGlenn Miles } else {
906c6e07f03SGlenn Miles lpc->lpc_hc_irq_inputs &= ~irq_bit;
90724c3caffSNicholas Piggin
90824c3caffSNicholas Piggin /* POWER9 adds an auto-clear mode that clears IRQSTAT bits on EOI */
90924c3caffSNicholas Piggin if (lpc->psi_has_serirq &&
91024c3caffSNicholas Piggin (lpc->lpc_hc_irqser_ctrl & LPC_HC_IRQSER_AUTO_CLEAR)) {
91124c3caffSNicholas Piggin lpc->lpc_hc_irqstat &= ~irq_bit;
91224c3caffSNicholas Piggin pnv_lpc_eval_irqs(lpc);
91324c3caffSNicholas Piggin }
9144d1df88bSBenjamin Herrenschmidt }
9154d1df88bSBenjamin Herrenschmidt }
9164d1df88bSBenjamin Herrenschmidt
pnv_lpc_isa_create(PnvLpcController * lpc,bool use_cpld,Error ** errp)91704026890SCédric Le Goater ISABus *pnv_lpc_isa_create(PnvLpcController *lpc, bool use_cpld, Error **errp)
9184d1df88bSBenjamin Herrenschmidt {
91904026890SCédric Le Goater Error *local_err = NULL;
92004026890SCédric Le Goater ISABus *isa_bus;
92104026890SCédric Le Goater qemu_irq *irqs;
92204026890SCédric Le Goater qemu_irq_handler handler;
92304026890SCédric Le Goater
92404026890SCédric Le Goater /* let isa_bus_new() create its own bridge on SysBus otherwise
925f42274cfSPhilippe Mathieu-Daudé * devices specified on the command line won't find the bus and
92604026890SCédric Le Goater * will fail to create.
92704026890SCédric Le Goater */
92804026890SCédric Le Goater isa_bus = isa_bus_new(NULL, &lpc->isa_mem, &lpc->isa_io, &local_err);
92904026890SCédric Le Goater if (local_err) {
93004026890SCédric Le Goater error_propagate(errp, local_err);
93104026890SCédric Le Goater return NULL;
93204026890SCédric Le Goater }
93304026890SCédric Le Goater
9344d1df88bSBenjamin Herrenschmidt /* Not all variants have a working serial irq decoder. If not,
9354d1df88bSBenjamin Herrenschmidt * handling of LPC interrupts becomes a platform issue (some
9364d1df88bSBenjamin Herrenschmidt * platforms have a CPLD to do it).
9374d1df88bSBenjamin Herrenschmidt */
93804026890SCédric Le Goater if (use_cpld) {
93904026890SCédric Le Goater handler = pnv_lpc_isa_irq_handler_cpld;
9404d1df88bSBenjamin Herrenschmidt } else {
94104026890SCédric Le Goater handler = pnv_lpc_isa_irq_handler;
9424d1df88bSBenjamin Herrenschmidt }
94304026890SCédric Le Goater
94424c3caffSNicholas Piggin /* POWER has a 17th irq, QEMU only implements the 16 regular device irqs */
94504026890SCédric Le Goater irqs = qemu_allocate_irqs(handler, lpc, ISA_NUM_IRQS);
94604026890SCédric Le Goater
9477067887eSPhilippe Mathieu-Daudé isa_bus_register_input_irqs(isa_bus, irqs);
948ca661faeSCédric Le Goater
94904026890SCédric Le Goater return isa_bus;
9504d1df88bSBenjamin Herrenschmidt }
951