19746e583SAnup Patel /*
29746e583SAnup Patel * RISC-V IMSIC (Incoming Message Signaled Interrupt Controller)
39746e583SAnup Patel *
49746e583SAnup Patel * Copyright (c) 2021 Western Digital Corporation or its affiliates.
59746e583SAnup Patel *
69746e583SAnup Patel * This program is free software; you can redistribute it and/or modify it
79746e583SAnup Patel * under the terms and conditions of the GNU General Public License,
89746e583SAnup Patel * version 2 or later, as published by the Free Software Foundation.
99746e583SAnup Patel *
109746e583SAnup Patel * This program is distributed in the hope it will be useful, but WITHOUT
119746e583SAnup Patel * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
129746e583SAnup Patel * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
139746e583SAnup Patel * more details.
149746e583SAnup Patel *
159746e583SAnup Patel * You should have received a copy of the GNU General Public License along with
169746e583SAnup Patel * this program. If not, see <http://www.gnu.org/licenses/>.
179746e583SAnup Patel */
189746e583SAnup Patel
199746e583SAnup Patel #include "qemu/osdep.h"
209746e583SAnup Patel #include "qapi/error.h"
219746e583SAnup Patel #include "qemu/log.h"
229746e583SAnup Patel #include "qemu/module.h"
239746e583SAnup Patel #include "qemu/error-report.h"
249746e583SAnup Patel #include "qemu/bswap.h"
259746e583SAnup Patel #include "exec/address-spaces.h"
269746e583SAnup Patel #include "hw/sysbus.h"
279746e583SAnup Patel #include "hw/pci/msi.h"
289746e583SAnup Patel #include "hw/boards.h"
299746e583SAnup Patel #include "hw/qdev-properties.h"
309746e583SAnup Patel #include "hw/intc/riscv_imsic.h"
319746e583SAnup Patel #include "hw/irq.h"
329746e583SAnup Patel #include "target/riscv/cpu.h"
339746e583SAnup Patel #include "target/riscv/cpu_bits.h"
349746e583SAnup Patel #include "sysemu/sysemu.h"
3595a97b3fSYong-Xuan Wang #include "sysemu/kvm.h"
369746e583SAnup Patel #include "migration/vmstate.h"
379746e583SAnup Patel
389746e583SAnup Patel #define IMSIC_MMIO_PAGE_LE 0x00
399746e583SAnup Patel #define IMSIC_MMIO_PAGE_BE 0x04
409746e583SAnup Patel
419746e583SAnup Patel #define IMSIC_MIN_ID ((IMSIC_EIPx_BITS * 2) - 1)
429746e583SAnup Patel #define IMSIC_MAX_ID (IMSIC_TOPEI_IID_MASK)
439746e583SAnup Patel
449746e583SAnup Patel #define IMSIC_EISTATE_PENDING (1U << 0)
459746e583SAnup Patel #define IMSIC_EISTATE_ENABLED (1U << 1)
469746e583SAnup Patel #define IMSIC_EISTATE_ENPEND (IMSIC_EISTATE_ENABLED | \
479746e583SAnup Patel IMSIC_EISTATE_PENDING)
489746e583SAnup Patel
riscv_imsic_topei(RISCVIMSICState * imsic,uint32_t page)499746e583SAnup Patel static uint32_t riscv_imsic_topei(RISCVIMSICState *imsic, uint32_t page)
509746e583SAnup Patel {
519746e583SAnup Patel uint32_t i, max_irq, base;
529746e583SAnup Patel
539746e583SAnup Patel base = page * imsic->num_irqs;
549746e583SAnup Patel max_irq = (imsic->eithreshold[page] &&
559746e583SAnup Patel (imsic->eithreshold[page] <= imsic->num_irqs)) ?
569746e583SAnup Patel imsic->eithreshold[page] : imsic->num_irqs;
579746e583SAnup Patel for (i = 1; i < max_irq; i++) {
58*1165e30dSTomasz Jeznach if ((qatomic_read(&imsic->eistate[base + i]) & IMSIC_EISTATE_ENPEND) ==
599746e583SAnup Patel IMSIC_EISTATE_ENPEND) {
609746e583SAnup Patel return (i << IMSIC_TOPEI_IID_SHIFT) | i;
619746e583SAnup Patel }
629746e583SAnup Patel }
639746e583SAnup Patel
649746e583SAnup Patel return 0;
659746e583SAnup Patel }
669746e583SAnup Patel
riscv_imsic_update(RISCVIMSICState * imsic,uint32_t page)679746e583SAnup Patel static void riscv_imsic_update(RISCVIMSICState *imsic, uint32_t page)
689746e583SAnup Patel {
69*1165e30dSTomasz Jeznach uint32_t base = page * imsic->num_irqs;
70*1165e30dSTomasz Jeznach
71*1165e30dSTomasz Jeznach /*
72*1165e30dSTomasz Jeznach * Lower the interrupt line if necessary, then evaluate the current
73*1165e30dSTomasz Jeznach * IMSIC state.
74*1165e30dSTomasz Jeznach * This sequence ensures that any race between evaluating the eistate and
75*1165e30dSTomasz Jeznach * updating the interrupt line will not result in an incorrectly
76*1165e30dSTomasz Jeznach * deactivated connected CPU IRQ line.
77*1165e30dSTomasz Jeznach * If multiple interrupts are pending, this sequence functions identically
78*1165e30dSTomasz Jeznach * to qemu_irq_pulse.
79*1165e30dSTomasz Jeznach */
80*1165e30dSTomasz Jeznach
81*1165e30dSTomasz Jeznach if (qatomic_fetch_and(&imsic->eistate[base], ~IMSIC_EISTATE_ENPEND)) {
82*1165e30dSTomasz Jeznach qemu_irq_lower(imsic->external_irqs[page]);
83*1165e30dSTomasz Jeznach }
849746e583SAnup Patel if (imsic->eidelivery[page] && riscv_imsic_topei(imsic, page)) {
859746e583SAnup Patel qemu_irq_raise(imsic->external_irqs[page]);
86*1165e30dSTomasz Jeznach qatomic_or(&imsic->eistate[base], IMSIC_EISTATE_ENPEND);
879746e583SAnup Patel }
889746e583SAnup Patel }
899746e583SAnup Patel
riscv_imsic_eidelivery_rmw(RISCVIMSICState * imsic,uint32_t page,target_ulong * val,target_ulong new_val,target_ulong wr_mask)909746e583SAnup Patel static int riscv_imsic_eidelivery_rmw(RISCVIMSICState *imsic, uint32_t page,
919746e583SAnup Patel target_ulong *val,
929746e583SAnup Patel target_ulong new_val,
939746e583SAnup Patel target_ulong wr_mask)
949746e583SAnup Patel {
959746e583SAnup Patel target_ulong old_val = imsic->eidelivery[page];
969746e583SAnup Patel
979746e583SAnup Patel if (val) {
989746e583SAnup Patel *val = old_val;
999746e583SAnup Patel }
1009746e583SAnup Patel
1019746e583SAnup Patel wr_mask &= 0x1;
1029746e583SAnup Patel imsic->eidelivery[page] = (old_val & ~wr_mask) | (new_val & wr_mask);
1039746e583SAnup Patel
1049746e583SAnup Patel riscv_imsic_update(imsic, page);
1059746e583SAnup Patel return 0;
1069746e583SAnup Patel }
1079746e583SAnup Patel
riscv_imsic_eithreshold_rmw(RISCVIMSICState * imsic,uint32_t page,target_ulong * val,target_ulong new_val,target_ulong wr_mask)1089746e583SAnup Patel static int riscv_imsic_eithreshold_rmw(RISCVIMSICState *imsic, uint32_t page,
1099746e583SAnup Patel target_ulong *val,
1109746e583SAnup Patel target_ulong new_val,
1119746e583SAnup Patel target_ulong wr_mask)
1129746e583SAnup Patel {
1139746e583SAnup Patel target_ulong old_val = imsic->eithreshold[page];
1149746e583SAnup Patel
1159746e583SAnup Patel if (val) {
1169746e583SAnup Patel *val = old_val;
1179746e583SAnup Patel }
1189746e583SAnup Patel
1199746e583SAnup Patel wr_mask &= IMSIC_MAX_ID;
1209746e583SAnup Patel imsic->eithreshold[page] = (old_val & ~wr_mask) | (new_val & wr_mask);
1219746e583SAnup Patel
1229746e583SAnup Patel riscv_imsic_update(imsic, page);
1239746e583SAnup Patel return 0;
1249746e583SAnup Patel }
1259746e583SAnup Patel
riscv_imsic_topei_rmw(RISCVIMSICState * imsic,uint32_t page,target_ulong * val,target_ulong new_val,target_ulong wr_mask)1269746e583SAnup Patel static int riscv_imsic_topei_rmw(RISCVIMSICState *imsic, uint32_t page,
1279746e583SAnup Patel target_ulong *val, target_ulong new_val,
1289746e583SAnup Patel target_ulong wr_mask)
1299746e583SAnup Patel {
1309746e583SAnup Patel uint32_t base, topei = riscv_imsic_topei(imsic, page);
1319746e583SAnup Patel
1329746e583SAnup Patel /* Read pending and enabled interrupt with highest priority */
1339746e583SAnup Patel if (val) {
1349746e583SAnup Patel *val = topei;
1359746e583SAnup Patel }
1369746e583SAnup Patel
1379746e583SAnup Patel /* Writes ignore value and clear top pending interrupt */
1389746e583SAnup Patel if (topei && wr_mask) {
1399746e583SAnup Patel topei >>= IMSIC_TOPEI_IID_SHIFT;
1409746e583SAnup Patel base = page * imsic->num_irqs;
1419746e583SAnup Patel if (topei) {
142*1165e30dSTomasz Jeznach qatomic_and(&imsic->eistate[base + topei], ~IMSIC_EISTATE_PENDING);
143*1165e30dSTomasz Jeznach }
1449746e583SAnup Patel }
1459746e583SAnup Patel
1469746e583SAnup Patel riscv_imsic_update(imsic, page);
1479746e583SAnup Patel return 0;
1489746e583SAnup Patel }
1499746e583SAnup Patel
riscv_imsic_eix_rmw(RISCVIMSICState * imsic,uint32_t xlen,uint32_t page,uint32_t num,bool pend,target_ulong * val,target_ulong new_val,target_ulong wr_mask)1509746e583SAnup Patel static int riscv_imsic_eix_rmw(RISCVIMSICState *imsic,
1519746e583SAnup Patel uint32_t xlen, uint32_t page,
1529746e583SAnup Patel uint32_t num, bool pend, target_ulong *val,
1539746e583SAnup Patel target_ulong new_val, target_ulong wr_mask)
1549746e583SAnup Patel {
155*1165e30dSTomasz Jeznach uint32_t i, base, prev;
1569746e583SAnup Patel target_ulong mask;
1579746e583SAnup Patel uint32_t state = (pend) ? IMSIC_EISTATE_PENDING : IMSIC_EISTATE_ENABLED;
1589746e583SAnup Patel
1599746e583SAnup Patel if (xlen != 32) {
1609746e583SAnup Patel if (num & 0x1) {
1619746e583SAnup Patel return -EINVAL;
1629746e583SAnup Patel }
1639746e583SAnup Patel num >>= 1;
1649746e583SAnup Patel }
1659746e583SAnup Patel if (num >= (imsic->num_irqs / xlen)) {
1669746e583SAnup Patel return -EINVAL;
1679746e583SAnup Patel }
1689746e583SAnup Patel
1699746e583SAnup Patel base = (page * imsic->num_irqs) + (num * xlen);
1709746e583SAnup Patel
1719746e583SAnup Patel if (val) {
1729746e583SAnup Patel *val = 0;
1739746e583SAnup Patel }
1749746e583SAnup Patel
1759746e583SAnup Patel for (i = 0; i < xlen; i++) {
1769746e583SAnup Patel /* Bit0 of eip0 and eie0 are read-only zero */
1779746e583SAnup Patel if (!num && !i) {
1789746e583SAnup Patel continue;
1799746e583SAnup Patel }
1809746e583SAnup Patel
1819746e583SAnup Patel mask = (target_ulong)1 << i;
1829746e583SAnup Patel if (wr_mask & mask) {
1839746e583SAnup Patel if (new_val & mask) {
184*1165e30dSTomasz Jeznach prev = qatomic_fetch_or(&imsic->eistate[base + i], state);
1859746e583SAnup Patel } else {
186*1165e30dSTomasz Jeznach prev = qatomic_fetch_and(&imsic->eistate[base + i], ~state);
1879746e583SAnup Patel }
188*1165e30dSTomasz Jeznach } else {
189*1165e30dSTomasz Jeznach prev = qatomic_read(&imsic->eistate[base + i]);
190*1165e30dSTomasz Jeznach }
191*1165e30dSTomasz Jeznach if (val && (prev & state)) {
192*1165e30dSTomasz Jeznach *val |= mask;
1939746e583SAnup Patel }
1949746e583SAnup Patel }
1959746e583SAnup Patel
1969746e583SAnup Patel riscv_imsic_update(imsic, page);
1979746e583SAnup Patel return 0;
1989746e583SAnup Patel }
1999746e583SAnup Patel
riscv_imsic_rmw(void * arg,target_ulong reg,target_ulong * val,target_ulong new_val,target_ulong wr_mask)2009746e583SAnup Patel static int riscv_imsic_rmw(void *arg, target_ulong reg, target_ulong *val,
2019746e583SAnup Patel target_ulong new_val, target_ulong wr_mask)
2029746e583SAnup Patel {
2039746e583SAnup Patel RISCVIMSICState *imsic = arg;
2049746e583SAnup Patel uint32_t isel, priv, virt, vgein, xlen, page;
2059746e583SAnup Patel
2069746e583SAnup Patel priv = AIA_IREG_PRIV(reg);
2079746e583SAnup Patel virt = AIA_IREG_VIRT(reg);
2089746e583SAnup Patel isel = AIA_IREG_ISEL(reg);
2099746e583SAnup Patel vgein = AIA_IREG_VGEIN(reg);
2109746e583SAnup Patel xlen = AIA_IREG_XLEN(reg);
2119746e583SAnup Patel
2129746e583SAnup Patel if (imsic->mmode) {
2139746e583SAnup Patel if (priv == PRV_M && !virt) {
2149746e583SAnup Patel page = 0;
2159746e583SAnup Patel } else {
2169746e583SAnup Patel goto err;
2179746e583SAnup Patel }
2189746e583SAnup Patel } else {
2199746e583SAnup Patel if (priv == PRV_S) {
2209746e583SAnup Patel if (virt) {
2219746e583SAnup Patel if (vgein && vgein < imsic->num_pages) {
2229746e583SAnup Patel page = vgein;
2239746e583SAnup Patel } else {
2249746e583SAnup Patel goto err;
2259746e583SAnup Patel }
2269746e583SAnup Patel } else {
2279746e583SAnup Patel page = 0;
2289746e583SAnup Patel }
2299746e583SAnup Patel } else {
2309746e583SAnup Patel goto err;
2319746e583SAnup Patel }
2329746e583SAnup Patel }
2339746e583SAnup Patel
2349746e583SAnup Patel switch (isel) {
2359746e583SAnup Patel case ISELECT_IMSIC_EIDELIVERY:
2369746e583SAnup Patel return riscv_imsic_eidelivery_rmw(imsic, page, val,
2379746e583SAnup Patel new_val, wr_mask);
2389746e583SAnup Patel case ISELECT_IMSIC_EITHRESHOLD:
2399746e583SAnup Patel return riscv_imsic_eithreshold_rmw(imsic, page, val,
2409746e583SAnup Patel new_val, wr_mask);
2419746e583SAnup Patel case ISELECT_IMSIC_TOPEI:
2429746e583SAnup Patel return riscv_imsic_topei_rmw(imsic, page, val, new_val, wr_mask);
2439746e583SAnup Patel case ISELECT_IMSIC_EIP0 ... ISELECT_IMSIC_EIP63:
2449746e583SAnup Patel return riscv_imsic_eix_rmw(imsic, xlen, page,
2459746e583SAnup Patel isel - ISELECT_IMSIC_EIP0,
2469746e583SAnup Patel true, val, new_val, wr_mask);
2479746e583SAnup Patel case ISELECT_IMSIC_EIE0 ... ISELECT_IMSIC_EIE63:
2489746e583SAnup Patel return riscv_imsic_eix_rmw(imsic, xlen, page,
2499746e583SAnup Patel isel - ISELECT_IMSIC_EIE0,
2509746e583SAnup Patel false, val, new_val, wr_mask);
2519746e583SAnup Patel default:
2529746e583SAnup Patel break;
2539746e583SAnup Patel };
2549746e583SAnup Patel
2559746e583SAnup Patel err:
2569746e583SAnup Patel qemu_log_mask(LOG_GUEST_ERROR,
2579746e583SAnup Patel "%s: Invalid register priv=%d virt=%d isel=%d vgein=%d\n",
2589746e583SAnup Patel __func__, priv, virt, isel, vgein);
2599746e583SAnup Patel return -EINVAL;
2609746e583SAnup Patel }
2619746e583SAnup Patel
riscv_imsic_read(void * opaque,hwaddr addr,unsigned size)2629746e583SAnup Patel static uint64_t riscv_imsic_read(void *opaque, hwaddr addr, unsigned size)
2639746e583SAnup Patel {
2649746e583SAnup Patel RISCVIMSICState *imsic = opaque;
2659746e583SAnup Patel
2669746e583SAnup Patel /* Reads must be 4 byte words */
2679746e583SAnup Patel if ((addr & 0x3) != 0) {
2689746e583SAnup Patel goto err;
2699746e583SAnup Patel }
2709746e583SAnup Patel
2719746e583SAnup Patel /* Reads cannot be out of range */
2729746e583SAnup Patel if (addr > IMSIC_MMIO_SIZE(imsic->num_pages)) {
2739746e583SAnup Patel goto err;
2749746e583SAnup Patel }
2759746e583SAnup Patel
2769746e583SAnup Patel return 0;
2779746e583SAnup Patel
2789746e583SAnup Patel err:
2799746e583SAnup Patel qemu_log_mask(LOG_GUEST_ERROR,
2809746e583SAnup Patel "%s: Invalid register read 0x%" HWADDR_PRIx "\n",
2819746e583SAnup Patel __func__, addr);
2829746e583SAnup Patel return 0;
2839746e583SAnup Patel }
2849746e583SAnup Patel
riscv_imsic_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)2859746e583SAnup Patel static void riscv_imsic_write(void *opaque, hwaddr addr, uint64_t value,
2869746e583SAnup Patel unsigned size)
2879746e583SAnup Patel {
2889746e583SAnup Patel RISCVIMSICState *imsic = opaque;
2899746e583SAnup Patel uint32_t page;
2909746e583SAnup Patel
2919746e583SAnup Patel /* Writes must be 4 byte words */
2929746e583SAnup Patel if ((addr & 0x3) != 0) {
2939746e583SAnup Patel goto err;
2949746e583SAnup Patel }
2959746e583SAnup Patel
2969746e583SAnup Patel /* Writes cannot be out of range */
2979746e583SAnup Patel if (addr > IMSIC_MMIO_SIZE(imsic->num_pages)) {
2989746e583SAnup Patel goto err;
2999746e583SAnup Patel }
3009746e583SAnup Patel
30195a97b3fSYong-Xuan Wang #if defined(CONFIG_KVM)
30295a97b3fSYong-Xuan Wang if (kvm_irqchip_in_kernel()) {
30395a97b3fSYong-Xuan Wang struct kvm_msi msi;
30495a97b3fSYong-Xuan Wang
30595a97b3fSYong-Xuan Wang msi.address_lo = extract64(imsic->mmio.addr + addr, 0, 32);
30695a97b3fSYong-Xuan Wang msi.address_hi = extract64(imsic->mmio.addr + addr, 32, 32);
30795a97b3fSYong-Xuan Wang msi.data = le32_to_cpu(value);
30895a97b3fSYong-Xuan Wang
30995a97b3fSYong-Xuan Wang kvm_vm_ioctl(kvm_state, KVM_SIGNAL_MSI, &msi);
31095a97b3fSYong-Xuan Wang
31195a97b3fSYong-Xuan Wang return;
31295a97b3fSYong-Xuan Wang }
31395a97b3fSYong-Xuan Wang #endif
31495a97b3fSYong-Xuan Wang
3159746e583SAnup Patel /* Writes only supported for MSI little-endian registers */
3169746e583SAnup Patel page = addr >> IMSIC_MMIO_PAGE_SHIFT;
3179746e583SAnup Patel if ((addr & (IMSIC_MMIO_PAGE_SZ - 1)) == IMSIC_MMIO_PAGE_LE) {
3189746e583SAnup Patel if (value && (value < imsic->num_irqs)) {
319*1165e30dSTomasz Jeznach qatomic_or(&imsic->eistate[(page * imsic->num_irqs) + value],
320*1165e30dSTomasz Jeznach IMSIC_EISTATE_PENDING);
3219746e583SAnup Patel
3229746e583SAnup Patel /* Update CPU external interrupt status */
3239746e583SAnup Patel riscv_imsic_update(imsic, page);
324*1165e30dSTomasz Jeznach }
325*1165e30dSTomasz Jeznach }
3269746e583SAnup Patel
3279746e583SAnup Patel return;
3289746e583SAnup Patel
3299746e583SAnup Patel err:
3309746e583SAnup Patel qemu_log_mask(LOG_GUEST_ERROR,
3319746e583SAnup Patel "%s: Invalid register write 0x%" HWADDR_PRIx "\n",
3329746e583SAnup Patel __func__, addr);
3339746e583SAnup Patel }
3349746e583SAnup Patel
3359746e583SAnup Patel static const MemoryRegionOps riscv_imsic_ops = {
3369746e583SAnup Patel .read = riscv_imsic_read,
3379746e583SAnup Patel .write = riscv_imsic_write,
3389746e583SAnup Patel .endianness = DEVICE_LITTLE_ENDIAN,
3399746e583SAnup Patel .valid = {
3409746e583SAnup Patel .min_access_size = 4,
3419746e583SAnup Patel .max_access_size = 4
3429746e583SAnup Patel }
3439746e583SAnup Patel };
3449746e583SAnup Patel
riscv_imsic_realize(DeviceState * dev,Error ** errp)3459746e583SAnup Patel static void riscv_imsic_realize(DeviceState *dev, Error **errp)
3469746e583SAnup Patel {
3479746e583SAnup Patel RISCVIMSICState *imsic = RISCV_IMSIC(dev);
34864452a09SMayuresh Chitale RISCVCPU *rcpu = RISCV_CPU(cpu_by_arch_id(imsic->hartid));
34964452a09SMayuresh Chitale CPUState *cpu = cpu_by_arch_id(imsic->hartid);
350b77af26eSRichard Henderson CPURISCVState *env = cpu ? cpu_env(cpu) : NULL;
3519746e583SAnup Patel
35295a97b3fSYong-Xuan Wang if (!kvm_irqchip_in_kernel()) {
3539746e583SAnup Patel imsic->num_eistate = imsic->num_pages * imsic->num_irqs;
3549746e583SAnup Patel imsic->eidelivery = g_new0(uint32_t, imsic->num_pages);
3559746e583SAnup Patel imsic->eithreshold = g_new0(uint32_t, imsic->num_pages);
3569746e583SAnup Patel imsic->eistate = g_new0(uint32_t, imsic->num_eistate);
35795a97b3fSYong-Xuan Wang }
3589746e583SAnup Patel
3599746e583SAnup Patel memory_region_init_io(&imsic->mmio, OBJECT(dev), &riscv_imsic_ops,
3609746e583SAnup Patel imsic, TYPE_RISCV_IMSIC,
3619746e583SAnup Patel IMSIC_MMIO_SIZE(imsic->num_pages));
3629746e583SAnup Patel sysbus_init_mmio(SYS_BUS_DEVICE(dev), &imsic->mmio);
3639746e583SAnup Patel
3649746e583SAnup Patel /* Claim the CPU interrupt to be triggered by this IMSIC */
3659746e583SAnup Patel if (riscv_cpu_claim_interrupts(rcpu,
3669746e583SAnup Patel (imsic->mmode) ? MIP_MEIP : MIP_SEIP) < 0) {
3679746e583SAnup Patel error_setg(errp, "%s already claimed",
3689746e583SAnup Patel (imsic->mmode) ? "MEIP" : "SEIP");
3699746e583SAnup Patel return;
3709746e583SAnup Patel }
3719746e583SAnup Patel
3729746e583SAnup Patel /* Create output IRQ lines */
3739746e583SAnup Patel imsic->external_irqs = g_malloc(sizeof(qemu_irq) * imsic->num_pages);
3749746e583SAnup Patel qdev_init_gpio_out(dev, imsic->external_irqs, imsic->num_pages);
3759746e583SAnup Patel
3769746e583SAnup Patel /* Force select AIA feature and setup CSR read-modify-write callback */
3779746e583SAnup Patel if (env) {
3789746e583SAnup Patel if (!imsic->mmode) {
379dc9acc9cSAnup Patel rcpu->cfg.ext_ssaia = true;
3809746e583SAnup Patel riscv_cpu_set_geilen(env, imsic->num_pages - 1);
381dc9acc9cSAnup Patel } else {
382dc9acc9cSAnup Patel rcpu->cfg.ext_smaia = true;
3839746e583SAnup Patel }
3849746e583SAnup Patel riscv_cpu_set_aia_ireg_rmw_fn(env, (imsic->mmode) ? PRV_M : PRV_S,
3859746e583SAnup Patel riscv_imsic_rmw, imsic);
3869746e583SAnup Patel }
3879746e583SAnup Patel
3889746e583SAnup Patel msi_nonbroken = true;
3899746e583SAnup Patel }
3909746e583SAnup Patel
3919746e583SAnup Patel static Property riscv_imsic_properties[] = {
3929746e583SAnup Patel DEFINE_PROP_BOOL("mmode", RISCVIMSICState, mmode, 0),
3939746e583SAnup Patel DEFINE_PROP_UINT32("hartid", RISCVIMSICState, hartid, 0),
3949746e583SAnup Patel DEFINE_PROP_UINT32("num-pages", RISCVIMSICState, num_pages, 0),
3959746e583SAnup Patel DEFINE_PROP_UINT32("num-irqs", RISCVIMSICState, num_irqs, 0),
3969746e583SAnup Patel DEFINE_PROP_END_OF_LIST(),
3979746e583SAnup Patel };
3989746e583SAnup Patel
3999746e583SAnup Patel static const VMStateDescription vmstate_riscv_imsic = {
4009746e583SAnup Patel .name = "riscv_imsic",
4019746e583SAnup Patel .version_id = 1,
4029746e583SAnup Patel .minimum_version_id = 1,
40345b1f81dSRichard Henderson .fields = (const VMStateField[]) {
4049746e583SAnup Patel VMSTATE_VARRAY_UINT32(eidelivery, RISCVIMSICState,
4059746e583SAnup Patel num_pages, 0,
4069746e583SAnup Patel vmstate_info_uint32, uint32_t),
4079746e583SAnup Patel VMSTATE_VARRAY_UINT32(eithreshold, RISCVIMSICState,
4089746e583SAnup Patel num_pages, 0,
4099746e583SAnup Patel vmstate_info_uint32, uint32_t),
4109746e583SAnup Patel VMSTATE_VARRAY_UINT32(eistate, RISCVIMSICState,
4119746e583SAnup Patel num_eistate, 0,
4129746e583SAnup Patel vmstate_info_uint32, uint32_t),
4139746e583SAnup Patel VMSTATE_END_OF_LIST()
4149746e583SAnup Patel }
4159746e583SAnup Patel };
4169746e583SAnup Patel
riscv_imsic_class_init(ObjectClass * klass,void * data)4179746e583SAnup Patel static void riscv_imsic_class_init(ObjectClass *klass, void *data)
4189746e583SAnup Patel {
4199746e583SAnup Patel DeviceClass *dc = DEVICE_CLASS(klass);
4209746e583SAnup Patel
4219746e583SAnup Patel device_class_set_props(dc, riscv_imsic_properties);
4229746e583SAnup Patel dc->realize = riscv_imsic_realize;
4239746e583SAnup Patel dc->vmsd = &vmstate_riscv_imsic;
4249746e583SAnup Patel }
4259746e583SAnup Patel
4269746e583SAnup Patel static const TypeInfo riscv_imsic_info = {
4279746e583SAnup Patel .name = TYPE_RISCV_IMSIC,
4289746e583SAnup Patel .parent = TYPE_SYS_BUS_DEVICE,
4299746e583SAnup Patel .instance_size = sizeof(RISCVIMSICState),
4309746e583SAnup Patel .class_init = riscv_imsic_class_init,
4319746e583SAnup Patel };
4329746e583SAnup Patel
riscv_imsic_register_types(void)4339746e583SAnup Patel static void riscv_imsic_register_types(void)
4349746e583SAnup Patel {
4359746e583SAnup Patel type_register_static(&riscv_imsic_info);
4369746e583SAnup Patel }
4379746e583SAnup Patel
type_init(riscv_imsic_register_types)4389746e583SAnup Patel type_init(riscv_imsic_register_types)
4399746e583SAnup Patel
4409746e583SAnup Patel /*
4419746e583SAnup Patel * Create IMSIC device.
4429746e583SAnup Patel */
4439746e583SAnup Patel DeviceState *riscv_imsic_create(hwaddr addr, uint32_t hartid, bool mmode,
4449746e583SAnup Patel uint32_t num_pages, uint32_t num_ids)
4459746e583SAnup Patel {
4469746e583SAnup Patel DeviceState *dev = qdev_new(TYPE_RISCV_IMSIC);
44764452a09SMayuresh Chitale CPUState *cpu = cpu_by_arch_id(hartid);
4489746e583SAnup Patel uint32_t i;
4499746e583SAnup Patel
4509746e583SAnup Patel assert(!(addr & (IMSIC_MMIO_PAGE_SZ - 1)));
4519746e583SAnup Patel if (mmode) {
4529746e583SAnup Patel assert(num_pages == 1);
4539746e583SAnup Patel } else {
4549746e583SAnup Patel assert(num_pages >= 1 && num_pages <= (IRQ_LOCAL_GUEST_MAX + 1));
4559746e583SAnup Patel }
4569746e583SAnup Patel assert(IMSIC_MIN_ID <= num_ids);
4579746e583SAnup Patel assert(num_ids <= IMSIC_MAX_ID);
4589746e583SAnup Patel assert((num_ids & IMSIC_MIN_ID) == IMSIC_MIN_ID);
4599746e583SAnup Patel
4609746e583SAnup Patel qdev_prop_set_bit(dev, "mmode", mmode);
4619746e583SAnup Patel qdev_prop_set_uint32(dev, "hartid", hartid);
4629746e583SAnup Patel qdev_prop_set_uint32(dev, "num-pages", num_pages);
4639746e583SAnup Patel qdev_prop_set_uint32(dev, "num-irqs", num_ids + 1);
4649746e583SAnup Patel
4659746e583SAnup Patel sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
4669746e583SAnup Patel sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr);
4679746e583SAnup Patel
4689746e583SAnup Patel for (i = 0; i < num_pages; i++) {
4699746e583SAnup Patel if (!i) {
4709746e583SAnup Patel qdev_connect_gpio_out_named(dev, NULL, i,
4719746e583SAnup Patel qdev_get_gpio_in(DEVICE(cpu),
4729746e583SAnup Patel (mmode) ? IRQ_M_EXT : IRQ_S_EXT));
4739746e583SAnup Patel } else {
4749746e583SAnup Patel qdev_connect_gpio_out_named(dev, NULL, i,
4759746e583SAnup Patel qdev_get_gpio_in(DEVICE(cpu),
4769746e583SAnup Patel IRQ_LOCAL_MAX + i - 1));
4779746e583SAnup Patel }
4789746e583SAnup Patel }
4799746e583SAnup Patel
4809746e583SAnup Patel return dev;
4819746e583SAnup Patel }
482