1016512f3SHuacai Chen /*
2016512f3SHuacai Chen * QEMU IDE Emulation: PCI VIA82C686B support.
3016512f3SHuacai Chen *
4016512f3SHuacai Chen * Copyright (c) 2003 Fabrice Bellard
5016512f3SHuacai Chen * Copyright (c) 2006 Openedhand Ltd.
6016512f3SHuacai Chen * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com>
7016512f3SHuacai Chen *
8016512f3SHuacai Chen * Permission is hereby granted, free of charge, to any person obtaining a copy
9016512f3SHuacai Chen * of this software and associated documentation files (the "Software"), to deal
10016512f3SHuacai Chen * in the Software without restriction, including without limitation the rights
11016512f3SHuacai Chen * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12016512f3SHuacai Chen * copies of the Software, and to permit persons to whom the Software is
13016512f3SHuacai Chen * furnished to do so, subject to the following conditions:
14016512f3SHuacai Chen *
15016512f3SHuacai Chen * The above copyright notice and this permission notice shall be included in
16016512f3SHuacai Chen * all copies or substantial portions of the Software.
17016512f3SHuacai Chen *
18016512f3SHuacai Chen * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19016512f3SHuacai Chen * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20016512f3SHuacai Chen * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21016512f3SHuacai Chen * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22016512f3SHuacai Chen * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23016512f3SHuacai Chen * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24016512f3SHuacai Chen * THE SOFTWARE.
25016512f3SHuacai Chen */
260b8fa32fSMarkus Armbruster
2753239262SPeter Maydell #include "qemu/osdep.h"
28a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
300b8fa32fSMarkus Armbruster #include "qemu/module.h"
31debb4911SMark Cave-Ayland #include "qemu/range.h"
329c17d615SPaolo Bonzini #include "sysemu/dma.h"
332792cf20SBALATON Zoltan #include "hw/isa/vt82c686.h"
34a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
3568eadfa2SBernhard Beschow #include "hw/irq.h"
360316482eSPhilippe Mathieu-Daudé #include "ide-internal.h"
373eee2611SJohn Snow #include "trace.h"
38016512f3SHuacai Chen
bmdma_read(void * opaque,hwaddr addr,unsigned size)39a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr,
40a9deb8c6SAvi Kivity unsigned size)
41016512f3SHuacai Chen {
42016512f3SHuacai Chen BMDMAState *bm = opaque;
43016512f3SHuacai Chen uint32_t val;
44016512f3SHuacai Chen
45a9deb8c6SAvi Kivity if (size != 1) {
46a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1;
47a9deb8c6SAvi Kivity }
48a9deb8c6SAvi Kivity
49016512f3SHuacai Chen switch (addr & 3) {
50016512f3SHuacai Chen case 0:
51016512f3SHuacai Chen val = bm->cmd;
52016512f3SHuacai Chen break;
53016512f3SHuacai Chen case 2:
54016512f3SHuacai Chen val = bm->status;
55016512f3SHuacai Chen break;
56016512f3SHuacai Chen default:
57016512f3SHuacai Chen val = 0xff;
58016512f3SHuacai Chen break;
59016512f3SHuacai Chen }
603eee2611SJohn Snow
613eee2611SJohn Snow trace_bmdma_read_via(addr, val);
62016512f3SHuacai Chen return val;
63016512f3SHuacai Chen }
64016512f3SHuacai Chen
bmdma_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)65a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
66a9deb8c6SAvi Kivity uint64_t val, unsigned size)
67016512f3SHuacai Chen {
68016512f3SHuacai Chen BMDMAState *bm = opaque;
69a9deb8c6SAvi Kivity
70a9deb8c6SAvi Kivity if (size != 1) {
71a9deb8c6SAvi Kivity return;
72a9deb8c6SAvi Kivity }
73a9deb8c6SAvi Kivity
743eee2611SJohn Snow trace_bmdma_write_via(addr, val);
75016512f3SHuacai Chen switch (addr & 3) {
76a9deb8c6SAvi Kivity case 0:
770ed8b6f6SBlue Swirl bmdma_cmd_writeb(bm, val);
780ed8b6f6SBlue Swirl break;
79016512f3SHuacai Chen case 2:
805fe24213SBernhard Beschow bmdma_status_writeb(bm, val);
81016512f3SHuacai Chen break;
82016512f3SHuacai Chen default:;
83016512f3SHuacai Chen }
84016512f3SHuacai Chen }
85016512f3SHuacai Chen
86a348f108SStefan Weil static const MemoryRegionOps via_bmdma_ops = {
87a9deb8c6SAvi Kivity .read = bmdma_read,
88a9deb8c6SAvi Kivity .write = bmdma_write,
89a9deb8c6SAvi Kivity };
90a9deb8c6SAvi Kivity
bmdma_setup_bar(PCIIDEState * d)91a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
92016512f3SHuacai Chen {
93016512f3SHuacai Chen int i;
94016512f3SHuacai Chen
951437c94bSPaolo Bonzini memory_region_init(&d->bmdma_bar, OBJECT(d), "via-bmdma-container", 16);
96d39d792eSPhilippe Mathieu-Daudé for (i = 0; i < ARRAY_SIZE(d->bmdma); i++) {
97016512f3SHuacai Chen BMDMAState *bm = &d->bmdma[i];
98016512f3SHuacai Chen
991437c94bSPaolo Bonzini memory_region_init_io(&bm->extra_io, OBJECT(d), &via_bmdma_ops, bm,
100a9deb8c6SAvi Kivity "via-bmdma", 4);
101a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1021437c94bSPaolo Bonzini memory_region_init_io(&bm->addr_ioport, OBJECT(d),
1031437c94bSPaolo Bonzini &bmdma_addr_ioport_ops, bm, "bmdma", 4);
104a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
105016512f3SHuacai Chen }
106016512f3SHuacai Chen }
107016512f3SHuacai Chen
via_ide_set_irq(void * opaque,int n,int level)1084ea98d31SBALATON Zoltan static void via_ide_set_irq(void *opaque, int n, int level)
1094ea98d31SBALATON Zoltan {
11068eadfa2SBernhard Beschow PCIIDEState *s = opaque;
11168eadfa2SBernhard Beschow PCIDevice *d = PCI_DEVICE(s);
1124ea98d31SBALATON Zoltan
1134ea98d31SBALATON Zoltan if (level) {
1144ea98d31SBALATON Zoltan d->config[0x70 + n * 8] |= 0x80;
1154ea98d31SBALATON Zoltan } else {
1164ea98d31SBALATON Zoltan d->config[0x70 + n * 8] &= ~0x80;
1174ea98d31SBALATON Zoltan }
1184ea98d31SBALATON Zoltan
11968eadfa2SBernhard Beschow qemu_set_irq(s->isa_irq[n], level);
1204ea98d31SBALATON Zoltan }
1214ea98d31SBALATON Zoltan
via_ide_reset(DeviceState * dev)12271d3bacdSPhilippe Mathieu-Daudé static void via_ide_reset(DeviceState *dev)
123016512f3SHuacai Chen {
12471d3bacdSPhilippe Mathieu-Daudé PCIIDEState *d = PCI_IDE(dev);
12571d3bacdSPhilippe Mathieu-Daudé PCIDevice *pd = PCI_DEVICE(dev);
126f6c11d56SAndreas Färber uint8_t *pci_conf = pd->config;
127016512f3SHuacai Chen int i;
128016512f3SHuacai Chen
129d39d792eSPhilippe Mathieu-Daudé for (i = 0; i < ARRAY_SIZE(d->bus); i++) {
130016512f3SHuacai Chen ide_bus_reset(&d->bus[i]);
131016512f3SHuacai Chen }
132016512f3SHuacai Chen
133debb4911SMark Cave-Ayland pci_config_set_prog_interface(pci_conf, 0x8a); /* legacy mode */
134debb4911SMark Cave-Ayland pci_ide_update_mode(d);
135debb4911SMark Cave-Ayland
1364ea98d31SBALATON Zoltan pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_WAIT);
137016512f3SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
138016512f3SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM);
139016512f3SHuacai Chen
140debb4911SMark Cave-Ayland pci_set_byte(pci_conf + PCI_INTERRUPT_LINE, 0xe);
141016512f3SHuacai Chen
142016512f3SHuacai Chen /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/
143016512f3SHuacai Chen pci_set_long(pci_conf + 0x40, 0x0a090600);
144016512f3SHuacai Chen /* IDE misc configuration 1/2/3 */
145016512f3SHuacai Chen pci_set_long(pci_conf + 0x44, 0x00c00068);
146016512f3SHuacai Chen /* IDE Timing control */
147016512f3SHuacai Chen pci_set_long(pci_conf + 0x48, 0xa8a8a8a8);
148016512f3SHuacai Chen /* IDE Address Setup Time */
149016512f3SHuacai Chen pci_set_long(pci_conf + 0x4c, 0x000000ff);
150016512f3SHuacai Chen /* UltraDMA Extended Timing Control*/
151016512f3SHuacai Chen pci_set_long(pci_conf + 0x50, 0x07070707);
152016512f3SHuacai Chen /* UltraDMA FIFO Control */
153016512f3SHuacai Chen pci_set_long(pci_conf + 0x54, 0x00000004);
154016512f3SHuacai Chen /* IDE primary sector size */
155016512f3SHuacai Chen pci_set_long(pci_conf + 0x60, 0x00000200);
156016512f3SHuacai Chen /* IDE secondary sector size */
157016512f3SHuacai Chen pci_set_long(pci_conf + 0x68, 0x00000200);
158016512f3SHuacai Chen /* PCI PM Block */
159016512f3SHuacai Chen pci_set_long(pci_conf + 0xc0, 0x00020001);
160016512f3SHuacai Chen }
161016512f3SHuacai Chen
via_ide_cfg_read(PCIDevice * pd,uint32_t addr,int len)162debb4911SMark Cave-Ayland static uint32_t via_ide_cfg_read(PCIDevice *pd, uint32_t addr, int len)
163debb4911SMark Cave-Ayland {
164debb4911SMark Cave-Ayland uint32_t val = pci_default_read_config(pd, addr, len);
165debb4911SMark Cave-Ayland uint8_t mode = pd->config[PCI_CLASS_PROG];
166debb4911SMark Cave-Ayland
1676e081324SBALATON Zoltan if ((mode & 0xf) == 0xa) {
1686e081324SBALATON Zoltan if (ranges_overlap(addr, len, PCI_BASE_ADDRESS_0, 16)) {
1696e081324SBALATON Zoltan /* BARs 0-3 always read back zero in legacy mode */
170debb4911SMark Cave-Ayland for (int i = addr; i < addr + len; i++) {
171debb4911SMark Cave-Ayland if (i >= PCI_BASE_ADDRESS_0 && i < PCI_BASE_ADDRESS_0 + 16) {
172debb4911SMark Cave-Ayland val &= ~(0xffULL << ((i - addr) << 3));
173debb4911SMark Cave-Ayland }
174debb4911SMark Cave-Ayland }
175debb4911SMark Cave-Ayland }
1766e081324SBALATON Zoltan if (addr == PCI_BASE_ADDRESS_4 && val == PCI_BASE_ADDRESS_SPACE_IO) {
1776e081324SBALATON Zoltan /* BAR4 default value if unset */
1786e081324SBALATON Zoltan val = 0xcc00 | PCI_BASE_ADDRESS_SPACE_IO;
1796e081324SBALATON Zoltan }
1806e081324SBALATON Zoltan }
181debb4911SMark Cave-Ayland
182debb4911SMark Cave-Ayland return val;
183debb4911SMark Cave-Ayland }
184debb4911SMark Cave-Ayland
via_ide_cfg_write(PCIDevice * pd,uint32_t addr,uint32_t val,int len)185debb4911SMark Cave-Ayland static void via_ide_cfg_write(PCIDevice *pd, uint32_t addr,
186debb4911SMark Cave-Ayland uint32_t val, int len)
187debb4911SMark Cave-Ayland {
188debb4911SMark Cave-Ayland PCIIDEState *d = PCI_IDE(pd);
189debb4911SMark Cave-Ayland
190debb4911SMark Cave-Ayland pci_default_write_config(pd, addr, val, len);
191debb4911SMark Cave-Ayland
192debb4911SMark Cave-Ayland if (range_covers_byte(addr, len, PCI_CLASS_PROG)) {
193debb4911SMark Cave-Ayland pci_ide_update_mode(d);
194debb4911SMark Cave-Ayland }
195debb4911SMark Cave-Ayland }
196debb4911SMark Cave-Ayland
via_ide_realize(PCIDevice * dev,Error ** errp)1977dd687baSBALATON Zoltan static void via_ide_realize(PCIDevice *dev, Error **errp)
1980252e66cSBALATON Zoltan {
1990252e66cSBALATON Zoltan PCIIDEState *d = PCI_IDE(dev);
200627a445aSMark Cave-Ayland DeviceState *ds = DEVICE(dev);
2010252e66cSBALATON Zoltan uint8_t *pci_conf = dev->config;
2024a91d3b3SRichard Henderson int i;
20361d9d6b0SStefan Hajnoczi
2040252e66cSBALATON Zoltan pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
2053a514010SMark Cave-Ayland dev->wmask[PCI_INTERRUPT_LINE] = 0;
20620042479SMark Cave-Ayland dev->wmask[PCI_CLASS_PROG] = 5;
2070252e66cSBALATON Zoltan
2084ea98d31SBALATON Zoltan memory_region_init_io(&d->data_bar[0], OBJECT(d), &pci_ide_data_le_ops,
2094ea98d31SBALATON Zoltan &d->bus[0], "via-ide0-data", 8);
2104ea98d31SBALATON Zoltan pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->data_bar[0]);
2114ea98d31SBALATON Zoltan
2124ea98d31SBALATON Zoltan memory_region_init_io(&d->cmd_bar[0], OBJECT(d), &pci_ide_cmd_le_ops,
2134ea98d31SBALATON Zoltan &d->bus[0], "via-ide0-cmd", 4);
2144ea98d31SBALATON Zoltan pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd_bar[0]);
2154ea98d31SBALATON Zoltan
2164ea98d31SBALATON Zoltan memory_region_init_io(&d->data_bar[1], OBJECT(d), &pci_ide_data_le_ops,
2174ea98d31SBALATON Zoltan &d->bus[1], "via-ide1-data", 8);
2184ea98d31SBALATON Zoltan pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->data_bar[1]);
2194ea98d31SBALATON Zoltan
2204ea98d31SBALATON Zoltan memory_region_init_io(&d->cmd_bar[1], OBJECT(d), &pci_ide_cmd_le_ops,
2214ea98d31SBALATON Zoltan &d->bus[1], "via-ide1-cmd", 4);
2224ea98d31SBALATON Zoltan pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd_bar[1]);
2234ea98d31SBALATON Zoltan
2240252e66cSBALATON Zoltan bmdma_setup_bar(d);
2250252e66cSBALATON Zoltan pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
2260252e66cSBALATON Zoltan
227d39d792eSPhilippe Mathieu-Daudé qdev_init_gpio_in(ds, via_ide_set_irq, ARRAY_SIZE(d->bus));
228d39d792eSPhilippe Mathieu-Daudé for (i = 0; i < ARRAY_SIZE(d->bus); i++) {
229d39d792eSPhilippe Mathieu-Daudé ide_bus_init(&d->bus[i], sizeof(d->bus[i]), ds, i, MAX_IDE_DEVS);
230c9519630SPhilippe Mathieu-Daudé ide_bus_init_output_irq(&d->bus[i], qdev_get_gpio_in(ds, i));
23161d9d6b0SStefan Hajnoczi
232a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d);
233e29b1246SPhilippe Mathieu-Daudé ide_bus_register_restart_cb(&d->bus[i]);
23461d9d6b0SStefan Hajnoczi }
23561d9d6b0SStefan Hajnoczi }
23661d9d6b0SStefan Hajnoczi
via_ide_exitfn(PCIDevice * dev)2377dd687baSBALATON Zoltan static void via_ide_exitfn(PCIDevice *dev)
238a9deb8c6SAvi Kivity {
239f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev);
240a9deb8c6SAvi Kivity unsigned i;
241a9deb8c6SAvi Kivity
242d39d792eSPhilippe Mathieu-Daudé for (i = 0; i < ARRAY_SIZE(d->bmdma); ++i) {
243a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
244a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
245a9deb8c6SAvi Kivity }
246a9deb8c6SAvi Kivity }
247a9deb8c6SAvi Kivity
via_ide_class_init(ObjectClass * klass,void * data)24840021f08SAnthony Liguori static void via_ide_class_init(ObjectClass *klass, void *data)
24940021f08SAnthony Liguori {
25039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass);
25140021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
25240021f08SAnthony Liguori
253*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, via_ide_reset);
25475f2b28bSMark Cave-Ayland dc->vmsd = &vmstate_ide_pci;
2557c8eae45SBALATON Zoltan /* Reason: only works as function of VIA southbridge */
2567c8eae45SBALATON Zoltan dc->user_creatable = false;
2577c8eae45SBALATON Zoltan
258debb4911SMark Cave-Ayland k->config_read = via_ide_cfg_read;
259debb4911SMark Cave-Ayland k->config_write = via_ide_cfg_write;
2607dd687baSBALATON Zoltan k->realize = via_ide_realize;
2617dd687baSBALATON Zoltan k->exit = via_ide_exitfn;
26240021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA;
26340021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_IDE;
26440021f08SAnthony Liguori k->revision = 0x06;
26540021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE;
266125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
26740021f08SAnthony Liguori }
26840021f08SAnthony Liguori
2698c43a6f0SAndreas Färber static const TypeInfo via_ide_info = {
2704b8fd066SBernhard Beschow .name = TYPE_VIA_IDE,
271f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE,
27240021f08SAnthony Liguori .class_init = via_ide_class_init,
273016512f3SHuacai Chen };
274016512f3SHuacai Chen
via_ide_register_types(void)27583f7d43aSAndreas Färber static void via_ide_register_types(void)
276016512f3SHuacai Chen {
27739bffca2SAnthony Liguori type_register_static(&via_ide_info);
278016512f3SHuacai Chen }
27983f7d43aSAndreas Färber
28083f7d43aSAndreas Färber type_init(via_ide_register_types)
281