xref: /openbmc/qemu/hw/arm/aspeed_ast27x0-tsp.c (revision c659ab97b4d956e0af9b80606473f988f3ae7e9a)
131aecd4eSSteven Lee /*
231aecd4eSSteven Lee  * ASPEED Ast27x0 TSP SoC
331aecd4eSSteven Lee  *
431aecd4eSSteven Lee  * Copyright (C) 2025 ASPEED Technology Inc.
531aecd4eSSteven Lee  *
631aecd4eSSteven Lee  * This code is licensed under the GPL version 2 or later.  See
731aecd4eSSteven Lee  * the COPYING file in the top-level directory.
831aecd4eSSteven Lee  *
931aecd4eSSteven Lee  * SPDX-License-Identifier: GPL-2.0-or-later
1031aecd4eSSteven Lee  */
1131aecd4eSSteven Lee 
1231aecd4eSSteven Lee #include "qemu/osdep.h"
1331aecd4eSSteven Lee #include "qapi/error.h"
1431aecd4eSSteven Lee #include "exec/address-spaces.h"
1531aecd4eSSteven Lee #include "hw/qdev-clock.h"
1631aecd4eSSteven Lee #include "hw/misc/unimp.h"
1731aecd4eSSteven Lee #include "hw/arm/aspeed_soc.h"
1831aecd4eSSteven Lee 
1931aecd4eSSteven Lee #define AST2700_TSP_RAM_SIZE (32 * MiB)
2031aecd4eSSteven Lee 
2131aecd4eSSteven Lee static const hwaddr aspeed_soc_ast27x0tsp_memmap[] = {
2231aecd4eSSteven Lee     [ASPEED_DEV_SRAM]      =  0x00000000,
2331aecd4eSSteven Lee     [ASPEED_DEV_INTC]      =  0x72100000,
2431aecd4eSSteven Lee     [ASPEED_DEV_SCU]       =  0x72C02000,
2531aecd4eSSteven Lee     [ASPEED_DEV_SCUIO]     =  0x74C02000,
2631aecd4eSSteven Lee     [ASPEED_DEV_UART0]     =  0x74C33000,
2731aecd4eSSteven Lee     [ASPEED_DEV_UART1]     =  0x74C33100,
2831aecd4eSSteven Lee     [ASPEED_DEV_UART2]     =  0x74C33200,
2931aecd4eSSteven Lee     [ASPEED_DEV_UART3]     =  0x74C33300,
3031aecd4eSSteven Lee     [ASPEED_DEV_UART4]     =  0x72C1A000,
3131aecd4eSSteven Lee     [ASPEED_DEV_INTCIO]    =  0x74C18000,
3231aecd4eSSteven Lee     [ASPEED_DEV_IPC0]      =  0x72C1C000,
3331aecd4eSSteven Lee     [ASPEED_DEV_IPC1]      =  0x74C39000,
3431aecd4eSSteven Lee     [ASPEED_DEV_UART5]     =  0x74C33400,
3531aecd4eSSteven Lee     [ASPEED_DEV_UART6]     =  0x74C33500,
3631aecd4eSSteven Lee     [ASPEED_DEV_UART7]     =  0x74C33600,
3731aecd4eSSteven Lee     [ASPEED_DEV_UART8]     =  0x74C33700,
3831aecd4eSSteven Lee     [ASPEED_DEV_UART9]     =  0x74C33800,
3931aecd4eSSteven Lee     [ASPEED_DEV_UART10]    =  0x74C33900,
4031aecd4eSSteven Lee     [ASPEED_DEV_UART11]    =  0x74C33A00,
4131aecd4eSSteven Lee     [ASPEED_DEV_UART12]    =  0x74C33B00,
4231aecd4eSSteven Lee     [ASPEED_DEV_TIMER1]    =  0x72C10000,
4331aecd4eSSteven Lee };
4431aecd4eSSteven Lee 
4531aecd4eSSteven Lee static const int aspeed_soc_ast27x0a0tsp_irqmap[] = {
4631aecd4eSSteven Lee     [ASPEED_DEV_SCU]       = 12,
4731aecd4eSSteven Lee     [ASPEED_DEV_UART0]     = 132,
4831aecd4eSSteven Lee     [ASPEED_DEV_UART1]     = 132,
4931aecd4eSSteven Lee     [ASPEED_DEV_UART2]     = 132,
5031aecd4eSSteven Lee     [ASPEED_DEV_UART3]     = 132,
5131aecd4eSSteven Lee     [ASPEED_DEV_UART4]     = 8,
5231aecd4eSSteven Lee     [ASPEED_DEV_UART5]     = 132,
5331aecd4eSSteven Lee     [ASPEED_DEV_UART6]     = 132,
5431aecd4eSSteven Lee     [ASPEED_DEV_UART7]     = 132,
5531aecd4eSSteven Lee     [ASPEED_DEV_UART8]     = 132,
5631aecd4eSSteven Lee     [ASPEED_DEV_UART9]     = 132,
5731aecd4eSSteven Lee     [ASPEED_DEV_UART10]    = 132,
5831aecd4eSSteven Lee     [ASPEED_DEV_UART11]    = 132,
5931aecd4eSSteven Lee     [ASPEED_DEV_UART12]    = 132,
6031aecd4eSSteven Lee     [ASPEED_DEV_TIMER1]    = 16,
6131aecd4eSSteven Lee };
6231aecd4eSSteven Lee 
63*c659ab97SSteven Lee static const int aspeed_soc_ast27x0a1tsp_irqmap[] = {
64*c659ab97SSteven Lee     [ASPEED_DEV_SCU]       = 12,
65*c659ab97SSteven Lee     [ASPEED_DEV_UART0]     = 164,
66*c659ab97SSteven Lee     [ASPEED_DEV_UART1]     = 164,
67*c659ab97SSteven Lee     [ASPEED_DEV_UART2]     = 164,
68*c659ab97SSteven Lee     [ASPEED_DEV_UART3]     = 164,
69*c659ab97SSteven Lee     [ASPEED_DEV_UART4]     = 8,
70*c659ab97SSteven Lee     [ASPEED_DEV_UART5]     = 164,
71*c659ab97SSteven Lee     [ASPEED_DEV_UART6]     = 164,
72*c659ab97SSteven Lee     [ASPEED_DEV_UART7]     = 164,
73*c659ab97SSteven Lee     [ASPEED_DEV_UART8]     = 164,
74*c659ab97SSteven Lee     [ASPEED_DEV_UART9]     = 164,
75*c659ab97SSteven Lee     [ASPEED_DEV_UART10]    = 164,
76*c659ab97SSteven Lee     [ASPEED_DEV_UART11]    = 164,
77*c659ab97SSteven Lee     [ASPEED_DEV_UART12]    = 164,
78*c659ab97SSteven Lee     [ASPEED_DEV_TIMER1]    = 16,
79*c659ab97SSteven Lee };
80*c659ab97SSteven Lee 
8131aecd4eSSteven Lee /* TSPINT 164 */
8231aecd4eSSteven Lee static const int ast2700_tsp132_tsp164_intcmap[] = {
8331aecd4eSSteven Lee     [ASPEED_DEV_UART0]     = 7,
8431aecd4eSSteven Lee     [ASPEED_DEV_UART1]     = 8,
8531aecd4eSSteven Lee     [ASPEED_DEV_UART2]     = 9,
8631aecd4eSSteven Lee     [ASPEED_DEV_UART3]     = 10,
8731aecd4eSSteven Lee     [ASPEED_DEV_UART5]     = 11,
8831aecd4eSSteven Lee     [ASPEED_DEV_UART6]     = 12,
8931aecd4eSSteven Lee     [ASPEED_DEV_UART7]     = 13,
9031aecd4eSSteven Lee     [ASPEED_DEV_UART8]     = 14,
9131aecd4eSSteven Lee     [ASPEED_DEV_UART9]     = 15,
9231aecd4eSSteven Lee     [ASPEED_DEV_UART10]    = 16,
9331aecd4eSSteven Lee     [ASPEED_DEV_UART11]    = 17,
9431aecd4eSSteven Lee     [ASPEED_DEV_UART12]    = 18,
9531aecd4eSSteven Lee };
9631aecd4eSSteven Lee 
9731aecd4eSSteven Lee struct nvic_intc_irq_info {
9831aecd4eSSteven Lee     int irq;
9931aecd4eSSteven Lee     int intc_idx;
10031aecd4eSSteven Lee     int orgate_idx;
10131aecd4eSSteven Lee     const int *ptr;
10231aecd4eSSteven Lee };
10331aecd4eSSteven Lee 
10431aecd4eSSteven Lee static struct nvic_intc_irq_info ast2700_tsp_intcmap[] = {
10531aecd4eSSteven Lee     {160, 1, 0, NULL},
10631aecd4eSSteven Lee     {161, 1, 1, NULL},
10731aecd4eSSteven Lee     {162, 1, 2, NULL},
10831aecd4eSSteven Lee     {163, 1, 3, NULL},
10931aecd4eSSteven Lee     {164, 1, 4, ast2700_tsp132_tsp164_intcmap},
11031aecd4eSSteven Lee     {165, 1, 5, NULL},
11131aecd4eSSteven Lee     {166, 1, 6, NULL},
11231aecd4eSSteven Lee     {167, 1, 7, NULL},
11331aecd4eSSteven Lee     {168, 1, 8, NULL},
11431aecd4eSSteven Lee     {169, 1, 9, NULL},
11531aecd4eSSteven Lee     {128, 0, 1, NULL},
11631aecd4eSSteven Lee     {129, 0, 2, NULL},
11731aecd4eSSteven Lee     {130, 0, 3, NULL},
11831aecd4eSSteven Lee     {131, 0, 4, NULL},
11931aecd4eSSteven Lee     {132, 0, 5, ast2700_tsp132_tsp164_intcmap},
12031aecd4eSSteven Lee     {133, 0, 6, NULL},
12131aecd4eSSteven Lee     {134, 0, 7, NULL},
12231aecd4eSSteven Lee     {135, 0, 8, NULL},
12331aecd4eSSteven Lee     {136, 0, 9, NULL},
12431aecd4eSSteven Lee };
12531aecd4eSSteven Lee 
aspeed_soc_ast27x0tsp_get_irq(AspeedSoCState * s,int dev)12631aecd4eSSteven Lee static qemu_irq aspeed_soc_ast27x0tsp_get_irq(AspeedSoCState *s, int dev)
12731aecd4eSSteven Lee {
12831aecd4eSSteven Lee     Aspeed27x0TSPSoCState *a = ASPEED27X0TSP_SOC(s);
12931aecd4eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
13031aecd4eSSteven Lee 
13131aecd4eSSteven Lee     int or_idx;
13231aecd4eSSteven Lee     int idx;
13331aecd4eSSteven Lee     int i;
13431aecd4eSSteven Lee 
13531aecd4eSSteven Lee     for (i = 0; i < ARRAY_SIZE(ast2700_tsp_intcmap); i++) {
13631aecd4eSSteven Lee         if (sc->irqmap[dev] == ast2700_tsp_intcmap[i].irq) {
13731aecd4eSSteven Lee             assert(ast2700_tsp_intcmap[i].ptr);
13831aecd4eSSteven Lee             or_idx = ast2700_tsp_intcmap[i].orgate_idx;
13931aecd4eSSteven Lee             idx = ast2700_tsp_intcmap[i].intc_idx;
14031aecd4eSSteven Lee             return qdev_get_gpio_in(DEVICE(&a->intc[idx].orgates[or_idx]),
14131aecd4eSSteven Lee                                     ast2700_tsp_intcmap[i].ptr[dev]);
14231aecd4eSSteven Lee         }
14331aecd4eSSteven Lee     }
14431aecd4eSSteven Lee 
14531aecd4eSSteven Lee     return qdev_get_gpio_in(DEVICE(&a->armv7m), sc->irqmap[dev]);
14631aecd4eSSteven Lee }
14731aecd4eSSteven Lee 
aspeed_soc_ast27x0a0tsp_init(Object * obj)14831aecd4eSSteven Lee static void aspeed_soc_ast27x0a0tsp_init(Object *obj)
14931aecd4eSSteven Lee {
15031aecd4eSSteven Lee     Aspeed27x0TSPSoCState *a = ASPEED27X0TSP_SOC(obj);
15131aecd4eSSteven Lee     AspeedSoCState *s = ASPEED_SOC(obj);
15231aecd4eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
15331aecd4eSSteven Lee     char socname[8];
15431aecd4eSSteven Lee     char typename[64];
15531aecd4eSSteven Lee     int i;
15631aecd4eSSteven Lee 
15731aecd4eSSteven Lee     if (sscanf(object_get_typename(obj), "%7s", socname) != 1) {
15831aecd4eSSteven Lee         g_assert_not_reached();
15931aecd4eSSteven Lee     }
16031aecd4eSSteven Lee 
16131aecd4eSSteven Lee     object_initialize_child(obj, "armv7m", &a->armv7m, TYPE_ARMV7M);
16231aecd4eSSteven Lee 
16331aecd4eSSteven Lee     s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0);
16431aecd4eSSteven Lee 
16531aecd4eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
16631aecd4eSSteven Lee     object_initialize_child(obj, "scu", &s->scu, typename);
16731aecd4eSSteven Lee     qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", sc->silicon_rev);
16831aecd4eSSteven Lee 
16931aecd4eSSteven Lee     for (i = 0; i < sc->uarts_num; i++) {
17031aecd4eSSteven Lee         object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM);
17131aecd4eSSteven Lee     }
17231aecd4eSSteven Lee 
17331aecd4eSSteven Lee     object_initialize_child(obj, "intc0", &a->intc[0],
17431aecd4eSSteven Lee                             TYPE_ASPEED_2700TSP_INTC);
17531aecd4eSSteven Lee     object_initialize_child(obj, "intc1", &a->intc[1],
17631aecd4eSSteven Lee                             TYPE_ASPEED_2700TSP_INTCIO);
17731aecd4eSSteven Lee 
17831aecd4eSSteven Lee     object_initialize_child(obj, "timerctrl", &s->timerctrl,
17931aecd4eSSteven Lee                             TYPE_UNIMPLEMENTED_DEVICE);
18031aecd4eSSteven Lee     object_initialize_child(obj, "ipc0", &a->ipc[0],
18131aecd4eSSteven Lee                             TYPE_UNIMPLEMENTED_DEVICE);
18231aecd4eSSteven Lee     object_initialize_child(obj, "ipc1", &a->ipc[1],
18331aecd4eSSteven Lee                             TYPE_UNIMPLEMENTED_DEVICE);
18431aecd4eSSteven Lee     object_initialize_child(obj, "scuio", &a->scuio,
18531aecd4eSSteven Lee                             TYPE_UNIMPLEMENTED_DEVICE);
18631aecd4eSSteven Lee }
18731aecd4eSSteven Lee 
aspeed_soc_ast27x0a1tsp_init(Object * obj)188*c659ab97SSteven Lee static void aspeed_soc_ast27x0a1tsp_init(Object *obj)
189*c659ab97SSteven Lee {
190*c659ab97SSteven Lee     Aspeed27x0TSPSoCState *a = ASPEED27X0TSP_SOC(obj);
191*c659ab97SSteven Lee     AspeedSoCState *s = ASPEED_SOC(obj);
192*c659ab97SSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
193*c659ab97SSteven Lee     char socname[8];
194*c659ab97SSteven Lee     char typename[64];
195*c659ab97SSteven Lee     int i;
196*c659ab97SSteven Lee 
197*c659ab97SSteven Lee     if (sscanf(object_get_typename(obj), "%7s", socname) != 1) {
198*c659ab97SSteven Lee         g_assert_not_reached();
199*c659ab97SSteven Lee     }
200*c659ab97SSteven Lee 
201*c659ab97SSteven Lee     object_initialize_child(obj, "armv7m", &a->armv7m, TYPE_ARMV7M);
202*c659ab97SSteven Lee 
203*c659ab97SSteven Lee     s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0);
204*c659ab97SSteven Lee 
205*c659ab97SSteven Lee     snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
206*c659ab97SSteven Lee     object_initialize_child(obj, "scu", &s->scu, typename);
207*c659ab97SSteven Lee     qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", sc->silicon_rev);
208*c659ab97SSteven Lee 
209*c659ab97SSteven Lee     for (i = 0; i < sc->uarts_num; i++) {
210*c659ab97SSteven Lee         object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM);
211*c659ab97SSteven Lee     }
212*c659ab97SSteven Lee 
213*c659ab97SSteven Lee     object_initialize_child(obj, "intc0", &a->intc[0],
214*c659ab97SSteven Lee                             TYPE_ASPEED_2700TSP_INTC);
215*c659ab97SSteven Lee     object_initialize_child(obj, "intc1", &a->intc[1],
216*c659ab97SSteven Lee                             TYPE_ASPEED_2700TSP_INTCIO);
217*c659ab97SSteven Lee 
218*c659ab97SSteven Lee     object_initialize_child(obj, "timerctrl", &s->timerctrl,
219*c659ab97SSteven Lee                             TYPE_UNIMPLEMENTED_DEVICE);
220*c659ab97SSteven Lee     object_initialize_child(obj, "ipc0", &a->ipc[0],
221*c659ab97SSteven Lee                             TYPE_UNIMPLEMENTED_DEVICE);
222*c659ab97SSteven Lee     object_initialize_child(obj, "ipc1", &a->ipc[1],
223*c659ab97SSteven Lee                             TYPE_UNIMPLEMENTED_DEVICE);
224*c659ab97SSteven Lee     object_initialize_child(obj, "scuio", &a->scuio,
225*c659ab97SSteven Lee                             TYPE_UNIMPLEMENTED_DEVICE);
226*c659ab97SSteven Lee }
227*c659ab97SSteven Lee 
aspeed_soc_ast27x0tsp_realize(DeviceState * dev_soc,Error ** errp)22831aecd4eSSteven Lee static void aspeed_soc_ast27x0tsp_realize(DeviceState *dev_soc, Error **errp)
22931aecd4eSSteven Lee {
23031aecd4eSSteven Lee     Aspeed27x0TSPSoCState *a = ASPEED27X0TSP_SOC(dev_soc);
23131aecd4eSSteven Lee     AspeedSoCState *s = ASPEED_SOC(dev_soc);
23231aecd4eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
23331aecd4eSSteven Lee     DeviceState *armv7m;
23431aecd4eSSteven Lee     Error *err = NULL;
23531aecd4eSSteven Lee     g_autofree char *sram_name = NULL;
23631aecd4eSSteven Lee     int i;
23731aecd4eSSteven Lee 
23831aecd4eSSteven Lee     if (!clock_has_source(s->sysclk)) {
23931aecd4eSSteven Lee         error_setg(errp, "sysclk clock must be wired up by the board code");
24031aecd4eSSteven Lee         return;
24131aecd4eSSteven Lee     }
24231aecd4eSSteven Lee 
24331aecd4eSSteven Lee     /* AST27X0 TSP Core */
24431aecd4eSSteven Lee     armv7m = DEVICE(&a->armv7m);
24531aecd4eSSteven Lee     qdev_prop_set_uint32(armv7m, "num-irq", 256);
24631aecd4eSSteven Lee     qdev_prop_set_string(armv7m, "cpu-type", aspeed_soc_cpu_type(sc));
24731aecd4eSSteven Lee     qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk);
24831aecd4eSSteven Lee     object_property_set_link(OBJECT(&a->armv7m), "memory",
24931aecd4eSSteven Lee                              OBJECT(s->memory), &error_abort);
25031aecd4eSSteven Lee     sysbus_realize(SYS_BUS_DEVICE(&a->armv7m), &error_abort);
25131aecd4eSSteven Lee 
25231aecd4eSSteven Lee     sram_name = g_strdup_printf("aspeed.dram.%d",
25331aecd4eSSteven Lee                                 CPU(a->armv7m.cpu)->cpu_index);
25431aecd4eSSteven Lee 
25531aecd4eSSteven Lee     if (!memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size,
25631aecd4eSSteven Lee                                 &err)) {
25731aecd4eSSteven Lee         return;
25831aecd4eSSteven Lee     }
25931aecd4eSSteven Lee     memory_region_add_subregion(s->memory,
26031aecd4eSSteven Lee                                 sc->memmap[ASPEED_DEV_SRAM],
26131aecd4eSSteven Lee                                 &s->sram);
26231aecd4eSSteven Lee 
26331aecd4eSSteven Lee     /* SCU */
26431aecd4eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
26531aecd4eSSteven Lee         return;
26631aecd4eSSteven Lee     }
26731aecd4eSSteven Lee     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
26831aecd4eSSteven Lee 
26931aecd4eSSteven Lee     /* INTC */
27031aecd4eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&a->intc[0]), errp)) {
27131aecd4eSSteven Lee         return;
27231aecd4eSSteven Lee     }
27331aecd4eSSteven Lee 
27431aecd4eSSteven Lee     aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->intc[0]), 0,
27531aecd4eSSteven Lee                     sc->memmap[ASPEED_DEV_INTC]);
27631aecd4eSSteven Lee 
27731aecd4eSSteven Lee     /* INTCIO */
27831aecd4eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&a->intc[1]), errp)) {
27931aecd4eSSteven Lee         return;
28031aecd4eSSteven Lee     }
28131aecd4eSSteven Lee 
28231aecd4eSSteven Lee     aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->intc[1]), 0,
28331aecd4eSSteven Lee                     sc->memmap[ASPEED_DEV_INTCIO]);
28431aecd4eSSteven Lee 
28531aecd4eSSteven Lee     /* irq source orgates -> INTC */
28631aecd4eSSteven Lee     for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[0])->num_inpins; i++) {
28731aecd4eSSteven Lee         qdev_connect_gpio_out(DEVICE(&a->intc[0].orgates[i]), 0,
28831aecd4eSSteven Lee                               qdev_get_gpio_in(DEVICE(&a->intc[0]), i));
28931aecd4eSSteven Lee     }
29031aecd4eSSteven Lee     for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[0])->num_outpins; i++) {
29131aecd4eSSteven Lee         assert(i < ARRAY_SIZE(ast2700_tsp_intcmap));
29231aecd4eSSteven Lee         sysbus_connect_irq(SYS_BUS_DEVICE(&a->intc[0]), i,
29331aecd4eSSteven Lee                            qdev_get_gpio_in(DEVICE(&a->armv7m),
29431aecd4eSSteven Lee                                             ast2700_tsp_intcmap[i].irq));
29531aecd4eSSteven Lee     }
29631aecd4eSSteven Lee     /* irq source orgates -> INTC */
29731aecd4eSSteven Lee     for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[1])->num_inpins; i++) {
29831aecd4eSSteven Lee         qdev_connect_gpio_out(DEVICE(&a->intc[1].orgates[i]), 0,
29931aecd4eSSteven Lee                               qdev_get_gpio_in(DEVICE(&a->intc[1]), i));
30031aecd4eSSteven Lee     }
30131aecd4eSSteven Lee     /* INTCIO -> INTC */
30231aecd4eSSteven Lee     for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[1])->num_outpins; i++) {
30331aecd4eSSteven Lee         sysbus_connect_irq(SYS_BUS_DEVICE(&a->intc[1]), i,
30431aecd4eSSteven Lee                         qdev_get_gpio_in(DEVICE(&a->intc[0].orgates[0]), i));
30531aecd4eSSteven Lee     }
30631aecd4eSSteven Lee     /* UART */
30731aecd4eSSteven Lee     if (!aspeed_soc_uart_realize(s, errp)) {
30831aecd4eSSteven Lee         return;
30931aecd4eSSteven Lee     }
31031aecd4eSSteven Lee 
31131aecd4eSSteven Lee     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->timerctrl),
31231aecd4eSSteven Lee                                   "aspeed.timerctrl",
31331aecd4eSSteven Lee                                   sc->memmap[ASPEED_DEV_TIMER1], 0x200);
31431aecd4eSSteven Lee     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&a->ipc[0]),
31531aecd4eSSteven Lee                                   "aspeed.ipc0",
31631aecd4eSSteven Lee                                   sc->memmap[ASPEED_DEV_IPC0], 0x1000);
31731aecd4eSSteven Lee     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&a->ipc[1]),
31831aecd4eSSteven Lee                                   "aspeed.ipc1",
31931aecd4eSSteven Lee                                   sc->memmap[ASPEED_DEV_IPC1], 0x1000);
32031aecd4eSSteven Lee     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&a->scuio),
32131aecd4eSSteven Lee                                   "aspeed.scuio",
32231aecd4eSSteven Lee                                   sc->memmap[ASPEED_DEV_SCUIO], 0x1000);
32331aecd4eSSteven Lee }
32431aecd4eSSteven Lee 
aspeed_soc_ast27x0a0tsp_class_init(ObjectClass * klass,void * data)32531aecd4eSSteven Lee static void aspeed_soc_ast27x0a0tsp_class_init(ObjectClass *klass, void *data)
32631aecd4eSSteven Lee {
32731aecd4eSSteven Lee     static const char * const valid_cpu_types[] = {
32831aecd4eSSteven Lee         ARM_CPU_TYPE_NAME("cortex-m4"), /* TODO cortex-m4f */
32931aecd4eSSteven Lee         NULL
33031aecd4eSSteven Lee     };
33131aecd4eSSteven Lee     DeviceClass *dc = DEVICE_CLASS(klass);
33231aecd4eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_CLASS(dc);
33331aecd4eSSteven Lee 
33431aecd4eSSteven Lee     /* Reason: The Aspeed SoC can only be instantiated from a board */
33531aecd4eSSteven Lee     dc->user_creatable = false;
33631aecd4eSSteven Lee     dc->realize = aspeed_soc_ast27x0tsp_realize;
33731aecd4eSSteven Lee 
33831aecd4eSSteven Lee     sc->valid_cpu_types = valid_cpu_types;
33931aecd4eSSteven Lee     sc->silicon_rev = AST2700_A0_SILICON_REV;
34031aecd4eSSteven Lee     sc->sram_size = AST2700_TSP_RAM_SIZE;
34131aecd4eSSteven Lee     sc->spis_num = 0;
34231aecd4eSSteven Lee     sc->ehcis_num = 0;
34331aecd4eSSteven Lee     sc->wdts_num = 0;
34431aecd4eSSteven Lee     sc->macs_num = 0;
34531aecd4eSSteven Lee     sc->uarts_num = 13;
34631aecd4eSSteven Lee     sc->uarts_base = ASPEED_DEV_UART0;
34731aecd4eSSteven Lee     sc->irqmap = aspeed_soc_ast27x0a0tsp_irqmap;
34831aecd4eSSteven Lee     sc->memmap = aspeed_soc_ast27x0tsp_memmap;
34931aecd4eSSteven Lee     sc->num_cpus = 1;
35031aecd4eSSteven Lee     sc->get_irq = aspeed_soc_ast27x0tsp_get_irq;
35131aecd4eSSteven Lee }
35231aecd4eSSteven Lee 
aspeed_soc_ast27x0a1tsp_class_init(ObjectClass * klass,void * data)353*c659ab97SSteven Lee static void aspeed_soc_ast27x0a1tsp_class_init(ObjectClass *klass, void *data)
354*c659ab97SSteven Lee {
355*c659ab97SSteven Lee     static const char * const valid_cpu_types[] = {
356*c659ab97SSteven Lee         ARM_CPU_TYPE_NAME("cortex-m4"), /* TODO cortex-m4f */
357*c659ab97SSteven Lee         NULL
358*c659ab97SSteven Lee     };
359*c659ab97SSteven Lee     DeviceClass *dc = DEVICE_CLASS(klass);
360*c659ab97SSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_CLASS(dc);
361*c659ab97SSteven Lee 
362*c659ab97SSteven Lee     /* Reason: The Aspeed SoC can only be instantiated from a board */
363*c659ab97SSteven Lee     dc->user_creatable = false;
364*c659ab97SSteven Lee     dc->realize = aspeed_soc_ast27x0tsp_realize;
365*c659ab97SSteven Lee 
366*c659ab97SSteven Lee     sc->valid_cpu_types = valid_cpu_types;
367*c659ab97SSteven Lee     sc->silicon_rev = AST2700_A1_SILICON_REV;
368*c659ab97SSteven Lee     sc->sram_size = AST2700_TSP_RAM_SIZE;
369*c659ab97SSteven Lee     sc->spis_num = 0;
370*c659ab97SSteven Lee     sc->ehcis_num = 0;
371*c659ab97SSteven Lee     sc->wdts_num = 0;
372*c659ab97SSteven Lee     sc->macs_num = 0;
373*c659ab97SSteven Lee     sc->uarts_num = 13;
374*c659ab97SSteven Lee     sc->uarts_base = ASPEED_DEV_UART0;
375*c659ab97SSteven Lee     sc->irqmap = aspeed_soc_ast27x0a1tsp_irqmap;
376*c659ab97SSteven Lee     sc->memmap = aspeed_soc_ast27x0tsp_memmap;
377*c659ab97SSteven Lee     sc->num_cpus = 1;
378*c659ab97SSteven Lee     sc->get_irq = aspeed_soc_ast27x0tsp_get_irq;
379*c659ab97SSteven Lee }
380*c659ab97SSteven Lee 
38131aecd4eSSteven Lee static const TypeInfo aspeed_soc_ast27x0tsp_types[] = {
38231aecd4eSSteven Lee     {
38331aecd4eSSteven Lee         .name           = TYPE_ASPEED27X0TSP_SOC,
38431aecd4eSSteven Lee         .parent         = TYPE_ASPEED_SOC,
38531aecd4eSSteven Lee         .instance_size  = sizeof(Aspeed27x0TSPSoCState),
38631aecd4eSSteven Lee         .abstract       = true,
38731aecd4eSSteven Lee     }, {
38831aecd4eSSteven Lee         .name           = "ast2700tsp-a0",
38931aecd4eSSteven Lee         .parent         = TYPE_ASPEED27X0TSP_SOC,
39031aecd4eSSteven Lee         .instance_init  = aspeed_soc_ast27x0a0tsp_init,
39131aecd4eSSteven Lee         .class_init     = aspeed_soc_ast27x0a0tsp_class_init,
392*c659ab97SSteven Lee     }, {
393*c659ab97SSteven Lee         .name           = "ast2700tsp-a1",
394*c659ab97SSteven Lee         .parent         = TYPE_ASPEED27X0TSP_SOC,
395*c659ab97SSteven Lee         .instance_init  = aspeed_soc_ast27x0a1tsp_init,
396*c659ab97SSteven Lee         .class_init     = aspeed_soc_ast27x0a1tsp_class_init,
39731aecd4eSSteven Lee     },
39831aecd4eSSteven Lee };
39931aecd4eSSteven Lee 
40031aecd4eSSteven Lee DEFINE_TYPES(aspeed_soc_ast27x0tsp_types)
401