xref: /openbmc/linux/drivers/tty/serial/imx.c (revision 09138ba68c1487a42c400485e999386a74911dbc)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0+
2ab4382d2SGreg Kroah-Hartman /*
3f890cef2SUwe Kleine-König  * Driver for Motorola/Freescale IMX serial ports
4ab4382d2SGreg Kroah-Hartman  *
5ab4382d2SGreg Kroah-Hartman  * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6ab4382d2SGreg Kroah-Hartman  *
7ab4382d2SGreg Kroah-Hartman  * Author: Sascha Hauer <sascha@saschahauer.de>
8ab4382d2SGreg Kroah-Hartman  * Copyright (C) 2004 Pengutronix
9ab4382d2SGreg Kroah-Hartman  */
10ab4382d2SGreg Kroah-Hartman 
11ab4382d2SGreg Kroah-Hartman #include <linux/module.h>
12ab4382d2SGreg Kroah-Hartman #include <linux/ioport.h>
13ab4382d2SGreg Kroah-Hartman #include <linux/init.h>
14ab4382d2SGreg Kroah-Hartman #include <linux/console.h>
15ab4382d2SGreg Kroah-Hartman #include <linux/sysrq.h>
16ab4382d2SGreg Kroah-Hartman #include <linux/platform_device.h>
17ab4382d2SGreg Kroah-Hartman #include <linux/tty.h>
18ab4382d2SGreg Kroah-Hartman #include <linux/tty_flip.h>
19ab4382d2SGreg Kroah-Hartman #include <linux/serial_core.h>
20ab4382d2SGreg Kroah-Hartman #include <linux/serial.h>
21ab4382d2SGreg Kroah-Hartman #include <linux/clk.h>
22ab4382d2SGreg Kroah-Hartman #include <linux/delay.h>
23bd78ecd6SAhmad Fatoum #include <linux/ktime.h>
24fcfed1beSAnson Huang #include <linux/pinctrl/consumer.h>
25ab4382d2SGreg Kroah-Hartman #include <linux/rational.h>
26ab4382d2SGreg Kroah-Hartman #include <linux/slab.h>
2722698aa2SShawn Guo #include <linux/of.h>
28e32a9f8fSSachin Kamat #include <linux/io.h>
29982ae337SEsben Haabendal #include <linux/iopoll.h>
30b4cdc8f6SHuang Shijie #include <linux/dma-mapping.h>
31ab4382d2SGreg Kroah-Hartman 
32ab4382d2SGreg Kroah-Hartman #include <asm/irq.h>
33c6547c2eSSascha Hauer #include <linux/dma/imx-dma.h>
34ab4382d2SGreg Kroah-Hartman 
3558362d5bSUwe Kleine-König #include "serial_mctrl_gpio.h"
3658362d5bSUwe Kleine-König 
37ab4382d2SGreg Kroah-Hartman /* Register definitions */
38ab4382d2SGreg Kroah-Hartman #define URXD0 0x0  /* Receiver Register */
39ab4382d2SGreg Kroah-Hartman #define URTX0 0x40 /* Transmitter Register */
40ab4382d2SGreg Kroah-Hartman #define UCR1  0x80 /* Control Register 1 */
41ab4382d2SGreg Kroah-Hartman #define UCR2  0x84 /* Control Register 2 */
42ab4382d2SGreg Kroah-Hartman #define UCR3  0x88 /* Control Register 3 */
43ab4382d2SGreg Kroah-Hartman #define UCR4  0x8c /* Control Register 4 */
44ab4382d2SGreg Kroah-Hartman #define UFCR  0x90 /* FIFO Control Register */
45ab4382d2SGreg Kroah-Hartman #define USR1  0x94 /* Status Register 1 */
46ab4382d2SGreg Kroah-Hartman #define USR2  0x98 /* Status Register 2 */
47ab4382d2SGreg Kroah-Hartman #define UESC  0x9c /* Escape Character Register */
48ab4382d2SGreg Kroah-Hartman #define UTIM  0xa0 /* Escape Timer Register */
49ab4382d2SGreg Kroah-Hartman #define UBIR  0xa4 /* BRM Incremental Register */
50ab4382d2SGreg Kroah-Hartman #define UBMR  0xa8 /* BRM Modulator Register */
51ab4382d2SGreg Kroah-Hartman #define UBRC  0xac /* Baud Rate Count Register */
52fe6b540aSShawn Guo #define IMX21_ONEMS 0xb0 /* One Millisecond register */
53fe6b540aSShawn Guo #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
54fe6b540aSShawn Guo #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
55ab4382d2SGreg Kroah-Hartman 
56ab4382d2SGreg Kroah-Hartman /* UART Control Register Bit Fields.*/
5755d8693aSJiada Wang #define URXD_DUMMY_READ (1<<16)
58ab4382d2SGreg Kroah-Hartman #define URXD_CHARRDY	(1<<15)
59ab4382d2SGreg Kroah-Hartman #define URXD_ERR	(1<<14)
60ab4382d2SGreg Kroah-Hartman #define URXD_OVRRUN	(1<<13)
61ab4382d2SGreg Kroah-Hartman #define URXD_FRMERR	(1<<12)
62ab4382d2SGreg Kroah-Hartman #define URXD_BRK	(1<<11)
63ab4382d2SGreg Kroah-Hartman #define URXD_PRERR	(1<<10)
6426c47412SDirk Behme #define URXD_RX_DATA	(0xFF<<0)
6525985edcSLucas De Marchi #define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
66ab4382d2SGreg Kroah-Hartman #define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
67ab4382d2SGreg Kroah-Hartman #define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
68ab4382d2SGreg Kroah-Hartman #define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
69b4cdc8f6SHuang Shijie #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
70ab4382d2SGreg Kroah-Hartman #define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
71302e8dccSUwe Kleine-König #define UCR1_RXDMAEN	(1<<8)	/* Recv ready DMA enable */
72ab4382d2SGreg Kroah-Hartman #define UCR1_IREN	(1<<7)	/* Infrared interface enable */
73ab4382d2SGreg Kroah-Hartman #define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
74ab4382d2SGreg Kroah-Hartman #define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
75ab4382d2SGreg Kroah-Hartman #define UCR1_SNDBRK	(1<<4)	/* Send break */
76302e8dccSUwe Kleine-König #define UCR1_TXDMAEN	(1<<3)	/* Transmitter ready DMA enable */
77fe6b540aSShawn Guo #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
78b4cdc8f6SHuang Shijie #define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
79ab4382d2SGreg Kroah-Hartman #define UCR1_DOZE	(1<<1)	/* Doze */
80ab4382d2SGreg Kroah-Hartman #define UCR1_UARTEN	(1<<0)	/* UART enabled */
81ab4382d2SGreg Kroah-Hartman #define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
82ab4382d2SGreg Kroah-Hartman #define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
83ab4382d2SGreg Kroah-Hartman #define UCR2_CTSC	(1<<13)	/* CTS pin control */
84ab4382d2SGreg Kroah-Hartman #define UCR2_CTS	(1<<12)	/* Clear to send */
85ab4382d2SGreg Kroah-Hartman #define UCR2_ESCEN	(1<<11)	/* Escape enable */
86ab4382d2SGreg Kroah-Hartman #define UCR2_PREN	(1<<8)	/* Parity enable */
87ab4382d2SGreg Kroah-Hartman #define UCR2_PROE	(1<<7)	/* Parity odd/even */
88ab4382d2SGreg Kroah-Hartman #define UCR2_STPB	(1<<6)	/* Stop */
89ab4382d2SGreg Kroah-Hartman #define UCR2_WS		(1<<5)	/* Word size */
90ab4382d2SGreg Kroah-Hartman #define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
9101f56abdSSaleem Abdulrasool #define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
92ab4382d2SGreg Kroah-Hartman #define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
93ab4382d2SGreg Kroah-Hartman #define UCR2_RXEN	(1<<1)	/* Receiver enabled */
94ab4382d2SGreg Kroah-Hartman #define UCR2_SRST	(1<<0)	/* SW reset */
95ab4382d2SGreg Kroah-Hartman #define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
96ab4382d2SGreg Kroah-Hartman #define UCR3_PARERREN	(1<<12) /* Parity enable */
97ab4382d2SGreg Kroah-Hartman #define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
98ab4382d2SGreg Kroah-Hartman #define UCR3_DSR	(1<<10) /* Data set ready */
99ab4382d2SGreg Kroah-Hartman #define UCR3_DCD	(1<<9)	/* Data carrier detect */
100ab4382d2SGreg Kroah-Hartman #define UCR3_RI		(1<<8)	/* Ring indicator */
101b38cb7d2SFabio Estevam #define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
102ab4382d2SGreg Kroah-Hartman #define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
103ab4382d2SGreg Kroah-Hartman #define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
104ab4382d2SGreg Kroah-Hartman #define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
10527e16501SUwe Kleine-König #define UCR3_DTRDEN	(1<<3)	/* Data Terminal Ready Delta Enable. */
106fe6b540aSShawn Guo #define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
107ab4382d2SGreg Kroah-Hartman #define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
108ab4382d2SGreg Kroah-Hartman #define UCR3_BPEN	(1<<0)	/* Preset registers enable */
109ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
110ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
111ab4382d2SGreg Kroah-Hartman #define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
112ab4382d2SGreg Kroah-Hartman #define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
113ab4382d2SGreg Kroah-Hartman #define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
114ab4382d2SGreg Kroah-Hartman #define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
115b4cdc8f6SHuang Shijie #define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
116ab4382d2SGreg Kroah-Hartman #define UCR4_IRSC	(1<<5)	/* IR special case */
117ab4382d2SGreg Kroah-Hartman #define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
118ab4382d2SGreg Kroah-Hartman #define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
119ab4382d2SGreg Kroah-Hartman #define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
120ab4382d2SGreg Kroah-Hartman #define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
121ab4382d2SGreg Kroah-Hartman #define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
122633c861cSStefan Eichenberger #define UFCR_RXTL_MASK	0x3F	/* Receiver trigger 6 bits wide */
1237be0670fSDirk Behme #define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
124ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
125ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
126ab4382d2SGreg Kroah-Hartman #define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
127ab4382d2SGreg Kroah-Hartman #define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
128ab4382d2SGreg Kroah-Hartman #define USR1_RTSS	(1<<14) /* RTS pin status */
129ab4382d2SGreg Kroah-Hartman #define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
130ab4382d2SGreg Kroah-Hartman #define USR1_RTSD	(1<<12) /* RTS delta */
131ab4382d2SGreg Kroah-Hartman #define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
132ab4382d2SGreg Kroah-Hartman #define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
133ab4382d2SGreg Kroah-Hartman #define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
13486a04ba6SLucas Stach #define USR1_AGTIM	(1<<8)	 /* Ageing timer interrupt flag */
13527e16501SUwe Kleine-König #define USR1_DTRD	(1<<7)	 /* DTR Delta */
136ab4382d2SGreg Kroah-Hartman #define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
137ab4382d2SGreg Kroah-Hartman #define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
138ab4382d2SGreg Kroah-Hartman #define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
139ab4382d2SGreg Kroah-Hartman #define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
140ab4382d2SGreg Kroah-Hartman #define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
141ab4382d2SGreg Kroah-Hartman #define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
142ab4382d2SGreg Kroah-Hartman #define USR2_IDLE	 (1<<12) /* Idle condition */
14390ebc483SUwe Kleine-König #define USR2_RIDELT	 (1<<10) /* Ring Interrupt Delta */
14490ebc483SUwe Kleine-König #define USR2_RIIN	 (1<<9)	 /* Ring Indicator Input */
145ab4382d2SGreg Kroah-Hartman #define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
146ab4382d2SGreg Kroah-Hartman #define USR2_WAKE	 (1<<7)	 /* Wake */
14790ebc483SUwe Kleine-König #define USR2_DCDIN	 (1<<5)	 /* Data Carrier Detect Input */
148ab4382d2SGreg Kroah-Hartman #define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
149ab4382d2SGreg Kroah-Hartman #define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
150ab4382d2SGreg Kroah-Hartman #define USR2_BRCD	 (1<<2)	 /* Break condition */
151ab4382d2SGreg Kroah-Hartman #define USR2_ORE	(1<<1)	 /* Overrun error */
152ab4382d2SGreg Kroah-Hartman #define USR2_RDR	(1<<0)	 /* Recv data ready */
153ab4382d2SGreg Kroah-Hartman #define UTS_FRCPERR	(1<<13) /* Force parity error */
154ab4382d2SGreg Kroah-Hartman #define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
155ab4382d2SGreg Kroah-Hartman #define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
156ab4382d2SGreg Kroah-Hartman #define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
157ab4382d2SGreg Kroah-Hartman #define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
158ab4382d2SGreg Kroah-Hartman #define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
159ab4382d2SGreg Kroah-Hartman #define UTS_SOFTRST	 (1<<0)	 /* Software reset */
160ab4382d2SGreg Kroah-Hartman 
161ab4382d2SGreg Kroah-Hartman /* We've been assigned a range on the "Low-density serial ports" major */
162ab4382d2SGreg Kroah-Hartman #define SERIAL_IMX_MAJOR	207
163ab4382d2SGreg Kroah-Hartman #define MINOR_START		16
164ab4382d2SGreg Kroah-Hartman #define DEV_NAME		"ttymxc"
165ab4382d2SGreg Kroah-Hartman 
166ab4382d2SGreg Kroah-Hartman /*
167ab4382d2SGreg Kroah-Hartman  * This determines how often we check the modem status signals
168ab4382d2SGreg Kroah-Hartman  * for any change.  They generally aren't connected to an IRQ
169ab4382d2SGreg Kroah-Hartman  * so we have to poll them.  We also check immediately before
170ab4382d2SGreg Kroah-Hartman  * filling the TX fifo incase CTS has been dropped.
171ab4382d2SGreg Kroah-Hartman  */
172ab4382d2SGreg Kroah-Hartman #define MCTRL_TIMEOUT	(250*HZ/1000)
173ab4382d2SGreg Kroah-Hartman 
174ab4382d2SGreg Kroah-Hartman #define DRIVER_NAME "IMX-uart"
175ab4382d2SGreg Kroah-Hartman 
176ab4382d2SGreg Kroah-Hartman #define UART_NR 8
177ab4382d2SGreg Kroah-Hartman 
178f95661b2SUwe Kleine-König /* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
179fe6b540aSShawn Guo enum imx_uart_type {
180fe6b540aSShawn Guo 	IMX1_UART,
181fe6b540aSShawn Guo 	IMX21_UART,
1821c06bde6SMartyn Welch 	IMX53_UART,
183a496e628SHuang Shijie 	IMX6Q_UART,
184fe6b540aSShawn Guo };
185fe6b540aSShawn Guo 
186fe6b540aSShawn Guo /* device type dependent stuff */
187fe6b540aSShawn Guo struct imx_uart_data {
188fe6b540aSShawn Guo 	unsigned uts_reg;
189fe6b540aSShawn Guo 	enum imx_uart_type devtype;
190fe6b540aSShawn Guo };
191fe6b540aSShawn Guo 
192cb1a6092SUwe Kleine-König enum imx_tx_state {
193cb1a6092SUwe Kleine-König 	OFF,
194cb1a6092SUwe Kleine-König 	WAIT_AFTER_RTS,
195cb1a6092SUwe Kleine-König 	SEND,
196cb1a6092SUwe Kleine-König 	WAIT_AFTER_SEND,
197cb1a6092SUwe Kleine-König };
198cb1a6092SUwe Kleine-König 
199ab4382d2SGreg Kroah-Hartman struct imx_port {
200ab4382d2SGreg Kroah-Hartman 	struct uart_port	port;
201ab4382d2SGreg Kroah-Hartman 	struct timer_list	timer;
202ab4382d2SGreg Kroah-Hartman 	unsigned int		old_status;
203ab4382d2SGreg Kroah-Hartman 	unsigned int		have_rtscts:1;
2047b7e8e8eSFabio Estevam 	unsigned int		have_rtsgpio:1;
20520ff2fe6SHuang Shijie 	unsigned int		dte_mode:1;
2065a08a487SGeorge Hilliard 	unsigned int		inverted_tx:1;
2075a08a487SGeorge Hilliard 	unsigned int		inverted_rx:1;
2083a9465faSSascha Hauer 	struct clk		*clk_ipg;
2093a9465faSSascha Hauer 	struct clk		*clk_per;
2107d0b066fSUwe Kleine-König 	const struct imx_uart_data *devdata;
211b4cdc8f6SHuang Shijie 
21258362d5bSUwe Kleine-König 	struct mctrl_gpios *gpios;
21358362d5bSUwe Kleine-König 
214496a4471SSergey Organov 	/* counter to stop 0xff flood */
215496a4471SSergey Organov 	int idle_counter;
216496a4471SSergey Organov 
217b4cdc8f6SHuang Shijie 	/* DMA fields */
218b4cdc8f6SHuang Shijie 	unsigned int		dma_is_enabled:1;
219b4cdc8f6SHuang Shijie 	unsigned int		dma_is_rxing:1;
220b4cdc8f6SHuang Shijie 	unsigned int		dma_is_txing:1;
221b4cdc8f6SHuang Shijie 	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
222b4cdc8f6SHuang Shijie 	struct scatterlist	rx_sgl, tx_sgl[2];
223b4cdc8f6SHuang Shijie 	void			*rx_buf;
2249d297239SNandor Han 	struct circ_buf		rx_ring;
225db0a196bSFabien Lahoudere 	unsigned int		rx_buf_size;
226db0a196bSFabien Lahoudere 	unsigned int		rx_period_length;
2279d297239SNandor Han 	unsigned int		rx_periods;
2289d297239SNandor Han 	dma_cookie_t		rx_cookie;
2297cb92fd2SHuang Shijie 	unsigned int		tx_bytes;
230b4cdc8f6SHuang Shijie 	unsigned int		dma_tx_nents;
23190bb6bd3SShenwei Wang 	unsigned int            saved_reg[10];
232c868cbb7SEduardo Valentin 	bool			context_saved;
233cb1a6092SUwe Kleine-König 
234cb1a6092SUwe Kleine-König 	enum imx_tx_state	tx_state;
235bd78ecd6SAhmad Fatoum 	struct hrtimer		trigger_start_tx;
236bd78ecd6SAhmad Fatoum 	struct hrtimer		trigger_stop_tx;
237ab4382d2SGreg Kroah-Hartman };
238ab4382d2SGreg Kroah-Hartman 
2390ad5a814SDirk Behme struct imx_port_ucrs {
2400ad5a814SDirk Behme 	unsigned int	ucr1;
2410ad5a814SDirk Behme 	unsigned int	ucr2;
2420ad5a814SDirk Behme 	unsigned int	ucr3;
2430ad5a814SDirk Behme };
2440ad5a814SDirk Behme 
245fe6b540aSShawn Guo static struct imx_uart_data imx_uart_devdata[] = {
246fe6b540aSShawn Guo 	[IMX1_UART] = {
247fe6b540aSShawn Guo 		.uts_reg = IMX1_UTS,
248fe6b540aSShawn Guo 		.devtype = IMX1_UART,
249fe6b540aSShawn Guo 	},
250fe6b540aSShawn Guo 	[IMX21_UART] = {
251fe6b540aSShawn Guo 		.uts_reg = IMX21_UTS,
252fe6b540aSShawn Guo 		.devtype = IMX21_UART,
253fe6b540aSShawn Guo 	},
2541c06bde6SMartyn Welch 	[IMX53_UART] = {
2551c06bde6SMartyn Welch 		.uts_reg = IMX21_UTS,
2561c06bde6SMartyn Welch 		.devtype = IMX53_UART,
2571c06bde6SMartyn Welch 	},
258a496e628SHuang Shijie 	[IMX6Q_UART] = {
259a496e628SHuang Shijie 		.uts_reg = IMX21_UTS,
260a496e628SHuang Shijie 		.devtype = IMX6Q_UART,
261a496e628SHuang Shijie 	},
262fe6b540aSShawn Guo };
263fe6b540aSShawn Guo 
264ad3d4fdcSSanjeev Sharma static const struct of_device_id imx_uart_dt_ids[] = {
265a496e628SHuang Shijie 	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
2661c06bde6SMartyn Welch 	{ .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
26722698aa2SShawn Guo 	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
26822698aa2SShawn Guo 	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
26922698aa2SShawn Guo 	{ /* sentinel */ }
27022698aa2SShawn Guo };
27122698aa2SShawn Guo MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
27222698aa2SShawn Guo 
imx_uart_writel(struct imx_port * sport,u32 val,u32 offset)273f2d9fbb6SSergey Organov static inline void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
27427c84426SUwe Kleine-König {
27527c84426SUwe Kleine-König 	writel(val, sport->port.membase + offset);
27627c84426SUwe Kleine-König }
27727c84426SUwe Kleine-König 
imx_uart_readl(struct imx_port * sport,u32 offset)278f2d9fbb6SSergey Organov static inline u32 imx_uart_readl(struct imx_port *sport, u32 offset)
27927c84426SUwe Kleine-König {
28027c84426SUwe Kleine-König 	return readl(sport->port.membase + offset);
28127c84426SUwe Kleine-König }
28227c84426SUwe Kleine-König 
imx_uart_uts_reg(struct imx_port * sport)2839d1a50a2SUwe Kleine-König static inline unsigned imx_uart_uts_reg(struct imx_port *sport)
284fe6b540aSShawn Guo {
285fe6b540aSShawn Guo 	return sport->devdata->uts_reg;
286fe6b540aSShawn Guo }
287fe6b540aSShawn Guo 
imx_uart_is_imx1(struct imx_port * sport)2889d1a50a2SUwe Kleine-König static inline int imx_uart_is_imx1(struct imx_port *sport)
289fe6b540aSShawn Guo {
290fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX1_UART;
291fe6b540aSShawn Guo }
292fe6b540aSShawn Guo 
293ab4382d2SGreg Kroah-Hartman /*
29444a75411Sfabio.estevam@freescale.com  * Save and restore functions for UCR1, UCR2 and UCR3 registers
29544a75411Sfabio.estevam@freescale.com  */
2960db4f9b9SFugang Duan #if IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE)
imx_uart_ucrs_save(struct imx_port * sport,struct imx_port_ucrs * ucr)2979d1a50a2SUwe Kleine-König static void imx_uart_ucrs_save(struct imx_port *sport,
29844a75411Sfabio.estevam@freescale.com 			       struct imx_port_ucrs *ucr)
29944a75411Sfabio.estevam@freescale.com {
30044a75411Sfabio.estevam@freescale.com 	/* save control registers */
30127c84426SUwe Kleine-König 	ucr->ucr1 = imx_uart_readl(sport, UCR1);
30227c84426SUwe Kleine-König 	ucr->ucr2 = imx_uart_readl(sport, UCR2);
30327c84426SUwe Kleine-König 	ucr->ucr3 = imx_uart_readl(sport, UCR3);
30444a75411Sfabio.estevam@freescale.com }
30544a75411Sfabio.estevam@freescale.com 
imx_uart_ucrs_restore(struct imx_port * sport,struct imx_port_ucrs * ucr)3069d1a50a2SUwe Kleine-König static void imx_uart_ucrs_restore(struct imx_port *sport,
30744a75411Sfabio.estevam@freescale.com 				  struct imx_port_ucrs *ucr)
30844a75411Sfabio.estevam@freescale.com {
30944a75411Sfabio.estevam@freescale.com 	/* restore control registers */
31027c84426SUwe Kleine-König 	imx_uart_writel(sport, ucr->ucr1, UCR1);
31127c84426SUwe Kleine-König 	imx_uart_writel(sport, ucr->ucr2, UCR2);
31227c84426SUwe Kleine-König 	imx_uart_writel(sport, ucr->ucr3, UCR3);
31344a75411Sfabio.estevam@freescale.com }
314e8bfa760SFabio Estevam #endif
31544a75411Sfabio.estevam@freescale.com 
3164e828c3eSSergey Organov /* called with port.lock taken and irqs caller dependent */
imx_uart_rts_active(struct imx_port * sport,u32 * ucr2)3179d1a50a2SUwe Kleine-König static void imx_uart_rts_active(struct imx_port *sport, u32 *ucr2)
31858362d5bSUwe Kleine-König {
319bc2be239SFabio Estevam 	*ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
32058362d5bSUwe Kleine-König 
3217c7f9bc9SLukas Wunner 	mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS);
32258362d5bSUwe Kleine-König }
32358362d5bSUwe Kleine-König 
3244e828c3eSSergey Organov /* called with port.lock taken and irqs caller dependent */
imx_uart_rts_inactive(struct imx_port * sport,u32 * ucr2)3259d1a50a2SUwe Kleine-König static void imx_uart_rts_inactive(struct imx_port *sport, u32 *ucr2)
32658362d5bSUwe Kleine-König {
327bc2be239SFabio Estevam 	*ucr2 &= ~UCR2_CTSC;
328bc2be239SFabio Estevam 	*ucr2 |= UCR2_CTS;
32958362d5bSUwe Kleine-König 
3307c7f9bc9SLukas Wunner 	mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS);
33158362d5bSUwe Kleine-König }
33258362d5bSUwe Kleine-König 
start_hrtimer_ms(struct hrtimer * hrt,unsigned long msec)333bd78ecd6SAhmad Fatoum static void start_hrtimer_ms(struct hrtimer *hrt, unsigned long msec)
334bd78ecd6SAhmad Fatoum {
335f751ae1cSJiri Slaby        hrtimer_start(hrt, ms_to_ktime(msec), HRTIMER_MODE_REL);
336bd78ecd6SAhmad Fatoum }
337bd78ecd6SAhmad Fatoum 
3386aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
imx_uart_soft_reset(struct imx_port * sport)339d45fb2e4SSergey Organov static void imx_uart_soft_reset(struct imx_port *sport)
340d45fb2e4SSergey Organov {
341d45fb2e4SSergey Organov 	int i = 10;
342d45fb2e4SSergey Organov 	u32 ucr2, ubir, ubmr, uts;
343d45fb2e4SSergey Organov 
344d45fb2e4SSergey Organov 	/*
345d45fb2e4SSergey Organov 	 * According to the Reference Manual description of the UART SRST bit:
346d45fb2e4SSergey Organov 	 *
347d45fb2e4SSergey Organov 	 * "Reset the transmit and receive state machines,
348d45fb2e4SSergey Organov 	 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
349d45fb2e4SSergey Organov 	 * and UTS[6-3]".
350d45fb2e4SSergey Organov 	 *
351d45fb2e4SSergey Organov 	 * We don't need to restore the old values from USR1, USR2, URXD and
352d45fb2e4SSergey Organov 	 * UTXD. UBRC is read only, so only save/restore the other three
353d45fb2e4SSergey Organov 	 * registers.
354d45fb2e4SSergey Organov 	 */
355d45fb2e4SSergey Organov 	ubir = imx_uart_readl(sport, UBIR);
356d45fb2e4SSergey Organov 	ubmr = imx_uart_readl(sport, UBMR);
357d45fb2e4SSergey Organov 	uts = imx_uart_readl(sport, IMX21_UTS);
358d45fb2e4SSergey Organov 
359d45fb2e4SSergey Organov 	ucr2 = imx_uart_readl(sport, UCR2);
360d45fb2e4SSergey Organov 	imx_uart_writel(sport, ucr2 & ~UCR2_SRST, UCR2);
361d45fb2e4SSergey Organov 
362d45fb2e4SSergey Organov 	while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
363d45fb2e4SSergey Organov 		udelay(1);
364d45fb2e4SSergey Organov 
365d45fb2e4SSergey Organov 	/* Restore the registers */
366d45fb2e4SSergey Organov 	imx_uart_writel(sport, ubir, UBIR);
367d45fb2e4SSergey Organov 	imx_uart_writel(sport, ubmr, UBMR);
368d45fb2e4SSergey Organov 	imx_uart_writel(sport, uts, IMX21_UTS);
369496a4471SSergey Organov 
370496a4471SSergey Organov 	sport->idle_counter = 0;
371d45fb2e4SSergey Organov }
372d45fb2e4SSergey Organov 
imx_uart_disable_loopback_rs485(struct imx_port * sport)373639949a7SMartin Fuzzey static void imx_uart_disable_loopback_rs485(struct imx_port *sport)
374639949a7SMartin Fuzzey {
375639949a7SMartin Fuzzey 	unsigned int uts;
376639949a7SMartin Fuzzey 
377639949a7SMartin Fuzzey 	/* See SER_RS485_ENABLED/UTS_LOOP comment in imx_uart_probe() */
378639949a7SMartin Fuzzey 	uts = imx_uart_readl(sport, imx_uart_uts_reg(sport));
379639949a7SMartin Fuzzey 	uts &= ~UTS_LOOP;
380639949a7SMartin Fuzzey 	imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
381639949a7SMartin Fuzzey }
382639949a7SMartin Fuzzey 
383d45fb2e4SSergey Organov /* called with port.lock taken and irqs off */
imx_uart_start_rx(struct uart_port * port)3849d1a50a2SUwe Kleine-König static void imx_uart_start_rx(struct uart_port *port)
38576821e22SUwe Kleine-König {
38676821e22SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
38776821e22SUwe Kleine-König 	unsigned int ucr1, ucr2;
38876821e22SUwe Kleine-König 
38976821e22SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
39076821e22SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
39176821e22SUwe Kleine-König 
39276821e22SUwe Kleine-König 	ucr2 |= UCR2_RXEN;
39376821e22SUwe Kleine-König 
39476821e22SUwe Kleine-König 	if (sport->dma_is_enabled) {
39576821e22SUwe Kleine-König 		ucr1 |= UCR1_RXDMAEN | UCR1_ATDMAEN;
39676821e22SUwe Kleine-König 	} else {
39776821e22SUwe Kleine-König 		ucr1 |= UCR1_RRDYEN;
39881ca8e82SUwe Kleine-König 		ucr2 |= UCR2_ATEN;
39976821e22SUwe Kleine-König 	}
40076821e22SUwe Kleine-König 
40176821e22SUwe Kleine-König 	/* Write UCR2 first as it includes RXEN */
40276821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
40376821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
404639949a7SMartin Fuzzey 	imx_uart_disable_loopback_rs485(sport);
40576821e22SUwe Kleine-König }
40676821e22SUwe Kleine-König 
40776821e22SUwe Kleine-König /* called with port.lock taken and irqs off */
imx_uart_stop_tx(struct uart_port * port)4089d1a50a2SUwe Kleine-König static void imx_uart_stop_tx(struct uart_port *port)
409ab4382d2SGreg Kroah-Hartman {
410ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
411cb1a6092SUwe Kleine-König 	u32 ucr1, ucr4, usr2;
412cb1a6092SUwe Kleine-König 
413cb1a6092SUwe Kleine-König 	if (sport->tx_state == OFF)
414cb1a6092SUwe Kleine-König 		return;
415ab4382d2SGreg Kroah-Hartman 
4169ce4f8f3SGreg Kroah-Hartman 	/*
4179ce4f8f3SGreg Kroah-Hartman 	 * We are maybe in the SMP context, so if the DMA TX thread is running
4189ce4f8f3SGreg Kroah-Hartman 	 * on other cpu, we have to wait for it to finish.
4199ce4f8f3SGreg Kroah-Hartman 	 */
420686351f3SUwe Kleine-König 	if (sport->dma_is_txing)
4219ce4f8f3SGreg Kroah-Hartman 		return;
422b4cdc8f6SHuang Shijie 
4234444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
424c514a6f8SSergey Organov 	imx_uart_writel(sport, ucr1 & ~UCR1_TRDYEN, UCR1);
42517b8f2a3SUwe Kleine-König 
426763cd687SPaul Geurts 	ucr4 = imx_uart_readl(sport, UCR4);
427cb1a6092SUwe Kleine-König 	usr2 = imx_uart_readl(sport, USR2);
428763cd687SPaul Geurts 	if ((!(usr2 & USR2_TXDC)) && (ucr4 & UCR4_TCEN)) {
429cb1a6092SUwe Kleine-König 		/* The shifter is still busy, so retry once TC triggers */
430cb1a6092SUwe Kleine-König 		return;
431cb1a6092SUwe Kleine-König 	}
432cb1a6092SUwe Kleine-König 
433cb1a6092SUwe Kleine-König 	ucr4 &= ~UCR4_TCEN;
434cb1a6092SUwe Kleine-König 	imx_uart_writel(sport, ucr4, UCR4);
435cb1a6092SUwe Kleine-König 
436cb1a6092SUwe Kleine-König 	/* in rs485 mode disable transmitter */
437cb1a6092SUwe Kleine-König 	if (port->rs485.flags & SER_RS485_ENABLED) {
438cb1a6092SUwe Kleine-König 		if (sport->tx_state == SEND) {
439cb1a6092SUwe Kleine-König 			sport->tx_state = WAIT_AFTER_SEND;
440582e9a24SHarald Seiler 
441582e9a24SHarald Seiler 			if (port->rs485.delay_rts_after_send > 0) {
442bd78ecd6SAhmad Fatoum 				start_hrtimer_ms(&sport->trigger_stop_tx,
443bd78ecd6SAhmad Fatoum 					 port->rs485.delay_rts_after_send);
444bd78ecd6SAhmad Fatoum 				return;
445cb1a6092SUwe Kleine-König 			}
446cb1a6092SUwe Kleine-König 
447582e9a24SHarald Seiler 			/* continue without any delay */
448582e9a24SHarald Seiler 		}
449582e9a24SHarald Seiler 
450cb1a6092SUwe Kleine-König 		if (sport->tx_state == WAIT_AFTER_RTS ||
451bd78ecd6SAhmad Fatoum 		    sport->tx_state == WAIT_AFTER_SEND) {
452cb1a6092SUwe Kleine-König 			u32 ucr2;
453cb1a6092SUwe Kleine-König 
454bd78ecd6SAhmad Fatoum 			hrtimer_try_to_cancel(&sport->trigger_start_tx);
455cb1a6092SUwe Kleine-König 
456cb1a6092SUwe Kleine-König 			ucr2 = imx_uart_readl(sport, UCR2);
45717b8f2a3SUwe Kleine-König 			if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
4589d1a50a2SUwe Kleine-König 				imx_uart_rts_active(sport, &ucr2);
4591a613626SFabio Estevam 			else
4609d1a50a2SUwe Kleine-König 				imx_uart_rts_inactive(sport, &ucr2);
4614444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr2, UCR2);
46217b8f2a3SUwe Kleine-König 
463ca530cfaSChristoph Niedermaier 			if (!port->rs485_rx_during_tx_gpio)
4649d1a50a2SUwe Kleine-König 				imx_uart_start_rx(port);
46576821e22SUwe Kleine-König 
466cb1a6092SUwe Kleine-König 			sport->tx_state = OFF;
467cb1a6092SUwe Kleine-König 		}
468cb1a6092SUwe Kleine-König 	} else {
469cb1a6092SUwe Kleine-König 		sport->tx_state = OFF;
47017b8f2a3SUwe Kleine-König 	}
471ab4382d2SGreg Kroah-Hartman }
472ab4382d2SGreg Kroah-Hartman 
imx_uart_stop_rx_with_loopback_ctrl(struct uart_port * port,bool loopback)47324b5eff4SRickard x Andersson static void imx_uart_stop_rx_with_loopback_ctrl(struct uart_port *port, bool loopback)
474ab4382d2SGreg Kroah-Hartman {
475ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
47679d0224fSMarek Vasut 	u32 ucr1, ucr2, ucr4, uts;
477ab4382d2SGreg Kroah-Hartman 
4784444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
47976821e22SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
480028e0838SFugang Duan 	ucr4 = imx_uart_readl(sport, UCR4);
48176821e22SUwe Kleine-König 
48276821e22SUwe Kleine-König 	if (sport->dma_is_enabled) {
48376821e22SUwe Kleine-König 		ucr1 &= ~(UCR1_RXDMAEN | UCR1_ATDMAEN);
48476821e22SUwe Kleine-König 	} else {
48576821e22SUwe Kleine-König 		ucr1 &= ~UCR1_RRDYEN;
48681ca8e82SUwe Kleine-König 		ucr2 &= ~UCR2_ATEN;
487028e0838SFugang Duan 		ucr4 &= ~UCR4_OREN;
48876821e22SUwe Kleine-König 	}
48976821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
490028e0838SFugang Duan 	imx_uart_writel(sport, ucr4, UCR4);
49176821e22SUwe Kleine-König 
49279d0224fSMarek Vasut 	/* See SER_RS485_ENABLED/UTS_LOOP comment in imx_uart_probe() */
49379d0224fSMarek Vasut 	if (port->rs485.flags & SER_RS485_ENABLED &&
49479d0224fSMarek Vasut 	    port->rs485.flags & SER_RS485_RTS_ON_SEND &&
49524b5eff4SRickard x Andersson 	    sport->have_rtscts && !sport->have_rtsgpio && loopback) {
49679d0224fSMarek Vasut 		uts = imx_uart_readl(sport, imx_uart_uts_reg(sport));
49779d0224fSMarek Vasut 		uts |= UTS_LOOP;
49879d0224fSMarek Vasut 		imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
49979d0224fSMarek Vasut 		ucr2 |= UCR2_RXEN;
50079d0224fSMarek Vasut 	} else {
50176821e22SUwe Kleine-König 		ucr2 &= ~UCR2_RXEN;
50279d0224fSMarek Vasut 	}
50379d0224fSMarek Vasut 
50476821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
505ab4382d2SGreg Kroah-Hartman }
506ab4382d2SGreg Kroah-Hartman 
5076aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
imx_uart_stop_rx(struct uart_port * port)50824b5eff4SRickard x Andersson static void imx_uart_stop_rx(struct uart_port *port)
50924b5eff4SRickard x Andersson {
51024b5eff4SRickard x Andersson 	/*
51124b5eff4SRickard x Andersson 	 * Stop RX and enable loopback in order to make sure RS485 bus
51224b5eff4SRickard x Andersson 	 * is not blocked. Se comment in imx_uart_probe().
51324b5eff4SRickard x Andersson 	 */
51424b5eff4SRickard x Andersson 	imx_uart_stop_rx_with_loopback_ctrl(port, true);
51524b5eff4SRickard x Andersson }
51624b5eff4SRickard x Andersson 
51724b5eff4SRickard x Andersson /* called with port.lock taken and irqs off */
imx_uart_enable_ms(struct uart_port * port)5189d1a50a2SUwe Kleine-König static void imx_uart_enable_ms(struct uart_port *port)
519ab4382d2SGreg Kroah-Hartman {
520ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
521ab4382d2SGreg Kroah-Hartman 
522ab4382d2SGreg Kroah-Hartman 	mod_timer(&sport->timer, jiffies);
52358362d5bSUwe Kleine-König 
52458362d5bSUwe Kleine-König 	mctrl_gpio_enable_ms(sport->gpios);
525ab4382d2SGreg Kroah-Hartman }
526ab4382d2SGreg Kroah-Hartman 
5279d1a50a2SUwe Kleine-König static void imx_uart_dma_tx(struct imx_port *sport);
5286aed2a88SUwe Kleine-König 
5296aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
imx_uart_transmit_buffer(struct imx_port * sport)5309d1a50a2SUwe Kleine-König static inline void imx_uart_transmit_buffer(struct imx_port *sport)
531ab4382d2SGreg Kroah-Hartman {
532ab4382d2SGreg Kroah-Hartman 	struct circ_buf *xmit = &sport->port.state->xmit;
533ab4382d2SGreg Kroah-Hartman 
5345e42e9a3SPeter Hurley 	if (sport->port.x_char) {
5355e42e9a3SPeter Hurley 		/* Send next char */
53627c84426SUwe Kleine-König 		imx_uart_writel(sport, sport->port.x_char, URTX0);
5377e2fb5aaSJiada Wang 		sport->port.icount.tx++;
5387e2fb5aaSJiada Wang 		sport->port.x_char = 0;
5395e42e9a3SPeter Hurley 		return;
5405e42e9a3SPeter Hurley 	}
5415e42e9a3SPeter Hurley 
5425e42e9a3SPeter Hurley 	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
5439d1a50a2SUwe Kleine-König 		imx_uart_stop_tx(&sport->port);
5445e42e9a3SPeter Hurley 		return;
5455e42e9a3SPeter Hurley 	}
5465e42e9a3SPeter Hurley 
54791a1a909SJiada Wang 	if (sport->dma_is_enabled) {
5484444dcf1SUwe Kleine-König 		u32 ucr1;
54991a1a909SJiada Wang 		/*
55091a1a909SJiada Wang 		 * We've just sent a X-char Ensure the TX DMA is enabled
55191a1a909SJiada Wang 		 * and the TX IRQ is disabled.
55291a1a909SJiada Wang 		 **/
5534444dcf1SUwe Kleine-König 		ucr1 = imx_uart_readl(sport, UCR1);
554c514a6f8SSergey Organov 		ucr1 &= ~UCR1_TRDYEN;
55591a1a909SJiada Wang 		if (sport->dma_is_txing) {
5564444dcf1SUwe Kleine-König 			ucr1 |= UCR1_TXDMAEN;
5574444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr1, UCR1);
55891a1a909SJiada Wang 		} else {
5594444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr1, UCR1);
5609d1a50a2SUwe Kleine-König 			imx_uart_dma_tx(sport);
56191a1a909SJiada Wang 		}
56291a1a909SJiada Wang 
5635aabd3b0SIan Jamison 		return;
5640c549223SUwe Kleine-König 	}
5655aabd3b0SIan Jamison 
5665aabd3b0SIan Jamison 	while (!uart_circ_empty(xmit) &&
5679d1a50a2SUwe Kleine-König 	       !(imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)) {
568ab4382d2SGreg Kroah-Hartman 		/* send xmit->buf[xmit->tail]
569ab4382d2SGreg Kroah-Hartman 		 * out the port here */
57027c84426SUwe Kleine-König 		imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
57126e8f1d9SIlpo Järvinen 		uart_xmit_advance(&sport->port, 1);
572ab4382d2SGreg Kroah-Hartman 	}
573ab4382d2SGreg Kroah-Hartman 
574ab4382d2SGreg Kroah-Hartman 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
575ab4382d2SGreg Kroah-Hartman 		uart_write_wakeup(&sport->port);
576ab4382d2SGreg Kroah-Hartman 
577ab4382d2SGreg Kroah-Hartman 	if (uart_circ_empty(xmit))
5789d1a50a2SUwe Kleine-König 		imx_uart_stop_tx(&sport->port);
579ab4382d2SGreg Kroah-Hartman }
580ab4382d2SGreg Kroah-Hartman 
imx_uart_dma_tx_callback(void * data)5819d1a50a2SUwe Kleine-König static void imx_uart_dma_tx_callback(void *data)
582b4cdc8f6SHuang Shijie {
583b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
584b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->tx_sgl[0];
585b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
586b4cdc8f6SHuang Shijie 	unsigned long flags;
5874444dcf1SUwe Kleine-König 	u32 ucr1;
588b4cdc8f6SHuang Shijie 
58942f752b3SDirk Behme 	spin_lock_irqsave(&sport->port.lock, flags);
59042f752b3SDirk Behme 
591b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
592b4cdc8f6SHuang Shijie 
5934444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
5944444dcf1SUwe Kleine-König 	ucr1 &= ~UCR1_TXDMAEN;
5954444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
596a2c718ceSDirk Behme 
59726e8f1d9SIlpo Järvinen 	uart_xmit_advance(&sport->port, sport->tx_bytes);
59842f752b3SDirk Behme 
59942f752b3SDirk Behme 	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
60042f752b3SDirk Behme 
601b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 0;
602b4cdc8f6SHuang Shijie 
603d64b8607SJiada Wang 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
604b4cdc8f6SHuang Shijie 		uart_write_wakeup(&sport->port);
6059ce4f8f3SGreg Kroah-Hartman 
6060bbc9b81SJiada Wang 	if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
6079d1a50a2SUwe Kleine-König 		imx_uart_dma_tx(sport);
60818665414SUwe Kleine-König 	else if (sport->port.rs485.flags & SER_RS485_ENABLED) {
60918665414SUwe Kleine-König 		u32 ucr4 = imx_uart_readl(sport, UCR4);
61018665414SUwe Kleine-König 		ucr4 |= UCR4_TCEN;
61118665414SUwe Kleine-König 		imx_uart_writel(sport, ucr4, UCR4);
61218665414SUwe Kleine-König 	}
61364432a85SUwe Kleine-König 
6140bbc9b81SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
615b4cdc8f6SHuang Shijie }
616b4cdc8f6SHuang Shijie 
6176aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
imx_uart_dma_tx(struct imx_port * sport)6189d1a50a2SUwe Kleine-König static void imx_uart_dma_tx(struct imx_port *sport)
619b4cdc8f6SHuang Shijie {
620b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
621b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = sport->tx_sgl;
622b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
623b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_tx;
624b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
62518665414SUwe Kleine-König 	u32 ucr1, ucr4;
626b4cdc8f6SHuang Shijie 	int ret;
627b4cdc8f6SHuang Shijie 
62842f752b3SDirk Behme 	if (sport->dma_is_txing)
629b4cdc8f6SHuang Shijie 		return;
630b4cdc8f6SHuang Shijie 
63118665414SUwe Kleine-König 	ucr4 = imx_uart_readl(sport, UCR4);
63218665414SUwe Kleine-König 	ucr4 &= ~UCR4_TCEN;
63318665414SUwe Kleine-König 	imx_uart_writel(sport, ucr4, UCR4);
63418665414SUwe Kleine-König 
635b4cdc8f6SHuang Shijie 	sport->tx_bytes = uart_circ_chars_pending(xmit);
636b4cdc8f6SHuang Shijie 
637f7670783SFugang Duan 	if (xmit->tail < xmit->head || xmit->head == 0) {
6387942f857SDirk Behme 		sport->dma_tx_nents = 1;
6397942f857SDirk Behme 		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
6407942f857SDirk Behme 	} else {
641b4cdc8f6SHuang Shijie 		sport->dma_tx_nents = 2;
642b4cdc8f6SHuang Shijie 		sg_init_table(sgl, 2);
643b4cdc8f6SHuang Shijie 		sg_set_buf(sgl, xmit->buf + xmit->tail,
644b4cdc8f6SHuang Shijie 				UART_XMIT_SIZE - xmit->tail);
645b4cdc8f6SHuang Shijie 		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
646b4cdc8f6SHuang Shijie 	}
647b4cdc8f6SHuang Shijie 
648b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
649b4cdc8f6SHuang Shijie 	if (ret == 0) {
650b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for TX.\n");
651b4cdc8f6SHuang Shijie 		return;
652b4cdc8f6SHuang Shijie 	}
653596fd8dfSPeng Fan 	desc = dmaengine_prep_slave_sg(chan, sgl, ret,
654b4cdc8f6SHuang Shijie 					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
655b4cdc8f6SHuang Shijie 	if (!desc) {
65624649821SDirk Behme 		dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
65724649821SDirk Behme 			     DMA_TO_DEVICE);
658b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
659b4cdc8f6SHuang Shijie 		return;
660b4cdc8f6SHuang Shijie 	}
6619d1a50a2SUwe Kleine-König 	desc->callback = imx_uart_dma_tx_callback;
662b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
663b4cdc8f6SHuang Shijie 
664b4cdc8f6SHuang Shijie 	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
665b4cdc8f6SHuang Shijie 			uart_circ_chars_pending(xmit));
666a2c718ceSDirk Behme 
6674444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
6684444dcf1SUwe Kleine-König 	ucr1 |= UCR1_TXDMAEN;
6694444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
670a2c718ceSDirk Behme 
671b4cdc8f6SHuang Shijie 	/* fire it */
672b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 1;
673b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
674b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
675b4cdc8f6SHuang Shijie 	return;
676b4cdc8f6SHuang Shijie }
677b4cdc8f6SHuang Shijie 
6786aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
imx_uart_start_tx(struct uart_port * port)6799d1a50a2SUwe Kleine-König static void imx_uart_start_tx(struct uart_port *port)
680ab4382d2SGreg Kroah-Hartman {
681ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
6824444dcf1SUwe Kleine-König 	u32 ucr1;
683ab4382d2SGreg Kroah-Hartman 
68448669b69SUwe Kleine-König 	if (!sport->port.x_char && uart_circ_empty(&port->state->xmit))
68548669b69SUwe Kleine-König 		return;
68648669b69SUwe Kleine-König 
687cb1a6092SUwe Kleine-König 	/*
688cb1a6092SUwe Kleine-König 	 * We cannot simply do nothing here if sport->tx_state == SEND already
689cb1a6092SUwe Kleine-König 	 * because UCR1_TXMPTYEN might already have been cleared in
690cb1a6092SUwe Kleine-König 	 * imx_uart_stop_tx(), but tx_state is still SEND.
691cb1a6092SUwe Kleine-König 	 */
6924444dcf1SUwe Kleine-König 
693cb1a6092SUwe Kleine-König 	if (port->rs485.flags & SER_RS485_ENABLED) {
694cb1a6092SUwe Kleine-König 		if (sport->tx_state == OFF) {
695cb1a6092SUwe Kleine-König 			u32 ucr2 = imx_uart_readl(sport, UCR2);
69617b8f2a3SUwe Kleine-König 			if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
6979d1a50a2SUwe Kleine-König 				imx_uart_rts_active(sport, &ucr2);
6981a613626SFabio Estevam 			else
6999d1a50a2SUwe Kleine-König 				imx_uart_rts_inactive(sport, &ucr2);
7004444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr2, UCR2);
70117b8f2a3SUwe Kleine-König 
70224b5eff4SRickard x Andersson 			/*
70324b5eff4SRickard x Andersson 			 * Since we are about to transmit we can not stop RX
70424b5eff4SRickard x Andersson 			 * with loopback enabled because that will make our
70524b5eff4SRickard x Andersson 			 * transmitted data being just looped to RX.
70624b5eff4SRickard x Andersson 			 */
707ca530cfaSChristoph Niedermaier 			if (!(port->rs485.flags & SER_RS485_RX_DURING_TX) &&
708ca530cfaSChristoph Niedermaier 			    !port->rs485_rx_during_tx_gpio)
70924b5eff4SRickard x Andersson 				imx_uart_stop_rx_with_loopback_ctrl(port, false);
71076821e22SUwe Kleine-König 
711cb1a6092SUwe Kleine-König 			sport->tx_state = WAIT_AFTER_RTS;
712582e9a24SHarald Seiler 
713582e9a24SHarald Seiler 			if (port->rs485.delay_rts_before_send > 0) {
714bd78ecd6SAhmad Fatoum 				start_hrtimer_ms(&sport->trigger_start_tx,
715bd78ecd6SAhmad Fatoum 					 port->rs485.delay_rts_before_send);
716bd78ecd6SAhmad Fatoum 				return;
717cb1a6092SUwe Kleine-König 			}
718cb1a6092SUwe Kleine-König 
719582e9a24SHarald Seiler 			/* continue without any delay */
720582e9a24SHarald Seiler 		}
721582e9a24SHarald Seiler 
722bd78ecd6SAhmad Fatoum 		if (sport->tx_state == WAIT_AFTER_SEND
723bd78ecd6SAhmad Fatoum 		    || sport->tx_state == WAIT_AFTER_RTS) {
724cb1a6092SUwe Kleine-König 
725bd78ecd6SAhmad Fatoum 			hrtimer_try_to_cancel(&sport->trigger_stop_tx);
726bd78ecd6SAhmad Fatoum 
72718665414SUwe Kleine-König 			/*
728cb1a6092SUwe Kleine-König 			 * Enable transmitter and shifter empty irq only if DMA
729cb1a6092SUwe Kleine-König 			 * is off.  In the DMA case this is done in the
730cb1a6092SUwe Kleine-König 			 * tx-callback.
73118665414SUwe Kleine-König 			 */
73218665414SUwe Kleine-König 			if (!sport->dma_is_enabled) {
73318665414SUwe Kleine-König 				u32 ucr4 = imx_uart_readl(sport, UCR4);
7344444dcf1SUwe Kleine-König 				ucr4 |= UCR4_TCEN;
7354444dcf1SUwe Kleine-König 				imx_uart_writel(sport, ucr4, UCR4);
73617b8f2a3SUwe Kleine-König 			}
737cb1a6092SUwe Kleine-König 
738cb1a6092SUwe Kleine-König 			sport->tx_state = SEND;
739cb1a6092SUwe Kleine-König 		}
740cb1a6092SUwe Kleine-König 	} else {
741cb1a6092SUwe Kleine-König 		sport->tx_state = SEND;
74218665414SUwe Kleine-König 	}
74317b8f2a3SUwe Kleine-König 
744b4cdc8f6SHuang Shijie 	if (!sport->dma_is_enabled) {
7454444dcf1SUwe Kleine-König 		ucr1 = imx_uart_readl(sport, UCR1);
746c514a6f8SSergey Organov 		imx_uart_writel(sport, ucr1 | UCR1_TRDYEN, UCR1);
747b4cdc8f6SHuang Shijie 	}
748ab4382d2SGreg Kroah-Hartman 
749b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
75091a1a909SJiada Wang 		if (sport->port.x_char) {
75191a1a909SJiada Wang 			/* We have X-char to send, so enable TX IRQ and
75291a1a909SJiada Wang 			 * disable TX DMA to let TX interrupt to send X-char */
7534444dcf1SUwe Kleine-König 			ucr1 = imx_uart_readl(sport, UCR1);
7544444dcf1SUwe Kleine-König 			ucr1 &= ~UCR1_TXDMAEN;
755c514a6f8SSergey Organov 			ucr1 |= UCR1_TRDYEN;
7564444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr1, UCR1);
75791a1a909SJiada Wang 			return;
75891a1a909SJiada Wang 		}
75991a1a909SJiada Wang 
7605e42e9a3SPeter Hurley 		if (!uart_circ_empty(&port->state->xmit) &&
7615e42e9a3SPeter Hurley 		    !uart_tx_stopped(port))
7629d1a50a2SUwe Kleine-König 			imx_uart_dma_tx(sport);
763b4cdc8f6SHuang Shijie 		return;
764b4cdc8f6SHuang Shijie 	}
765ab4382d2SGreg Kroah-Hartman }
766ab4382d2SGreg Kroah-Hartman 
__imx_uart_rtsint(int irq,void * dev_id)767101aa46bSUwe Kleine-König static irqreturn_t __imx_uart_rtsint(int irq, void *dev_id)
768ab4382d2SGreg Kroah-Hartman {
769ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
7704444dcf1SUwe Kleine-König 	u32 usr1;
771ab4382d2SGreg Kroah-Hartman 
77227c84426SUwe Kleine-König 	imx_uart_writel(sport, USR1_RTSD, USR1);
7734444dcf1SUwe Kleine-König 	usr1 = imx_uart_readl(sport, USR1) & USR1_RTSS;
774*c895d48cSMarek Vasut 	/*
775*c895d48cSMarek Vasut 	 * Update sport->old_status here, so any follow-up calls to
776*c895d48cSMarek Vasut 	 * imx_uart_mctrl_check() will be able to recognize that RTS
777*c895d48cSMarek Vasut 	 * state changed since last imx_uart_mctrl_check() call.
778*c895d48cSMarek Vasut 	 *
779*c895d48cSMarek Vasut 	 * In case RTS has been detected as asserted here and later on
780*c895d48cSMarek Vasut 	 * deasserted by the time imx_uart_mctrl_check() was called,
781*c895d48cSMarek Vasut 	 * imx_uart_mctrl_check() can detect the RTS state change and
782*c895d48cSMarek Vasut 	 * trigger uart_handle_cts_change() to unblock the port for
783*c895d48cSMarek Vasut 	 * further TX transfers.
784*c895d48cSMarek Vasut 	 */
785*c895d48cSMarek Vasut 	if (usr1 & USR1_RTSS)
786*c895d48cSMarek Vasut 		sport->old_status |= TIOCM_CTS;
787*c895d48cSMarek Vasut 	else
788*c895d48cSMarek Vasut 		sport->old_status &= ~TIOCM_CTS;
789968d6457SIlpo Järvinen 	uart_handle_cts_change(&sport->port, usr1);
790ab4382d2SGreg Kroah-Hartman 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
791ab4382d2SGreg Kroah-Hartman 
792ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
793ab4382d2SGreg Kroah-Hartman }
794ab4382d2SGreg Kroah-Hartman 
imx_uart_rtsint(int irq,void * dev_id)795101aa46bSUwe Kleine-König static irqreturn_t imx_uart_rtsint(int irq, void *dev_id)
796101aa46bSUwe Kleine-König {
797101aa46bSUwe Kleine-König 	struct imx_port *sport = dev_id;
798101aa46bSUwe Kleine-König 	irqreturn_t ret;
799101aa46bSUwe Kleine-König 
800101aa46bSUwe Kleine-König 	spin_lock(&sport->port.lock);
801101aa46bSUwe Kleine-König 
802101aa46bSUwe Kleine-König 	ret = __imx_uart_rtsint(irq, dev_id);
803101aa46bSUwe Kleine-König 
804101aa46bSUwe Kleine-König 	spin_unlock(&sport->port.lock);
805101aa46bSUwe Kleine-König 
806101aa46bSUwe Kleine-König 	return ret;
807101aa46bSUwe Kleine-König }
808101aa46bSUwe Kleine-König 
imx_uart_txint(int irq,void * dev_id)8099d1a50a2SUwe Kleine-König static irqreturn_t imx_uart_txint(int irq, void *dev_id)
810ab4382d2SGreg Kroah-Hartman {
811ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
812ab4382d2SGreg Kroah-Hartman 
813c974991dSjun qian 	spin_lock(&sport->port.lock);
8149d1a50a2SUwe Kleine-König 	imx_uart_transmit_buffer(sport);
815c974991dSjun qian 	spin_unlock(&sport->port.lock);
816ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
817ab4382d2SGreg Kroah-Hartman }
818ab4382d2SGreg Kroah-Hartman 
819496a4471SSergey Organov /* Check if hardware Rx flood is in progress, and issue soft reset to stop it.
820496a4471SSergey Organov  * This is to be called from Rx ISRs only when some bytes were actually
821496a4471SSergey Organov  * received.
822496a4471SSergey Organov  *
823496a4471SSergey Organov  * A way to reproduce the flood (checked on iMX6SX) is: open iMX UART at 9600
824496a4471SSergey Organov  * 8N1, and from external source send 0xf0 char at 115200 8N1. In about 90% of
825496a4471SSergey Organov  * cases this starts a flood of "receiving" of 0xff characters by the iMX6 UART
826496a4471SSergey Organov  * that is terminated by any activity on RxD line, or could be stopped by
827496a4471SSergey Organov  * issuing soft reset to the UART (just stop/start of RX does not help). Note
828496a4471SSergey Organov  * that what we do here is sending isolated start bit about 2.4 times shorter
829496a4471SSergey Organov  * than it is to be on UART configured baud rate.
830496a4471SSergey Organov  */
imx_uart_check_flood(struct imx_port * sport,u32 usr2)831496a4471SSergey Organov static void imx_uart_check_flood(struct imx_port *sport, u32 usr2)
832496a4471SSergey Organov {
833496a4471SSergey Organov 	/* To detect hardware 0xff flood we monitor RxD line between RX
834496a4471SSergey Organov 	 * interrupts to isolate "receiving" of char(s) with no activity
835496a4471SSergey Organov 	 * on RxD line, that'd never happen on actual data transfers.
836496a4471SSergey Organov 	 *
837496a4471SSergey Organov 	 * We use USR2_WAKE bit to check for activity on RxD line, but we have a
838496a4471SSergey Organov 	 * race here if we clear USR2_WAKE when receiving of a char is in
839496a4471SSergey Organov 	 * progress, so we might get RX interrupt later with USR2_WAKE bit
840496a4471SSergey Organov 	 * cleared. Note though that as we don't try to clear USR2_WAKE when we
841496a4471SSergey Organov 	 * detected no activity, this race may hide actual activity only once.
842496a4471SSergey Organov 	 *
843496a4471SSergey Organov 	 * Yet another case where receive interrupt may occur without RxD
844496a4471SSergey Organov 	 * activity is expiration of aging timer, so we consider this as well.
845496a4471SSergey Organov 	 *
846496a4471SSergey Organov 	 * We use 'idle_counter' to ensure that we got at least so many RX
847496a4471SSergey Organov 	 * interrupts without any detected activity on RxD line. 2 cases
848496a4471SSergey Organov 	 * described plus 1 to be on the safe side gives us a margin of 3,
849496a4471SSergey Organov 	 * below. In practice I was not able to produce a false positive to
850496a4471SSergey Organov 	 * induce soft reset at regular data transfers even using 1 as the
851496a4471SSergey Organov 	 * margin, so 3 is actually very strong.
852496a4471SSergey Organov 	 *
853496a4471SSergey Organov 	 * We count interrupts, not chars in 'idle-counter' for simplicity.
854496a4471SSergey Organov 	 */
855496a4471SSergey Organov 
856496a4471SSergey Organov 	if (usr2 & USR2_WAKE) {
857496a4471SSergey Organov 		imx_uart_writel(sport, USR2_WAKE, USR2);
858496a4471SSergey Organov 		sport->idle_counter = 0;
859496a4471SSergey Organov 	} else if (++sport->idle_counter > 3) {
860496a4471SSergey Organov 		dev_warn(sport->port.dev, "RX flood detected: soft reset.");
861496a4471SSergey Organov 		imx_uart_soft_reset(sport); /* also clears 'sport->idle_counter' */
862496a4471SSergey Organov 	}
863496a4471SSergey Organov }
864496a4471SSergey Organov 
__imx_uart_rxint(int irq,void * dev_id)865101aa46bSUwe Kleine-König static irqreturn_t __imx_uart_rxint(int irq, void *dev_id)
866ab4382d2SGreg Kroah-Hartman {
867ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
86892a19f9cSJiri Slaby 	struct tty_port *port = &sport->port.state->port;
8692af4b918SSergey Organov 	u32 usr2, rx;
8704444dcf1SUwe Kleine-König 
871496a4471SSergey Organov 	/* If we received something, check for 0xff flood */
87253701b6dSSergey Organov 	usr2 = imx_uart_readl(sport, USR2);
873496a4471SSergey Organov 	if (usr2 & USR2_RDR)
874496a4471SSergey Organov 		imx_uart_check_flood(sport, usr2);
875496a4471SSergey Organov 
87653701b6dSSergey Organov 	while ((rx = imx_uart_readl(sport, URXD0)) & URXD_CHARRDY) {
8772af4b918SSergey Organov 		unsigned int flg = TTY_NORMAL;
878ab4382d2SGreg Kroah-Hartman 		sport->port.icount.rx++;
879ab4382d2SGreg Kroah-Hartman 
88053701b6dSSergey Organov 		if (unlikely(rx & URXD_ERR)) {
88153701b6dSSergey Organov 			if (rx & URXD_BRK) {
88253701b6dSSergey Organov 				sport->port.icount.brk++;
883ab4382d2SGreg Kroah-Hartman 				if (uart_handle_break(&sport->port))
884ab4382d2SGreg Kroah-Hartman 					continue;
885ab4382d2SGreg Kroah-Hartman 			}
886019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
887ab4382d2SGreg Kroah-Hartman 				sport->port.icount.parity++;
888ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
889ab4382d2SGreg Kroah-Hartman 				sport->port.icount.frame++;
890ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
891ab4382d2SGreg Kroah-Hartman 				sport->port.icount.overrun++;
892ab4382d2SGreg Kroah-Hartman 
893fbf97170SSergey Organov 			if (rx & sport->port.ignore_status_mask)
894ab4382d2SGreg Kroah-Hartman 				continue;
895ab4382d2SGreg Kroah-Hartman 
8968d267fd9SEric Nelson 			rx &= (sport->port.read_status_mask | 0xFF);
897ab4382d2SGreg Kroah-Hartman 
898019dc9eaSHui Wang 			if (rx & URXD_BRK)
899019dc9eaSHui Wang 				flg = TTY_BREAK;
900019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
901ab4382d2SGreg Kroah-Hartman 				flg = TTY_PARITY;
902ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
903ab4382d2SGreg Kroah-Hartman 				flg = TTY_FRAME;
904ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
905ab4382d2SGreg Kroah-Hartman 				flg = TTY_OVERRUN;
906ab4382d2SGreg Kroah-Hartman 
907ab4382d2SGreg Kroah-Hartman 			sport->port.sysrq = 0;
908e1c6a7e5SSergey Organov 		} else if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx)) {
909e1c6a7e5SSergey Organov 			continue;
910ab4382d2SGreg Kroah-Hartman 		}
911ab4382d2SGreg Kroah-Hartman 
91255d8693aSJiada Wang 		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
913fbf97170SSergey Organov 			continue;
91455d8693aSJiada Wang 
9159b289932SManfred Schlaegl 		if (tty_insert_flip_char(port, rx, flg) == 0)
9169b289932SManfred Schlaegl 			sport->port.icount.buf_overrun++;
917ab4382d2SGreg Kroah-Hartman 	}
918ab4382d2SGreg Kroah-Hartman 
9192e124b4aSJiri Slaby 	tty_flip_buffer_push(port);
920101aa46bSUwe Kleine-König 
921ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
922ab4382d2SGreg Kroah-Hartman }
923ab4382d2SGreg Kroah-Hartman 
imx_uart_rxint(int irq,void * dev_id)924101aa46bSUwe Kleine-König static irqreturn_t imx_uart_rxint(int irq, void *dev_id)
925101aa46bSUwe Kleine-König {
926101aa46bSUwe Kleine-König 	struct imx_port *sport = dev_id;
927101aa46bSUwe Kleine-König 	irqreturn_t ret;
928101aa46bSUwe Kleine-König 
929101aa46bSUwe Kleine-König 	spin_lock(&sport->port.lock);
930101aa46bSUwe Kleine-König 
931101aa46bSUwe Kleine-König 	ret = __imx_uart_rxint(irq, dev_id);
932101aa46bSUwe Kleine-König 
933101aa46bSUwe Kleine-König 	spin_unlock(&sport->port.lock);
934101aa46bSUwe Kleine-König 
935101aa46bSUwe Kleine-König 	return ret;
936101aa46bSUwe Kleine-König }
937101aa46bSUwe Kleine-König 
9389d1a50a2SUwe Kleine-König static void imx_uart_clear_rx_errors(struct imx_port *sport);
939b4cdc8f6SHuang Shijie 
94066f95884SUwe Kleine-König /*
94166f95884SUwe Kleine-König  * We have a modem side uart, so the meanings of RTS and CTS are inverted.
94266f95884SUwe Kleine-König  */
imx_uart_get_hwmctrl(struct imx_port * sport)9439d1a50a2SUwe Kleine-König static unsigned int imx_uart_get_hwmctrl(struct imx_port *sport)
94466f95884SUwe Kleine-König {
94566f95884SUwe Kleine-König 	unsigned int tmp = TIOCM_DSR;
94627c84426SUwe Kleine-König 	unsigned usr1 = imx_uart_readl(sport, USR1);
94727c84426SUwe Kleine-König 	unsigned usr2 = imx_uart_readl(sport, USR2);
94866f95884SUwe Kleine-König 
94966f95884SUwe Kleine-König 	if (usr1 & USR1_RTSS)
95066f95884SUwe Kleine-König 		tmp |= TIOCM_CTS;
95166f95884SUwe Kleine-König 
95266f95884SUwe Kleine-König 	/* in DCE mode DCDIN is always 0 */
9534b75f800SSascha Hauer 	if (!(usr2 & USR2_DCDIN))
95466f95884SUwe Kleine-König 		tmp |= TIOCM_CAR;
95566f95884SUwe Kleine-König 
95666f95884SUwe Kleine-König 	if (sport->dte_mode)
95727c84426SUwe Kleine-König 		if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
95866f95884SUwe Kleine-König 			tmp |= TIOCM_RI;
95966f95884SUwe Kleine-König 
96066f95884SUwe Kleine-König 	return tmp;
96166f95884SUwe Kleine-König }
96266f95884SUwe Kleine-König 
96366f95884SUwe Kleine-König /*
96466f95884SUwe Kleine-König  * Handle any change of modem status signal since we were last called.
96566f95884SUwe Kleine-König  */
imx_uart_mctrl_check(struct imx_port * sport)9669d1a50a2SUwe Kleine-König static void imx_uart_mctrl_check(struct imx_port *sport)
96766f95884SUwe Kleine-König {
96866f95884SUwe Kleine-König 	unsigned int status, changed;
96966f95884SUwe Kleine-König 
9709d1a50a2SUwe Kleine-König 	status = imx_uart_get_hwmctrl(sport);
97166f95884SUwe Kleine-König 	changed = status ^ sport->old_status;
97266f95884SUwe Kleine-König 
97366f95884SUwe Kleine-König 	if (changed == 0)
97466f95884SUwe Kleine-König 		return;
97566f95884SUwe Kleine-König 
97666f95884SUwe Kleine-König 	sport->old_status = status;
97766f95884SUwe Kleine-König 
97866f95884SUwe Kleine-König 	if (changed & TIOCM_RI && status & TIOCM_RI)
97966f95884SUwe Kleine-König 		sport->port.icount.rng++;
98066f95884SUwe Kleine-König 	if (changed & TIOCM_DSR)
98166f95884SUwe Kleine-König 		sport->port.icount.dsr++;
98266f95884SUwe Kleine-König 	if (changed & TIOCM_CAR)
98366f95884SUwe Kleine-König 		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
98466f95884SUwe Kleine-König 	if (changed & TIOCM_CTS)
98566f95884SUwe Kleine-König 		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
98666f95884SUwe Kleine-König 
98766f95884SUwe Kleine-König 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
98866f95884SUwe Kleine-König }
98966f95884SUwe Kleine-König 
imx_uart_int(int irq,void * dev_id)9909d1a50a2SUwe Kleine-König static irqreturn_t imx_uart_int(int irq, void *dev_id)
991ab4382d2SGreg Kroah-Hartman {
992ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
99343776896SUwe Kleine-König 	unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
9944d845a62SUwe Kleine-König 	irqreturn_t ret = IRQ_NONE;
995ab4382d2SGreg Kroah-Hartman 
9969baedb7bSJohan Hovold 	spin_lock(&sport->port.lock);
997101aa46bSUwe Kleine-König 
99827c84426SUwe Kleine-König 	usr1 = imx_uart_readl(sport, USR1);
99927c84426SUwe Kleine-König 	usr2 = imx_uart_readl(sport, USR2);
100027c84426SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
100127c84426SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
100227c84426SUwe Kleine-König 	ucr3 = imx_uart_readl(sport, UCR3);
100327c84426SUwe Kleine-König 	ucr4 = imx_uart_readl(sport, UCR4);
1004ab4382d2SGreg Kroah-Hartman 
100543776896SUwe Kleine-König 	/*
100643776896SUwe Kleine-König 	 * Even if a condition is true that can trigger an irq only handle it if
100743776896SUwe Kleine-König 	 * the respective irq source is enabled. This prevents some undesired
100843776896SUwe Kleine-König 	 * actions, for example if a character that sits in the RX FIFO and that
100943776896SUwe Kleine-König 	 * should be fetched via DMA is tried to be fetched using PIO. Or the
101043776896SUwe Kleine-König 	 * receiver is currently off and so reading from URXD0 results in an
101143776896SUwe Kleine-König 	 * exception. So just mask the (raw) status bits for disabled irqs.
101243776896SUwe Kleine-König 	 */
101343776896SUwe Kleine-König 	if ((ucr1 & UCR1_RRDYEN) == 0)
101443776896SUwe Kleine-König 		usr1 &= ~USR1_RRDY;
101543776896SUwe Kleine-König 	if ((ucr2 & UCR2_ATEN) == 0)
101643776896SUwe Kleine-König 		usr1 &= ~USR1_AGTIM;
1017c514a6f8SSergey Organov 	if ((ucr1 & UCR1_TRDYEN) == 0)
101843776896SUwe Kleine-König 		usr1 &= ~USR1_TRDY;
101943776896SUwe Kleine-König 	if ((ucr4 & UCR4_TCEN) == 0)
102043776896SUwe Kleine-König 		usr2 &= ~USR2_TXDC;
102143776896SUwe Kleine-König 	if ((ucr3 & UCR3_DTRDEN) == 0)
102243776896SUwe Kleine-König 		usr1 &= ~USR1_DTRD;
102343776896SUwe Kleine-König 	if ((ucr1 & UCR1_RTSDEN) == 0)
102443776896SUwe Kleine-König 		usr1 &= ~USR1_RTSD;
102543776896SUwe Kleine-König 	if ((ucr3 & UCR3_AWAKEN) == 0)
102643776896SUwe Kleine-König 		usr1 &= ~USR1_AWAKE;
102743776896SUwe Kleine-König 	if ((ucr4 & UCR4_OREN) == 0)
102843776896SUwe Kleine-König 		usr2 &= ~USR2_ORE;
102943776896SUwe Kleine-König 
103043776896SUwe Kleine-König 	if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
1031d1d996afSMatthias Schiffer 		imx_uart_writel(sport, USR1_AGTIM, USR1);
1032d1d996afSMatthias Schiffer 
1033101aa46bSUwe Kleine-König 		__imx_uart_rxint(irq, dev_id);
10344d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
1035b4cdc8f6SHuang Shijie 	}
1036ab4382d2SGreg Kroah-Hartman 
103743776896SUwe Kleine-König 	if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
1038101aa46bSUwe Kleine-König 		imx_uart_transmit_buffer(sport);
10394d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
10404d845a62SUwe Kleine-König 	}
1041ab4382d2SGreg Kroah-Hartman 
10420399fd61SUwe Kleine-König 	if (usr1 & USR1_DTRD) {
104327c84426SUwe Kleine-König 		imx_uart_writel(sport, USR1_DTRD, USR1);
104427e16501SUwe Kleine-König 
10459d1a50a2SUwe Kleine-König 		imx_uart_mctrl_check(sport);
104627e16501SUwe Kleine-König 
104727e16501SUwe Kleine-König 		ret = IRQ_HANDLED;
104827e16501SUwe Kleine-König 	}
104927e16501SUwe Kleine-König 
10500399fd61SUwe Kleine-König 	if (usr1 & USR1_RTSD) {
1051101aa46bSUwe Kleine-König 		__imx_uart_rtsint(irq, dev_id);
10524d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
10534d845a62SUwe Kleine-König 	}
1054ab4382d2SGreg Kroah-Hartman 
10550399fd61SUwe Kleine-König 	if (usr1 & USR1_AWAKE) {
105627c84426SUwe Kleine-König 		imx_uart_writel(sport, USR1_AWAKE, USR1);
10574d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
10584d845a62SUwe Kleine-König 	}
1059db1a9b55SFabio Estevam 
10600399fd61SUwe Kleine-König 	if (usr2 & USR2_ORE) {
1061f1f836e4SAlexander Stein 		sport->port.icount.overrun++;
106227c84426SUwe Kleine-König 		imx_uart_writel(sport, USR2_ORE, USR2);
10634d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
1064f1f836e4SAlexander Stein 	}
1065f1f836e4SAlexander Stein 
10669baedb7bSJohan Hovold 	spin_unlock(&sport->port.lock);
1067101aa46bSUwe Kleine-König 
10684d845a62SUwe Kleine-König 	return ret;
1069ab4382d2SGreg Kroah-Hartman }
1070ab4382d2SGreg Kroah-Hartman 
1071ab4382d2SGreg Kroah-Hartman /*
1072ab4382d2SGreg Kroah-Hartman  * Return TIOCSER_TEMT when transmitter is not busy.
1073ab4382d2SGreg Kroah-Hartman  */
imx_uart_tx_empty(struct uart_port * port)10749d1a50a2SUwe Kleine-König static unsigned int imx_uart_tx_empty(struct uart_port *port)
1075ab4382d2SGreg Kroah-Hartman {
1076ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
10771ce43e58SHuang Shijie 	unsigned int ret;
1078ab4382d2SGreg Kroah-Hartman 
107927c84426SUwe Kleine-König 	ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
10801ce43e58SHuang Shijie 
10811ce43e58SHuang Shijie 	/* If the TX DMA is working, return 0. */
1082686351f3SUwe Kleine-König 	if (sport->dma_is_txing)
10831ce43e58SHuang Shijie 		ret = 0;
10841ce43e58SHuang Shijie 
10851ce43e58SHuang Shijie 	return ret;
1086ab4382d2SGreg Kroah-Hartman }
1087ab4382d2SGreg Kroah-Hartman 
10886aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
imx_uart_get_mctrl(struct uart_port * port)10899d1a50a2SUwe Kleine-König static unsigned int imx_uart_get_mctrl(struct uart_port *port)
109058362d5bSUwe Kleine-König {
109158362d5bSUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
10929d1a50a2SUwe Kleine-König 	unsigned int ret = imx_uart_get_hwmctrl(sport);
109358362d5bSUwe Kleine-König 
109458362d5bSUwe Kleine-König 	mctrl_gpio_get(sport->gpios, &ret);
109558362d5bSUwe Kleine-König 
109658362d5bSUwe Kleine-König 	return ret;
109758362d5bSUwe Kleine-König }
109858362d5bSUwe Kleine-König 
10996aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
imx_uart_set_mctrl(struct uart_port * port,unsigned int mctrl)11009d1a50a2SUwe Kleine-König static void imx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1101ab4382d2SGreg Kroah-Hartman {
1102ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
11034444dcf1SUwe Kleine-König 	u32 ucr3, uts;
1104ab4382d2SGreg Kroah-Hartman 
110517b8f2a3SUwe Kleine-König 	if (!(port->rs485.flags & SER_RS485_ENABLED)) {
11064444dcf1SUwe Kleine-König 		u32 ucr2;
11074444dcf1SUwe Kleine-König 
1108197540dcSSergey Organov 		/*
1109197540dcSSergey Organov 		 * Turn off autoRTS if RTS is lowered and restore autoRTS
1110197540dcSSergey Organov 		 * setting if RTS is raised.
1111197540dcSSergey Organov 		 */
11124444dcf1SUwe Kleine-König 		ucr2 = imx_uart_readl(sport, UCR2);
11134444dcf1SUwe Kleine-König 		ucr2 &= ~(UCR2_CTS | UCR2_CTSC);
1114197540dcSSergey Organov 		if (mctrl & TIOCM_RTS) {
1115197540dcSSergey Organov 			ucr2 |= UCR2_CTS;
1116197540dcSSergey Organov 			/*
1117197540dcSSergey Organov 			 * UCR2_IRTS is unset if and only if the port is
1118197540dcSSergey Organov 			 * configured for CRTSCTS, so we use inverted UCR2_IRTS
1119197540dcSSergey Organov 			 * to get the state to restore to.
1120197540dcSSergey Organov 			 */
1121197540dcSSergey Organov 			if (!(ucr2 & UCR2_IRTS))
1122197540dcSSergey Organov 				ucr2 |= UCR2_CTSC;
1123197540dcSSergey Organov 		}
11244444dcf1SUwe Kleine-König 		imx_uart_writel(sport, ucr2, UCR2);
112517b8f2a3SUwe Kleine-König 	}
11266b471a98SHuang Shijie 
11274444dcf1SUwe Kleine-König 	ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
112890ebc483SUwe Kleine-König 	if (!(mctrl & TIOCM_DTR))
11294444dcf1SUwe Kleine-König 		ucr3 |= UCR3_DSR;
11304444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr3, UCR3);
113190ebc483SUwe Kleine-König 
11329d1a50a2SUwe Kleine-König 	uts = imx_uart_readl(sport, imx_uart_uts_reg(sport)) & ~UTS_LOOP;
11336b471a98SHuang Shijie 	if (mctrl & TIOCM_LOOP)
11344444dcf1SUwe Kleine-König 		uts |= UTS_LOOP;
11359d1a50a2SUwe Kleine-König 	imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
113658362d5bSUwe Kleine-König 
113758362d5bSUwe Kleine-König 	mctrl_gpio_set(sport->gpios, mctrl);
1138ab4382d2SGreg Kroah-Hartman }
1139ab4382d2SGreg Kroah-Hartman 
1140ab4382d2SGreg Kroah-Hartman /*
1141ab4382d2SGreg Kroah-Hartman  * Interrupts always disabled.
1142ab4382d2SGreg Kroah-Hartman  */
imx_uart_break_ctl(struct uart_port * port,int break_state)11439d1a50a2SUwe Kleine-König static void imx_uart_break_ctl(struct uart_port *port, int break_state)
1144ab4382d2SGreg Kroah-Hartman {
1145ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
11464444dcf1SUwe Kleine-König 	unsigned long flags;
11474444dcf1SUwe Kleine-König 	u32 ucr1;
1148ab4382d2SGreg Kroah-Hartman 
1149ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
1150ab4382d2SGreg Kroah-Hartman 
11514444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
1152ab4382d2SGreg Kroah-Hartman 
1153ab4382d2SGreg Kroah-Hartman 	if (break_state != 0)
11544444dcf1SUwe Kleine-König 		ucr1 |= UCR1_SNDBRK;
1155ab4382d2SGreg Kroah-Hartman 
11564444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1157ab4382d2SGreg Kroah-Hartman 
1158ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1159ab4382d2SGreg Kroah-Hartman }
1160ab4382d2SGreg Kroah-Hartman 
1161cc568849SUwe Kleine-König /*
1162cc568849SUwe Kleine-König  * This is our per-port timeout handler, for checking the
1163cc568849SUwe Kleine-König  * modem status signals.
1164cc568849SUwe Kleine-König  */
imx_uart_timeout(struct timer_list * t)11659d1a50a2SUwe Kleine-König static void imx_uart_timeout(struct timer_list *t)
1166cc568849SUwe Kleine-König {
1167e99e88a9SKees Cook 	struct imx_port *sport = from_timer(sport, t, timer);
1168cc568849SUwe Kleine-König 	unsigned long flags;
1169cc568849SUwe Kleine-König 
1170cc568849SUwe Kleine-König 	if (sport->port.state) {
1171cc568849SUwe Kleine-König 		spin_lock_irqsave(&sport->port.lock, flags);
11729d1a50a2SUwe Kleine-König 		imx_uart_mctrl_check(sport);
1173cc568849SUwe Kleine-König 		spin_unlock_irqrestore(&sport->port.lock, flags);
1174cc568849SUwe Kleine-König 
1175cc568849SUwe Kleine-König 		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
1176cc568849SUwe Kleine-König 	}
1177cc568849SUwe Kleine-König }
1178cc568849SUwe Kleine-König 
1179b4cdc8f6SHuang Shijie /*
1180905c0decSLucas Stach  * There are two kinds of RX DMA interrupts(such as in the MX6Q):
1181b4cdc8f6SHuang Shijie  *   [1] the RX DMA buffer is full.
1182905c0decSLucas Stach  *   [2] the aging timer expires
1183b4cdc8f6SHuang Shijie  *
1184905c0decSLucas Stach  * Condition [2] is triggered when a character has been sitting in the FIFO
1185905c0decSLucas Stach  * for at least 8 byte durations.
1186b4cdc8f6SHuang Shijie  */
imx_uart_dma_rx_callback(void * data)11879d1a50a2SUwe Kleine-König static void imx_uart_dma_rx_callback(void *data)
1188b4cdc8f6SHuang Shijie {
1189b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
1190b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
1191b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
11927cb92fd2SHuang Shijie 	struct tty_port *port = &sport->port.state->port;
1193b4cdc8f6SHuang Shijie 	struct dma_tx_state state;
11949d297239SNandor Han 	struct circ_buf *rx_ring = &sport->rx_ring;
1195b4cdc8f6SHuang Shijie 	enum dma_status status;
11969d297239SNandor Han 	unsigned int w_bytes = 0;
11979d297239SNandor Han 	unsigned int r_bytes;
11989d297239SNandor Han 	unsigned int bd_size;
1199b4cdc8f6SHuang Shijie 
1200fb7f1bf8SRobin Gong 	status = dmaengine_tx_status(chan, sport->rx_cookie, &state);
1201392bceedSPhilipp Zabel 
12029d297239SNandor Han 	if (status == DMA_ERROR) {
1203496a4471SSergey Organov 		spin_lock(&sport->port.lock);
12049d1a50a2SUwe Kleine-König 		imx_uart_clear_rx_errors(sport);
1205496a4471SSergey Organov 		spin_unlock(&sport->port.lock);
12069d297239SNandor Han 		return;
12079d297239SNandor Han 	}
1208b4cdc8f6SHuang Shijie 
1209976b39cdSLucas Stach 	/*
12109d297239SNandor Han 	 * The state-residue variable represents the empty space
12119d297239SNandor Han 	 * relative to the entire buffer. Taking this in consideration
12129d297239SNandor Han 	 * the head is always calculated base on the buffer total
12139d297239SNandor Han 	 * length - DMA transaction residue. The UART script from the
12149d297239SNandor Han 	 * SDMA firmware will jump to the next buffer descriptor,
12159d297239SNandor Han 	 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
12169d297239SNandor Han 	 * Taking this in consideration the tail is always at the
12179d297239SNandor Han 	 * beginning of the buffer descriptor that contains the head.
1218976b39cdSLucas Stach 	 */
12199d297239SNandor Han 
12209d297239SNandor Han 	/* Calculate the head */
12219d297239SNandor Han 	rx_ring->head = sg_dma_len(sgl) - state.residue;
12229d297239SNandor Han 
12239d297239SNandor Han 	/* Calculate the tail. */
12249d297239SNandor Han 	bd_size = sg_dma_len(sgl) / sport->rx_periods;
12259d297239SNandor Han 	rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
12269d297239SNandor Han 
12279d297239SNandor Han 	if (rx_ring->head <= sg_dma_len(sgl) &&
12289d297239SNandor Han 	    rx_ring->head > rx_ring->tail) {
12299d297239SNandor Han 
12309d297239SNandor Han 		/* Move data from tail to head */
12319d297239SNandor Han 		r_bytes = rx_ring->head - rx_ring->tail;
12329d297239SNandor Han 
1233496a4471SSergey Organov 		/* If we received something, check for 0xff flood */
1234496a4471SSergey Organov 		spin_lock(&sport->port.lock);
1235496a4471SSergey Organov 		imx_uart_check_flood(sport, imx_uart_readl(sport, USR2));
1236496a4471SSergey Organov 		spin_unlock(&sport->port.lock);
1237496a4471SSergey Organov 
1238496a4471SSergey Organov 		if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
1239496a4471SSergey Organov 
12409d297239SNandor Han 			/* CPU claims ownership of RX DMA buffer */
12419d297239SNandor Han 			dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
12429d297239SNandor Han 					    DMA_FROM_DEVICE);
12439d297239SNandor Han 
12449d297239SNandor Han 			w_bytes = tty_insert_flip_string(port,
12459d297239SNandor Han 							 sport->rx_buf + rx_ring->tail, r_bytes);
12469d297239SNandor Han 
12479d297239SNandor Han 			/* UART retrieves ownership of RX DMA buffer */
12489d297239SNandor Han 			dma_sync_sg_for_device(sport->port.dev, sgl, 1,
12499d297239SNandor Han 					       DMA_FROM_DEVICE);
12509d297239SNandor Han 
12519d297239SNandor Han 			if (w_bytes != r_bytes)
12529d297239SNandor Han 				sport->port.icount.buf_overrun++;
12539d297239SNandor Han 
12549d297239SNandor Han 			sport->port.icount.rx += w_bytes;
1255496a4471SSergey Organov 		}
12569d297239SNandor Han 	} else	{
12579d297239SNandor Han 		WARN_ON(rx_ring->head > sg_dma_len(sgl));
12589d297239SNandor Han 		WARN_ON(rx_ring->head <= rx_ring->tail);
1259ee5e7c10SRobin Gong 	}
12609d297239SNandor Han 
12619d297239SNandor Han 	if (w_bytes) {
12629d297239SNandor Han 		tty_flip_buffer_push(port);
12639d297239SNandor Han 		dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
12649d297239SNandor Han 	}
12659d297239SNandor Han }
12669d297239SNandor Han 
imx_uart_start_rx_dma(struct imx_port * sport)12679d1a50a2SUwe Kleine-König static int imx_uart_start_rx_dma(struct imx_port *sport)
1268b4cdc8f6SHuang Shijie {
1269b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
1270b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
1271b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
1272b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
1273b4cdc8f6SHuang Shijie 	int ret;
1274b4cdc8f6SHuang Shijie 
12759d297239SNandor Han 	sport->rx_ring.head = 0;
12769d297239SNandor Han 	sport->rx_ring.tail = 0;
12779d297239SNandor Han 
1278db0a196bSFabien Lahoudere 	sg_init_one(sgl, sport->rx_buf, sport->rx_buf_size);
1279b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1280b4cdc8f6SHuang Shijie 	if (ret == 0) {
1281b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for RX.\n");
1282b4cdc8f6SHuang Shijie 		return -EINVAL;
1283b4cdc8f6SHuang Shijie 	}
12849d297239SNandor Han 
12859d297239SNandor Han 	desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
12869d297239SNandor Han 		sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
12879d297239SNandor Han 		DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
12889d297239SNandor Han 
1289b4cdc8f6SHuang Shijie 	if (!desc) {
129024649821SDirk Behme 		dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1291b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1292b4cdc8f6SHuang Shijie 		return -EINVAL;
1293b4cdc8f6SHuang Shijie 	}
12949d1a50a2SUwe Kleine-König 	desc->callback = imx_uart_dma_rx_callback;
1295b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
1296b4cdc8f6SHuang Shijie 
1297b4cdc8f6SHuang Shijie 	dev_dbg(dev, "RX: prepare for the DMA.\n");
12984139fd76SRomain Perier 	sport->dma_is_rxing = 1;
12999d297239SNandor Han 	sport->rx_cookie = dmaengine_submit(desc);
1300b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
1301b4cdc8f6SHuang Shijie 	return 0;
1302b4cdc8f6SHuang Shijie }
1303b4cdc8f6SHuang Shijie 
imx_uart_clear_rx_errors(struct imx_port * sport)13049d1a50a2SUwe Kleine-König static void imx_uart_clear_rx_errors(struct imx_port *sport)
130541d98b5dSNandor Han {
130645ca673eSTroy Kisky 	struct tty_port *port = &sport->port.state->port;
13074444dcf1SUwe Kleine-König 	u32 usr1, usr2;
130841d98b5dSNandor Han 
13094444dcf1SUwe Kleine-König 	usr1 = imx_uart_readl(sport, USR1);
13104444dcf1SUwe Kleine-König 	usr2 = imx_uart_readl(sport, USR2);
131141d98b5dSNandor Han 
13124444dcf1SUwe Kleine-König 	if (usr2 & USR2_BRCD) {
131341d98b5dSNandor Han 		sport->port.icount.brk++;
131427c84426SUwe Kleine-König 		imx_uart_writel(sport, USR2_BRCD, USR2);
131545ca673eSTroy Kisky 		uart_handle_break(&sport->port);
131645ca673eSTroy Kisky 		if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
131745ca673eSTroy Kisky 			sport->port.icount.buf_overrun++;
131845ca673eSTroy Kisky 		tty_flip_buffer_push(port);
131945ca673eSTroy Kisky 	} else {
13204444dcf1SUwe Kleine-König 		if (usr1 & USR1_FRAMERR) {
132141d98b5dSNandor Han 			sport->port.icount.frame++;
132227c84426SUwe Kleine-König 			imx_uart_writel(sport, USR1_FRAMERR, USR1);
13234444dcf1SUwe Kleine-König 		} else if (usr1 & USR1_PARITYERR) {
132441d98b5dSNandor Han 			sport->port.icount.parity++;
132527c84426SUwe Kleine-König 			imx_uart_writel(sport, USR1_PARITYERR, USR1);
132641d98b5dSNandor Han 		}
132745ca673eSTroy Kisky 	}
132841d98b5dSNandor Han 
13294444dcf1SUwe Kleine-König 	if (usr2 & USR2_ORE) {
133041d98b5dSNandor Han 		sport->port.icount.overrun++;
133127c84426SUwe Kleine-König 		imx_uart_writel(sport, USR2_ORE, USR2);
133241d98b5dSNandor Han 	}
133341d98b5dSNandor Han 
1334496a4471SSergey Organov 	sport->idle_counter = 0;
1335496a4471SSergey Organov 
133641d98b5dSNandor Han }
133741d98b5dSNandor Han 
1338b5f1844cSMatthias Schiffer #define TXTL_DEFAULT 8
13397a637784STomasz Moń #define RXTL_DEFAULT 8 /* 8 characters or aging timer */
1340184bd70bSLucas Stach #define TXTL_DMA 8 /* DMA burst setting */
1341184bd70bSLucas Stach #define RXTL_DMA 9 /* DMA burst setting */
1342cc32382dSLucas Stach 
imx_uart_setup_ufcr(struct imx_port * sport,unsigned char txwl,unsigned char rxwl)13439d1a50a2SUwe Kleine-König static void imx_uart_setup_ufcr(struct imx_port *sport,
1344cc32382dSLucas Stach 				unsigned char txwl, unsigned char rxwl)
1345cc32382dSLucas Stach {
1346cc32382dSLucas Stach 	unsigned int val;
1347cc32382dSLucas Stach 
1348cc32382dSLucas Stach 	/* set receiver / transmitter trigger level */
134927c84426SUwe Kleine-König 	val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1350cc32382dSLucas Stach 	val |= txwl << UFCR_TXTL_SHF | rxwl;
135127c84426SUwe Kleine-König 	imx_uart_writel(sport, val, UFCR);
1352cc32382dSLucas Stach }
1353cc32382dSLucas Stach 
imx_uart_dma_exit(struct imx_port * sport)1354b4cdc8f6SHuang Shijie static void imx_uart_dma_exit(struct imx_port *sport)
1355b4cdc8f6SHuang Shijie {
1356b4cdc8f6SHuang Shijie 	if (sport->dma_chan_rx) {
1357e5e89602SFabien Lahoudere 		dmaengine_terminate_sync(sport->dma_chan_rx);
1358b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_rx);
1359b4cdc8f6SHuang Shijie 		sport->dma_chan_rx = NULL;
13609d297239SNandor Han 		sport->rx_cookie = -EINVAL;
1361b4cdc8f6SHuang Shijie 		kfree(sport->rx_buf);
1362b4cdc8f6SHuang Shijie 		sport->rx_buf = NULL;
1363b4cdc8f6SHuang Shijie 	}
1364b4cdc8f6SHuang Shijie 
1365b4cdc8f6SHuang Shijie 	if (sport->dma_chan_tx) {
1366e5e89602SFabien Lahoudere 		dmaengine_terminate_sync(sport->dma_chan_tx);
1367b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_tx);
1368b4cdc8f6SHuang Shijie 		sport->dma_chan_tx = NULL;
1369b4cdc8f6SHuang Shijie 	}
1370b4cdc8f6SHuang Shijie }
1371b4cdc8f6SHuang Shijie 
imx_uart_dma_init(struct imx_port * sport)1372b4cdc8f6SHuang Shijie static int imx_uart_dma_init(struct imx_port *sport)
1373b4cdc8f6SHuang Shijie {
1374b09c74aeSHuang Shijie 	struct dma_slave_config slave_config = {};
1375b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
1376b4cdc8f6SHuang Shijie 	int ret;
1377b4cdc8f6SHuang Shijie 
1378b4cdc8f6SHuang Shijie 	/* Prepare for RX : */
1379b4cdc8f6SHuang Shijie 	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1380b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_rx) {
1381b4cdc8f6SHuang Shijie 		dev_dbg(dev, "cannot get the DMA channel.\n");
1382b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1383b4cdc8f6SHuang Shijie 		goto err;
1384b4cdc8f6SHuang Shijie 	}
1385b4cdc8f6SHuang Shijie 
1386b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_DEV_TO_MEM;
1387b4cdc8f6SHuang Shijie 	slave_config.src_addr = sport->port.mapbase + URXD0;
1388b4cdc8f6SHuang Shijie 	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1389184bd70bSLucas Stach 	/* one byte less than the watermark level to enable the aging timer */
1390184bd70bSLucas Stach 	slave_config.src_maxburst = RXTL_DMA - 1;
1391b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1392b4cdc8f6SHuang Shijie 	if (ret) {
1393b4cdc8f6SHuang Shijie 		dev_err(dev, "error in RX dma configuration.\n");
1394b4cdc8f6SHuang Shijie 		goto err;
1395b4cdc8f6SHuang Shijie 	}
1396b4cdc8f6SHuang Shijie 
1397db0a196bSFabien Lahoudere 	sport->rx_buf_size = sport->rx_period_length * sport->rx_periods;
1398db0a196bSFabien Lahoudere 	sport->rx_buf = kzalloc(sport->rx_buf_size, GFP_KERNEL);
1399b4cdc8f6SHuang Shijie 	if (!sport->rx_buf) {
1400b4cdc8f6SHuang Shijie 		ret = -ENOMEM;
1401b4cdc8f6SHuang Shijie 		goto err;
1402b4cdc8f6SHuang Shijie 	}
14039d297239SNandor Han 	sport->rx_ring.buf = sport->rx_buf;
1404b4cdc8f6SHuang Shijie 
1405b4cdc8f6SHuang Shijie 	/* Prepare for TX : */
1406b4cdc8f6SHuang Shijie 	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1407b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_tx) {
1408b4cdc8f6SHuang Shijie 		dev_err(dev, "cannot get the TX DMA channel!\n");
1409b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1410b4cdc8f6SHuang Shijie 		goto err;
1411b4cdc8f6SHuang Shijie 	}
1412b4cdc8f6SHuang Shijie 
1413b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_MEM_TO_DEV;
1414b4cdc8f6SHuang Shijie 	slave_config.dst_addr = sport->port.mapbase + URTX0;
1415b4cdc8f6SHuang Shijie 	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1416184bd70bSLucas Stach 	slave_config.dst_maxburst = TXTL_DMA;
1417b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1418b4cdc8f6SHuang Shijie 	if (ret) {
1419b4cdc8f6SHuang Shijie 		dev_err(dev, "error in TX dma configuration.");
1420b4cdc8f6SHuang Shijie 		goto err;
1421b4cdc8f6SHuang Shijie 	}
1422b4cdc8f6SHuang Shijie 
1423b4cdc8f6SHuang Shijie 	return 0;
1424b4cdc8f6SHuang Shijie err:
1425b4cdc8f6SHuang Shijie 	imx_uart_dma_exit(sport);
1426b4cdc8f6SHuang Shijie 	return ret;
1427b4cdc8f6SHuang Shijie }
1428b4cdc8f6SHuang Shijie 
imx_uart_enable_dma(struct imx_port * sport)14299d1a50a2SUwe Kleine-König static void imx_uart_enable_dma(struct imx_port *sport)
1430b4cdc8f6SHuang Shijie {
14314444dcf1SUwe Kleine-König 	u32 ucr1;
1432b4cdc8f6SHuang Shijie 
14339d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
143402b0abd3SUwe Kleine-König 
1435b4cdc8f6SHuang Shijie 	/* set UCR1 */
14364444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
14374444dcf1SUwe Kleine-König 	ucr1 |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
14384444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1439b4cdc8f6SHuang Shijie 
1440b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 1;
1441b4cdc8f6SHuang Shijie }
1442b4cdc8f6SHuang Shijie 
imx_uart_disable_dma(struct imx_port * sport)14439d1a50a2SUwe Kleine-König static void imx_uart_disable_dma(struct imx_port *sport)
1444b4cdc8f6SHuang Shijie {
1445676a31d8SSebastian Reichel 	u32 ucr1;
1446b4cdc8f6SHuang Shijie 
1447b4cdc8f6SHuang Shijie 	/* clear UCR1 */
14484444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
14494444dcf1SUwe Kleine-König 	ucr1 &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
14504444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1451b4cdc8f6SHuang Shijie 
14529d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1453184bd70bSLucas Stach 
1454b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 0;
1455b4cdc8f6SHuang Shijie }
1456b4cdc8f6SHuang Shijie 
1457ab4382d2SGreg Kroah-Hartman /* half the RX buffer size */
1458ab4382d2SGreg Kroah-Hartman #define CTSTL 16
1459ab4382d2SGreg Kroah-Hartman 
imx_uart_startup(struct uart_port * port)14609d1a50a2SUwe Kleine-König static int imx_uart_startup(struct uart_port *port)
1461ab4382d2SGreg Kroah-Hartman {
1462ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1463d45fb2e4SSergey Organov 	int retval;
14644444dcf1SUwe Kleine-König 	unsigned long flags;
14654238c00bSUwe Kleine-König 	int dma_is_inited = 0;
1466639949a7SMartin Fuzzey 	u32 ucr1, ucr2, ucr3, ucr4;
1467ab4382d2SGreg Kroah-Hartman 
146828eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_per);
146928eb4274SHuang Shijie 	if (retval)
1470cb0f0a5fSFabio Estevam 		return retval;
147128eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
14720c375501SHuang Shijie 	if (retval) {
14730c375501SHuang Shijie 		clk_disable_unprepare(sport->clk_per);
1474cb0f0a5fSFabio Estevam 		return retval;
14750c375501SHuang Shijie 	}
147628eb4274SHuang Shijie 
14779d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1478ab4382d2SGreg Kroah-Hartman 
1479ab4382d2SGreg Kroah-Hartman 	/* disable the DREN bit (Data Ready interrupt enable) before
1480ab4382d2SGreg Kroah-Hartman 	 * requesting IRQs
1481ab4382d2SGreg Kroah-Hartman 	 */
14824444dcf1SUwe Kleine-König 	ucr4 = imx_uart_readl(sport, UCR4);
1483ab4382d2SGreg Kroah-Hartman 
1484ab4382d2SGreg Kroah-Hartman 	/* set the trigger level for CTS */
14854444dcf1SUwe Kleine-König 	ucr4 &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
14864444dcf1SUwe Kleine-König 	ucr4 |= CTSTL << UCR4_CTSTL_SHF;
1487ab4382d2SGreg Kroah-Hartman 
14884444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr4 & ~UCR4_DREN, UCR4);
1489ab4382d2SGreg Kroah-Hartman 
14907e11577eSLucas Stach 	/* Can we enable the DMA support? */
14914238c00bSUwe Kleine-König 	if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
14924238c00bSUwe Kleine-König 		dma_is_inited = 1;
14937e11577eSLucas Stach 
149453794183SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
1495d45fb2e4SSergey Organov 
1496772f8991SHuang Shijie 	/* Reset fifo's and state machines */
1497d45fb2e4SSergey Organov 	imx_uart_soft_reset(sport);
1498ab4382d2SGreg Kroah-Hartman 
1499ab4382d2SGreg Kroah-Hartman 	/*
1500ab4382d2SGreg Kroah-Hartman 	 * Finally, clear and enable interrupts
1501ab4382d2SGreg Kroah-Hartman 	 */
150227c84426SUwe Kleine-König 	imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
150327c84426SUwe Kleine-König 	imx_uart_writel(sport, USR2_ORE, USR2);
1504ab4382d2SGreg Kroah-Hartman 
15054444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
15064444dcf1SUwe Kleine-König 	ucr1 |= UCR1_UARTEN;
15076376cd39SNandor Han 	if (sport->have_rtscts)
15084444dcf1SUwe Kleine-König 		ucr1 |= UCR1_RTSDEN;
1509ab4382d2SGreg Kroah-Hartman 
15104444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1511ab4382d2SGreg Kroah-Hartman 
15125a08a487SGeorge Hilliard 	ucr4 = imx_uart_readl(sport, UCR4) & ~(UCR4_OREN | UCR4_INVR);
15133ee82c6eSJohan Hovold 	if (!dma_is_inited)
15144444dcf1SUwe Kleine-König 		ucr4 |= UCR4_OREN;
15155a08a487SGeorge Hilliard 	if (sport->inverted_rx)
15165a08a487SGeorge Hilliard 		ucr4 |= UCR4_INVR;
15174444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr4, UCR4);
15186f026d6bSJiada Wang 
15195a08a487SGeorge Hilliard 	ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_INVT;
15205a08a487SGeorge Hilliard 	/*
15215a08a487SGeorge Hilliard 	 * configure tx polarity before enabling tx
15225a08a487SGeorge Hilliard 	 */
15235a08a487SGeorge Hilliard 	if (sport->inverted_tx)
15245a08a487SGeorge Hilliard 		ucr3 |= UCR3_INVT;
15255a08a487SGeorge Hilliard 
15265a08a487SGeorge Hilliard 	if (!imx_uart_is_imx1(sport)) {
15275a08a487SGeorge Hilliard 		ucr3 |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
15285a08a487SGeorge Hilliard 
15295a08a487SGeorge Hilliard 		if (sport->dte_mode)
15305a08a487SGeorge Hilliard 			/* disable broken interrupts */
15315a08a487SGeorge Hilliard 			ucr3 &= ~(UCR3_RI | UCR3_DCD);
15325a08a487SGeorge Hilliard 	}
15335a08a487SGeorge Hilliard 	imx_uart_writel(sport, ucr3, UCR3);
15345a08a487SGeorge Hilliard 
15354444dcf1SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
15364444dcf1SUwe Kleine-König 	ucr2 |= (UCR2_RXEN | UCR2_TXEN);
1537bff09b09SLucas Stach 	if (!sport->have_rtscts)
15384444dcf1SUwe Kleine-König 		ucr2 |= UCR2_IRTS;
153916804d68SUwe Kleine-König 	/*
154016804d68SUwe Kleine-König 	 * make sure the edge sensitive RTS-irq is disabled,
154116804d68SUwe Kleine-König 	 * we're using RTSD instead.
154216804d68SUwe Kleine-König 	 */
15439d1a50a2SUwe Kleine-König 	if (!imx_uart_is_imx1(sport))
15444444dcf1SUwe Kleine-König 		ucr2 &= ~UCR2_RTSEN;
15454444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
1546ab4382d2SGreg Kroah-Hartman 
1547ab4382d2SGreg Kroah-Hartman 	/*
1548ab4382d2SGreg Kroah-Hartman 	 * Enable modem status interrupts
1549ab4382d2SGreg Kroah-Hartman 	 */
15509d1a50a2SUwe Kleine-König 	imx_uart_enable_ms(&sport->port);
155118a42088SPeter Senna Tschudin 
155276821e22SUwe Kleine-König 	if (dma_is_inited) {
15539d1a50a2SUwe Kleine-König 		imx_uart_enable_dma(sport);
15549d1a50a2SUwe Kleine-König 		imx_uart_start_rx_dma(sport);
155576821e22SUwe Kleine-König 	} else {
155676821e22SUwe Kleine-König 		ucr1 = imx_uart_readl(sport, UCR1);
155776821e22SUwe Kleine-König 		ucr1 |= UCR1_RRDYEN;
155876821e22SUwe Kleine-König 		imx_uart_writel(sport, ucr1, UCR1);
155981ca8e82SUwe Kleine-König 
156081ca8e82SUwe Kleine-König 		ucr2 = imx_uart_readl(sport, UCR2);
156181ca8e82SUwe Kleine-König 		ucr2 |= UCR2_ATEN;
156281ca8e82SUwe Kleine-König 		imx_uart_writel(sport, ucr2, UCR2);
156376821e22SUwe Kleine-König 	}
156418a42088SPeter Senna Tschudin 
1565639949a7SMartin Fuzzey 	imx_uart_disable_loopback_rs485(sport);
156679d0224fSMarek Vasut 
1567ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1568ab4382d2SGreg Kroah-Hartman 
1569ab4382d2SGreg Kroah-Hartman 	return 0;
1570ab4382d2SGreg Kroah-Hartman }
1571ab4382d2SGreg Kroah-Hartman 
imx_uart_shutdown(struct uart_port * port)15729d1a50a2SUwe Kleine-König static void imx_uart_shutdown(struct uart_port *port)
1573ab4382d2SGreg Kroah-Hartman {
1574ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
15759ec1882dSXinyu Chen 	unsigned long flags;
157679d0224fSMarek Vasut 	u32 ucr1, ucr2, ucr4, uts;
1577ab4382d2SGreg Kroah-Hartman 
1578b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
1579e5e89602SFabien Lahoudere 		dmaengine_terminate_sync(sport->dma_chan_tx);
15807722c240SSebastian Reichel 		if (sport->dma_is_txing) {
15817722c240SSebastian Reichel 			dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
15827722c240SSebastian Reichel 				     sport->dma_tx_nents, DMA_TO_DEVICE);
15837722c240SSebastian Reichel 			sport->dma_is_txing = 0;
15847722c240SSebastian Reichel 		}
1585e5e89602SFabien Lahoudere 		dmaengine_terminate_sync(sport->dma_chan_rx);
15867722c240SSebastian Reichel 		if (sport->dma_is_rxing) {
15877722c240SSebastian Reichel 			dma_unmap_sg(sport->port.dev, &sport->rx_sgl,
15887722c240SSebastian Reichel 				     1, DMA_FROM_DEVICE);
15897722c240SSebastian Reichel 			sport->dma_is_rxing = 0;
15907722c240SSebastian Reichel 		}
15919d297239SNandor Han 
159273631813SJiada Wang 		spin_lock_irqsave(&sport->port.lock, flags);
15939d1a50a2SUwe Kleine-König 		imx_uart_stop_tx(port);
15949d1a50a2SUwe Kleine-König 		imx_uart_stop_rx(port);
15959d1a50a2SUwe Kleine-König 		imx_uart_disable_dma(sport);
159673631813SJiada Wang 		spin_unlock_irqrestore(&sport->port.lock, flags);
1597b4cdc8f6SHuang Shijie 		imx_uart_dma_exit(sport);
1598b4cdc8f6SHuang Shijie 	}
1599b4cdc8f6SHuang Shijie 
160058362d5bSUwe Kleine-König 	mctrl_gpio_disable_ms(sport->gpios);
160158362d5bSUwe Kleine-König 
16029ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
16034444dcf1SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
16040fdf1787SSebastian Reichel 	ucr2 &= ~(UCR2_TXEN | UCR2_ATEN);
16054444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
16069ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
1607ab4382d2SGreg Kroah-Hartman 
1608ab4382d2SGreg Kroah-Hartman 	/*
1609ab4382d2SGreg Kroah-Hartman 	 * Stop our timer.
1610ab4382d2SGreg Kroah-Hartman 	 */
1611ab4382d2SGreg Kroah-Hartman 	del_timer_sync(&sport->timer);
1612ab4382d2SGreg Kroah-Hartman 
1613ab4382d2SGreg Kroah-Hartman 	/*
1614ab4382d2SGreg Kroah-Hartman 	 * Disable all interrupts, port and break condition.
1615ab4382d2SGreg Kroah-Hartman 	 */
1616ab4382d2SGreg Kroah-Hartman 
16179ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1618edd64f30SMatthias Schiffer 
16194444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
1620509597ebSSherry Sun 	ucr1 &= ~(UCR1_TRDYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_RXDMAEN |
1621509597ebSSherry Sun 		  UCR1_ATDMAEN | UCR1_SNDBRK);
162279d0224fSMarek Vasut 	/* See SER_RS485_ENABLED/UTS_LOOP comment in imx_uart_probe() */
162379d0224fSMarek Vasut 	if (port->rs485.flags & SER_RS485_ENABLED &&
162479d0224fSMarek Vasut 	    port->rs485.flags & SER_RS485_RTS_ON_SEND &&
162579d0224fSMarek Vasut 	    sport->have_rtscts && !sport->have_rtsgpio) {
162679d0224fSMarek Vasut 		uts = imx_uart_readl(sport, imx_uart_uts_reg(sport));
162779d0224fSMarek Vasut 		uts |= UTS_LOOP;
162879d0224fSMarek Vasut 		imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
162979d0224fSMarek Vasut 		ucr1 |= UCR1_UARTEN;
163079d0224fSMarek Vasut 	} else {
163179d0224fSMarek Vasut 		ucr1 &= ~UCR1_UARTEN;
163279d0224fSMarek Vasut 	}
16334444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1634edd64f30SMatthias Schiffer 
1635edd64f30SMatthias Schiffer 	ucr4 = imx_uart_readl(sport, UCR4);
1636028e0838SFugang Duan 	ucr4 &= ~UCR4_TCEN;
1637edd64f30SMatthias Schiffer 	imx_uart_writel(sport, ucr4, UCR4);
1638edd64f30SMatthias Schiffer 
16399ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
164028eb4274SHuang Shijie 
164128eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_per);
164228eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_ipg);
1643ab4382d2SGreg Kroah-Hartman }
1644ab4382d2SGreg Kroah-Hartman 
16456aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
imx_uart_flush_buffer(struct uart_port * port)16469d1a50a2SUwe Kleine-König static void imx_uart_flush_buffer(struct uart_port *port)
1647eb56b7edSHuang Shijie {
1648eb56b7edSHuang Shijie 	struct imx_port *sport = (struct imx_port *)port;
164982e86ae9SDirk Behme 	struct scatterlist *sgl = &sport->tx_sgl[0];
1650eb56b7edSHuang Shijie 
165182e86ae9SDirk Behme 	if (!sport->dma_chan_tx)
165282e86ae9SDirk Behme 		return;
165382e86ae9SDirk Behme 
1654eb56b7edSHuang Shijie 	sport->tx_bytes = 0;
1655eb56b7edSHuang Shijie 	dmaengine_terminate_all(sport->dma_chan_tx);
165682e86ae9SDirk Behme 	if (sport->dma_is_txing) {
16574444dcf1SUwe Kleine-König 		u32 ucr1;
16584444dcf1SUwe Kleine-König 
165982e86ae9SDirk Behme 		dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
166082e86ae9SDirk Behme 			     DMA_TO_DEVICE);
16614444dcf1SUwe Kleine-König 		ucr1 = imx_uart_readl(sport, UCR1);
16624444dcf1SUwe Kleine-König 		ucr1 &= ~UCR1_TXDMAEN;
16634444dcf1SUwe Kleine-König 		imx_uart_writel(sport, ucr1, UCR1);
16640f7bdbd2SMartyn Welch 		sport->dma_is_txing = 0;
1665eb56b7edSHuang Shijie 	}
1666934084a9SFabio Estevam 
1667d45fb2e4SSergey Organov 	imx_uart_soft_reset(sport);
1668934084a9SFabio Estevam 
1669eb56b7edSHuang Shijie }
1670eb56b7edSHuang Shijie 
1671ab4382d2SGreg Kroah-Hartman static void
imx_uart_set_termios(struct uart_port * port,struct ktermios * termios,const struct ktermios * old)16729d1a50a2SUwe Kleine-König imx_uart_set_termios(struct uart_port *port, struct ktermios *termios,
1673bec5b814SIlpo Järvinen 		     const struct ktermios *old)
1674ab4382d2SGreg Kroah-Hartman {
1675ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1676ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
167785f30fbfSSergey Organov 	u32 ucr2, old_ucr2, ufcr;
167858362d5bSUwe Kleine-König 	unsigned int baud, quot;
1679ab4382d2SGreg Kroah-Hartman 	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
16804444dcf1SUwe Kleine-König 	unsigned long div;
1681d47bcb4aSSergey Organov 	unsigned long num, denom, old_ubir, old_ubmr;
1682ab4382d2SGreg Kroah-Hartman 	uint64_t tdiv64;
1683ab4382d2SGreg Kroah-Hartman 
1684ab4382d2SGreg Kroah-Hartman 	/*
1685ab4382d2SGreg Kroah-Hartman 	 * We only support CS7 and CS8.
1686ab4382d2SGreg Kroah-Hartman 	 */
1687ab4382d2SGreg Kroah-Hartman 	while ((termios->c_cflag & CSIZE) != CS7 &&
1688ab4382d2SGreg Kroah-Hartman 	       (termios->c_cflag & CSIZE) != CS8) {
1689ab4382d2SGreg Kroah-Hartman 		termios->c_cflag &= ~CSIZE;
1690ab4382d2SGreg Kroah-Hartman 		termios->c_cflag |= old_csize;
1691ab4382d2SGreg Kroah-Hartman 		old_csize = CS8;
1692ab4382d2SGreg Kroah-Hartman 	}
1693ab4382d2SGreg Kroah-Hartman 
16944e828c3eSSergey Organov 	del_timer_sync(&sport->timer);
16954e828c3eSSergey Organov 
16964e828c3eSSergey Organov 	/*
16974e828c3eSSergey Organov 	 * Ask the core to calculate the divisor for us.
16984e828c3eSSergey Organov 	 */
16994e828c3eSSergey Organov 	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
17004e828c3eSSergey Organov 	quot = uart_get_divisor(port, baud);
17014e828c3eSSergey Organov 
17024e828c3eSSergey Organov 	spin_lock_irqsave(&sport->port.lock, flags);
17034e828c3eSSergey Organov 
1704011bd05dSSergey Organov 	/*
1705011bd05dSSergey Organov 	 * Read current UCR2 and save it for future use, then clear all the bits
1706011bd05dSSergey Organov 	 * except those we will or may need to preserve.
1707011bd05dSSergey Organov 	 */
1708011bd05dSSergey Organov 	old_ucr2 = imx_uart_readl(sport, UCR2);
1709011bd05dSSergey Organov 	ucr2 = old_ucr2 & (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN | UCR2_CTS);
1710011bd05dSSergey Organov 
1711011bd05dSSergey Organov 	ucr2 |= UCR2_SRST | UCR2_IRTS;
171241ffa48eSSergey Organov 	if ((termios->c_cflag & CSIZE) == CS8)
171341ffa48eSSergey Organov 		ucr2 |= UCR2_WS;
1714ab4382d2SGreg Kroah-Hartman 
1715ddf89e75SSergey Organov 	if (!sport->have_rtscts)
1716ddf89e75SSergey Organov 		termios->c_cflag &= ~CRTSCTS;
171717b8f2a3SUwe Kleine-König 
171812fe59f9SFabio Estevam 	if (port->rs485.flags & SER_RS485_ENABLED) {
171917b8f2a3SUwe Kleine-König 		/*
172017b8f2a3SUwe Kleine-König 		 * RTS is mandatory for rs485 operation, so keep
172117b8f2a3SUwe Kleine-König 		 * it under manual control and keep transmitter
172217b8f2a3SUwe Kleine-König 		 * disabled.
172317b8f2a3SUwe Kleine-König 		 */
172458362d5bSUwe Kleine-König 		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
17259d1a50a2SUwe Kleine-König 			imx_uart_rts_active(sport, &ucr2);
17261a613626SFabio Estevam 		else
17279d1a50a2SUwe Kleine-König 			imx_uart_rts_inactive(sport, &ucr2);
172858362d5bSUwe Kleine-König 
1729b777b5deSSergey Organov 	} else if (termios->c_cflag & CRTSCTS) {
1730b777b5deSSergey Organov 		/*
1731b777b5deSSergey Organov 		 * Only let receiver control RTS output if we were not requested
1732b777b5deSSergey Organov 		 * to have RTS inactive (which then should take precedence).
1733b777b5deSSergey Organov 		 */
1734b777b5deSSergey Organov 		if (ucr2 & UCR2_CTS)
1735b777b5deSSergey Organov 			ucr2 |= UCR2_CTSC;
1736b777b5deSSergey Organov 	}
1737ddf89e75SSergey Organov 
1738ddf89e75SSergey Organov 	if (termios->c_cflag & CRTSCTS)
1739ddf89e75SSergey Organov 		ucr2 &= ~UCR2_IRTS;
1740ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CSTOPB)
1741ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_STPB;
1742ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & PARENB) {
1743ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_PREN;
1744ab4382d2SGreg Kroah-Hartman 		if (termios->c_cflag & PARODD)
1745ab4382d2SGreg Kroah-Hartman 			ucr2 |= UCR2_PROE;
1746ab4382d2SGreg Kroah-Hartman 	}
1747ab4382d2SGreg Kroah-Hartman 
1748ab4382d2SGreg Kroah-Hartman 	sport->port.read_status_mask = 0;
1749ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & INPCK)
1750ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1751ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & (BRKINT | PARMRK))
1752ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= URXD_BRK;
1753ab4382d2SGreg Kroah-Hartman 
1754ab4382d2SGreg Kroah-Hartman 	/*
1755ab4382d2SGreg Kroah-Hartman 	 * Characters to ignore
1756ab4382d2SGreg Kroah-Hartman 	 */
1757ab4382d2SGreg Kroah-Hartman 	sport->port.ignore_status_mask = 0;
1758ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNPAR)
1759865cea85SEric Nelson 		sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
1760ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNBRK) {
1761ab4382d2SGreg Kroah-Hartman 		sport->port.ignore_status_mask |= URXD_BRK;
1762ab4382d2SGreg Kroah-Hartman 		/*
1763ab4382d2SGreg Kroah-Hartman 		 * If we're ignoring parity and break indicators,
1764ab4382d2SGreg Kroah-Hartman 		 * ignore overruns too (for real raw support).
1765ab4382d2SGreg Kroah-Hartman 		 */
1766ab4382d2SGreg Kroah-Hartman 		if (termios->c_iflag & IGNPAR)
1767ab4382d2SGreg Kroah-Hartman 			sport->port.ignore_status_mask |= URXD_OVRRUN;
1768ab4382d2SGreg Kroah-Hartman 	}
1769ab4382d2SGreg Kroah-Hartman 
177055d8693aSJiada Wang 	if ((termios->c_cflag & CREAD) == 0)
177155d8693aSJiada Wang 		sport->port.ignore_status_mask |= URXD_DUMMY_READ;
177255d8693aSJiada Wang 
1773ab4382d2SGreg Kroah-Hartman 	/*
1774ab4382d2SGreg Kroah-Hartman 	 * Update the per-port timeout.
1775ab4382d2SGreg Kroah-Hartman 	 */
1776ab4382d2SGreg Kroah-Hartman 	uart_update_timeout(port, termios->c_cflag, baud);
1777ab4382d2SGreg Kroah-Hartman 
177809bd00f6SHubert Feurstein 	/* custom-baudrate handling */
177909bd00f6SHubert Feurstein 	div = sport->port.uartclk / (baud * 16);
178009bd00f6SHubert Feurstein 	if (baud == 38400 && quot != div)
178109bd00f6SHubert Feurstein 		baud = sport->port.uartclk / (quot * 16);
178209bd00f6SHubert Feurstein 
1783ab4382d2SGreg Kroah-Hartman 	div = sport->port.uartclk / (baud * 16);
1784ab4382d2SGreg Kroah-Hartman 	if (div > 7)
1785ab4382d2SGreg Kroah-Hartman 		div = 7;
1786ab4382d2SGreg Kroah-Hartman 	if (!div)
1787ab4382d2SGreg Kroah-Hartman 		div = 1;
1788ab4382d2SGreg Kroah-Hartman 
1789ab4382d2SGreg Kroah-Hartman 	rational_best_approximation(16 * div * baud, sport->port.uartclk,
1790ab4382d2SGreg Kroah-Hartman 		1 << 16, 1 << 16, &num, &denom);
1791ab4382d2SGreg Kroah-Hartman 
1792ab4382d2SGreg Kroah-Hartman 	tdiv64 = sport->port.uartclk;
1793ab4382d2SGreg Kroah-Hartman 	tdiv64 *= num;
1794ab4382d2SGreg Kroah-Hartman 	do_div(tdiv64, denom * 16 * div);
1795ab4382d2SGreg Kroah-Hartman 	tty_termios_encode_baud_rate(termios,
1796ab4382d2SGreg Kroah-Hartman 				(speed_t)tdiv64, (speed_t)tdiv64);
1797ab4382d2SGreg Kroah-Hartman 
1798ab4382d2SGreg Kroah-Hartman 	num -= 1;
1799ab4382d2SGreg Kroah-Hartman 	denom -= 1;
1800ab4382d2SGreg Kroah-Hartman 
180127c84426SUwe Kleine-König 	ufcr = imx_uart_readl(sport, UFCR);
1802ab4382d2SGreg Kroah-Hartman 	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
180327c84426SUwe Kleine-König 	imx_uart_writel(sport, ufcr, UFCR);
1804ab4382d2SGreg Kroah-Hartman 
1805d47bcb4aSSergey Organov 	/*
1806d47bcb4aSSergey Organov 	 *  Two registers below should always be written both and in this
1807d47bcb4aSSergey Organov 	 *  particular order. One consequence is that we need to check if any of
1808d47bcb4aSSergey Organov 	 *  them changes and then update both. We do need the check for change
1809d47bcb4aSSergey Organov 	 *  as even writing the same values seem to "restart"
1810d47bcb4aSSergey Organov 	 *  transmission/receiving logic in the hardware, that leads to data
1811d47bcb4aSSergey Organov 	 *  breakage even when rate doesn't in fact change. E.g., user switches
1812d47bcb4aSSergey Organov 	 *  RTS/CTS handshake and suddenly gets broken bytes.
1813d47bcb4aSSergey Organov 	 */
1814d47bcb4aSSergey Organov 	old_ubir = imx_uart_readl(sport, UBIR);
1815d47bcb4aSSergey Organov 	old_ubmr = imx_uart_readl(sport, UBMR);
1816d47bcb4aSSergey Organov 	if (old_ubir != num || old_ubmr != denom) {
181727c84426SUwe Kleine-König 		imx_uart_writel(sport, num, UBIR);
181827c84426SUwe Kleine-König 		imx_uart_writel(sport, denom, UBMR);
1819d47bcb4aSSergey Organov 	}
1820ab4382d2SGreg Kroah-Hartman 
18219d1a50a2SUwe Kleine-König 	if (!imx_uart_is_imx1(sport))
182227c84426SUwe Kleine-König 		imx_uart_writel(sport, sport->port.uartclk / div / 1000,
182327c84426SUwe Kleine-König 				IMX21_ONEMS);
1824ab4382d2SGreg Kroah-Hartman 
1825011bd05dSSergey Organov 	imx_uart_writel(sport, ucr2, UCR2);
1826ab4382d2SGreg Kroah-Hartman 
1827ab4382d2SGreg Kroah-Hartman 	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
18289d1a50a2SUwe Kleine-König 		imx_uart_enable_ms(&sport->port);
1829ab4382d2SGreg Kroah-Hartman 
1830ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1831ab4382d2SGreg Kroah-Hartman }
1832ab4382d2SGreg Kroah-Hartman 
imx_uart_type(struct uart_port * port)18339d1a50a2SUwe Kleine-König static const char *imx_uart_type(struct uart_port *port)
1834ab4382d2SGreg Kroah-Hartman {
183546ce64bbSUwe Kleine-König 	return port->type == PORT_IMX ? "IMX" : NULL;
1836ab4382d2SGreg Kroah-Hartman }
1837ab4382d2SGreg Kroah-Hartman 
1838ab4382d2SGreg Kroah-Hartman /*
1839ab4382d2SGreg Kroah-Hartman  * Configure/autoconfigure the port.
1840ab4382d2SGreg Kroah-Hartman  */
imx_uart_config_port(struct uart_port * port,int flags)18419d1a50a2SUwe Kleine-König static void imx_uart_config_port(struct uart_port *port, int flags)
1842ab4382d2SGreg Kroah-Hartman {
1843da82f997SAlexander Shiyan 	if (flags & UART_CONFIG_TYPE)
184446ce64bbSUwe Kleine-König 		port->type = PORT_IMX;
1845ab4382d2SGreg Kroah-Hartman }
1846ab4382d2SGreg Kroah-Hartman 
1847ab4382d2SGreg Kroah-Hartman /*
1848ab4382d2SGreg Kroah-Hartman  * Verify the new serial_struct (for TIOCSSERIAL).
1849ab4382d2SGreg Kroah-Hartman  * The only change we allow are to the flags and type, and
1850ab4382d2SGreg Kroah-Hartman  * even then only between PORT_IMX and PORT_UNKNOWN
1851ab4382d2SGreg Kroah-Hartman  */
1852ab4382d2SGreg Kroah-Hartman static int
imx_uart_verify_port(struct uart_port * port,struct serial_struct * ser)18539d1a50a2SUwe Kleine-König imx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
1854ab4382d2SGreg Kroah-Hartman {
1855ab4382d2SGreg Kroah-Hartman 	int ret = 0;
1856ab4382d2SGreg Kroah-Hartman 
1857ab4382d2SGreg Kroah-Hartman 	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1858ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
185946ce64bbSUwe Kleine-König 	if (port->irq != ser->irq)
1860ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1861ab4382d2SGreg Kroah-Hartman 	if (ser->io_type != UPIO_MEM)
1862ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
186346ce64bbSUwe Kleine-König 	if (port->uartclk / 16 != ser->baud_base)
1864ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
186546ce64bbSUwe Kleine-König 	if (port->mapbase != (unsigned long)ser->iomem_base)
1866ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
186746ce64bbSUwe Kleine-König 	if (port->iobase != ser->port)
1868ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1869ab4382d2SGreg Kroah-Hartman 	if (ser->hub6 != 0)
1870ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1871ab4382d2SGreg Kroah-Hartman 	return ret;
1872ab4382d2SGreg Kroah-Hartman }
1873ab4382d2SGreg Kroah-Hartman 
187401f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
18756b8bdad9SDaniel Thompson 
imx_uart_poll_init(struct uart_port * port)18769d1a50a2SUwe Kleine-König static int imx_uart_poll_init(struct uart_port *port)
18776b8bdad9SDaniel Thompson {
18786b8bdad9SDaniel Thompson 	struct imx_port *sport = (struct imx_port *)port;
18796b8bdad9SDaniel Thompson 	unsigned long flags;
18804444dcf1SUwe Kleine-König 	u32 ucr1, ucr2;
18816b8bdad9SDaniel Thompson 	int retval;
18826b8bdad9SDaniel Thompson 
18836b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_ipg);
18846b8bdad9SDaniel Thompson 	if (retval)
18856b8bdad9SDaniel Thompson 		return retval;
18866b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_per);
18876b8bdad9SDaniel Thompson 	if (retval)
18886b8bdad9SDaniel Thompson 		clk_disable_unprepare(sport->clk_ipg);
18896b8bdad9SDaniel Thompson 
18909d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
18916b8bdad9SDaniel Thompson 
18926b8bdad9SDaniel Thompson 	spin_lock_irqsave(&sport->port.lock, flags);
18936b8bdad9SDaniel Thompson 
189476821e22SUwe Kleine-König 	/*
189576821e22SUwe Kleine-König 	 * Be careful about the order of enabling bits here. First enable the
189676821e22SUwe Kleine-König 	 * receiver (UARTEN + RXEN) and only then the corresponding irqs.
189776821e22SUwe Kleine-König 	 * This prevents that a character that already sits in the RX fifo is
189876821e22SUwe Kleine-König 	 * triggering an irq but the try to fetch it from there results in an
189976821e22SUwe Kleine-König 	 * exception because UARTEN or RXEN is still off.
190076821e22SUwe Kleine-König 	 */
19014444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
190276821e22SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
190376821e22SUwe Kleine-König 
19049d1a50a2SUwe Kleine-König 	if (imx_uart_is_imx1(sport))
19054444dcf1SUwe Kleine-König 		ucr1 |= IMX1_UCR1_UARTCLKEN;
19066b8bdad9SDaniel Thompson 
190776821e22SUwe Kleine-König 	ucr1 |= UCR1_UARTEN;
1908c514a6f8SSergey Organov 	ucr1 &= ~(UCR1_TRDYEN | UCR1_RTSDEN | UCR1_RRDYEN);
190976821e22SUwe Kleine-König 
1910aef1b6a2SMingrui Ren 	ucr2 |= UCR2_RXEN | UCR2_TXEN;
191181ca8e82SUwe Kleine-König 	ucr2 &= ~UCR2_ATEN;
191276821e22SUwe Kleine-König 
191376821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
19144444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
19156b8bdad9SDaniel Thompson 
191676821e22SUwe Kleine-König 	/* now enable irqs */
191776821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr1 | UCR1_RRDYEN, UCR1);
191881ca8e82SUwe Kleine-König 	imx_uart_writel(sport, ucr2 | UCR2_ATEN, UCR2);
191976821e22SUwe Kleine-König 
19206b8bdad9SDaniel Thompson 	spin_unlock_irqrestore(&sport->port.lock, flags);
19216b8bdad9SDaniel Thompson 
19226b8bdad9SDaniel Thompson 	return 0;
19236b8bdad9SDaniel Thompson }
19246b8bdad9SDaniel Thompson 
imx_uart_poll_get_char(struct uart_port * port)19259d1a50a2SUwe Kleine-König static int imx_uart_poll_get_char(struct uart_port *port)
192601f56abdSSaleem Abdulrasool {
192727c84426SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
192827c84426SUwe Kleine-König 	if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
192926c47412SDirk Behme 		return NO_POLL_CHAR;
193001f56abdSSaleem Abdulrasool 
193127c84426SUwe Kleine-König 	return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
193201f56abdSSaleem Abdulrasool }
193301f56abdSSaleem Abdulrasool 
imx_uart_poll_put_char(struct uart_port * port,unsigned char c)19349d1a50a2SUwe Kleine-König static void imx_uart_poll_put_char(struct uart_port *port, unsigned char c)
193501f56abdSSaleem Abdulrasool {
193627c84426SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
193701f56abdSSaleem Abdulrasool 	unsigned int status;
193801f56abdSSaleem Abdulrasool 
193901f56abdSSaleem Abdulrasool 	/* drain */
194001f56abdSSaleem Abdulrasool 	do {
194127c84426SUwe Kleine-König 		status = imx_uart_readl(sport, USR1);
194201f56abdSSaleem Abdulrasool 	} while (~status & USR1_TRDY);
194301f56abdSSaleem Abdulrasool 
194401f56abdSSaleem Abdulrasool 	/* write */
194527c84426SUwe Kleine-König 	imx_uart_writel(sport, c, URTX0);
194601f56abdSSaleem Abdulrasool 
194701f56abdSSaleem Abdulrasool 	/* flush */
194801f56abdSSaleem Abdulrasool 	do {
194927c84426SUwe Kleine-König 		status = imx_uart_readl(sport, USR2);
195001f56abdSSaleem Abdulrasool 	} while (~status & USR2_TXDC);
195101f56abdSSaleem Abdulrasool }
195201f56abdSSaleem Abdulrasool #endif
195301f56abdSSaleem Abdulrasool 
19546aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off or from .probe without locking */
imx_uart_rs485_config(struct uart_port * port,struct ktermios * termios,struct serial_rs485 * rs485conf)1955ae50bb27SIlpo Järvinen static int imx_uart_rs485_config(struct uart_port *port, struct ktermios *termios,
195617b8f2a3SUwe Kleine-König 				 struct serial_rs485 *rs485conf)
195717b8f2a3SUwe Kleine-König {
195817b8f2a3SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
1959633c861cSStefan Eichenberger 	u32 ucr2, ufcr;
196017b8f2a3SUwe Kleine-König 
196117b8f2a3SUwe Kleine-König 	if (rs485conf->flags & SER_RS485_ENABLED) {
19626d215f83SStefan Agner 		/* Enable receiver if low-active RTS signal is requested */
19636d215f83SStefan Agner 		if (sport->have_rtscts &&  !sport->have_rtsgpio &&
19646d215f83SStefan Agner 		    !(rs485conf->flags & SER_RS485_RTS_ON_SEND))
19656d215f83SStefan Agner 			rs485conf->flags |= SER_RS485_RX_DURING_TX;
19666d215f83SStefan Agner 
196717b8f2a3SUwe Kleine-König 		/* disable transmitter */
19684444dcf1SUwe Kleine-König 		ucr2 = imx_uart_readl(sport, UCR2);
196917b8f2a3SUwe Kleine-König 		if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
19709d1a50a2SUwe Kleine-König 			imx_uart_rts_active(sport, &ucr2);
19711a613626SFabio Estevam 		else
19729d1a50a2SUwe Kleine-König 			imx_uart_rts_inactive(sport, &ucr2);
19734444dcf1SUwe Kleine-König 		imx_uart_writel(sport, ucr2, UCR2);
197417b8f2a3SUwe Kleine-König 	}
197517b8f2a3SUwe Kleine-König 
19767d1cadcaSBaruch Siach 	/* Make sure Rx is enabled in case Tx is active with Rx disabled */
19777d1cadcaSBaruch Siach 	if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1978d75b8ae1SStefan Eichenberger 	    rs485conf->flags & SER_RS485_RX_DURING_TX) {
1979633c861cSStefan Eichenberger 		/* If the receiver trigger is 0, set it to a default value */
1980633c861cSStefan Eichenberger 		ufcr = imx_uart_readl(sport, UFCR);
1981633c861cSStefan Eichenberger 		if ((ufcr & UFCR_RXTL_MASK) == 0)
1982d75b8ae1SStefan Eichenberger 			imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
19839d1a50a2SUwe Kleine-König 		imx_uart_start_rx(port);
1984d75b8ae1SStefan Eichenberger 	}
19857d1cadcaSBaruch Siach 
198617b8f2a3SUwe Kleine-König 	return 0;
198717b8f2a3SUwe Kleine-König }
198817b8f2a3SUwe Kleine-König 
19899d1a50a2SUwe Kleine-König static const struct uart_ops imx_uart_pops = {
19909d1a50a2SUwe Kleine-König 	.tx_empty	= imx_uart_tx_empty,
19919d1a50a2SUwe Kleine-König 	.set_mctrl	= imx_uart_set_mctrl,
19929d1a50a2SUwe Kleine-König 	.get_mctrl	= imx_uart_get_mctrl,
19939d1a50a2SUwe Kleine-König 	.stop_tx	= imx_uart_stop_tx,
19949d1a50a2SUwe Kleine-König 	.start_tx	= imx_uart_start_tx,
19959d1a50a2SUwe Kleine-König 	.stop_rx	= imx_uart_stop_rx,
19969d1a50a2SUwe Kleine-König 	.enable_ms	= imx_uart_enable_ms,
19979d1a50a2SUwe Kleine-König 	.break_ctl	= imx_uart_break_ctl,
19989d1a50a2SUwe Kleine-König 	.startup	= imx_uart_startup,
19999d1a50a2SUwe Kleine-König 	.shutdown	= imx_uart_shutdown,
20009d1a50a2SUwe Kleine-König 	.flush_buffer	= imx_uart_flush_buffer,
20019d1a50a2SUwe Kleine-König 	.set_termios	= imx_uart_set_termios,
20029d1a50a2SUwe Kleine-König 	.type		= imx_uart_type,
20039d1a50a2SUwe Kleine-König 	.config_port	= imx_uart_config_port,
20049d1a50a2SUwe Kleine-König 	.verify_port	= imx_uart_verify_port,
200501f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
20069d1a50a2SUwe Kleine-König 	.poll_init      = imx_uart_poll_init,
20079d1a50a2SUwe Kleine-König 	.poll_get_char  = imx_uart_poll_get_char,
20089d1a50a2SUwe Kleine-König 	.poll_put_char  = imx_uart_poll_put_char,
200901f56abdSSaleem Abdulrasool #endif
2010ab4382d2SGreg Kroah-Hartman };
2011ab4382d2SGreg Kroah-Hartman 
20129d1a50a2SUwe Kleine-König static struct imx_port *imx_uart_ports[UART_NR];
2013ab4382d2SGreg Kroah-Hartman 
20140db4f9b9SFugang Duan #if IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE)
imx_uart_console_putchar(struct uart_port * port,unsigned char ch)20153f8bab17SJiri Slaby static void imx_uart_console_putchar(struct uart_port *port, unsigned char ch)
2016ab4382d2SGreg Kroah-Hartman {
2017ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
2018ab4382d2SGreg Kroah-Hartman 
20199d1a50a2SUwe Kleine-König 	while (imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)
2020ab4382d2SGreg Kroah-Hartman 		barrier();
2021ab4382d2SGreg Kroah-Hartman 
202227c84426SUwe Kleine-König 	imx_uart_writel(sport, ch, URTX0);
2023ab4382d2SGreg Kroah-Hartman }
2024ab4382d2SGreg Kroah-Hartman 
2025ab4382d2SGreg Kroah-Hartman /*
2026ab4382d2SGreg Kroah-Hartman  * Interrupts are disabled on entering
2027ab4382d2SGreg Kroah-Hartman  */
2028ab4382d2SGreg Kroah-Hartman static void
imx_uart_console_write(struct console * co,const char * s,unsigned int count)20299d1a50a2SUwe Kleine-König imx_uart_console_write(struct console *co, const char *s, unsigned int count)
2030ab4382d2SGreg Kroah-Hartman {
20319d1a50a2SUwe Kleine-König 	struct imx_port *sport = imx_uart_ports[co->index];
20320ad5a814SDirk Behme 	struct imx_port_ucrs old_ucr;
203318ee37e1SJohan Hovold 	unsigned long flags;
2034982ae337SEsben Haabendal 	unsigned int ucr1, usr2;
2035677fe555SThomas Gleixner 	int locked = 1;
20369ec1882dSXinyu Chen 
2037677fe555SThomas Gleixner 	if (sport->port.sysrq)
2038677fe555SThomas Gleixner 		locked = 0;
2039677fe555SThomas Gleixner 	else if (oops_in_progress)
2040677fe555SThomas Gleixner 		locked = spin_trylock_irqsave(&sport->port.lock, flags);
2041677fe555SThomas Gleixner 	else
20429ec1882dSXinyu Chen 		spin_lock_irqsave(&sport->port.lock, flags);
2043ab4382d2SGreg Kroah-Hartman 
2044ab4382d2SGreg Kroah-Hartman 	/*
20450ad5a814SDirk Behme 	 *	First, save UCR1/2/3 and then disable interrupts
2046ab4382d2SGreg Kroah-Hartman 	 */
20479d1a50a2SUwe Kleine-König 	imx_uart_ucrs_save(sport, &old_ucr);
20480ad5a814SDirk Behme 	ucr1 = old_ucr.ucr1;
2049ab4382d2SGreg Kroah-Hartman 
20509d1a50a2SUwe Kleine-König 	if (imx_uart_is_imx1(sport))
2051fe6b540aSShawn Guo 		ucr1 |= IMX1_UCR1_UARTCLKEN;
2052ab4382d2SGreg Kroah-Hartman 	ucr1 |= UCR1_UARTEN;
2053c514a6f8SSergey Organov 	ucr1 &= ~(UCR1_TRDYEN | UCR1_RRDYEN | UCR1_RTSDEN);
2054ab4382d2SGreg Kroah-Hartman 
205527c84426SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
2056ab4382d2SGreg Kroah-Hartman 
205727c84426SUwe Kleine-König 	imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
2058ab4382d2SGreg Kroah-Hartman 
20599d1a50a2SUwe Kleine-König 	uart_console_write(&sport->port, s, count, imx_uart_console_putchar);
2060ab4382d2SGreg Kroah-Hartman 
2061ab4382d2SGreg Kroah-Hartman 	/*
2062ab4382d2SGreg Kroah-Hartman 	 *	Finally, wait for transmitter to become empty
20630ad5a814SDirk Behme 	 *	and restore UCR1/2/3
2064ab4382d2SGreg Kroah-Hartman 	 */
2065982ae337SEsben Haabendal 	read_poll_timeout_atomic(imx_uart_readl, usr2, usr2 & USR2_TXDC,
2066982ae337SEsben Haabendal 				 0, USEC_PER_SEC, false, sport, USR2);
20679d1a50a2SUwe Kleine-König 	imx_uart_ucrs_restore(sport, &old_ucr);
20689ec1882dSXinyu Chen 
2069677fe555SThomas Gleixner 	if (locked)
20709ec1882dSXinyu Chen 		spin_unlock_irqrestore(&sport->port.lock, flags);
2071ab4382d2SGreg Kroah-Hartman }
2072ab4382d2SGreg Kroah-Hartman 
2073ab4382d2SGreg Kroah-Hartman /*
2074ab4382d2SGreg Kroah-Hartman  * If the port was already initialised (eg, by a boot loader),
2075ab4382d2SGreg Kroah-Hartman  * try to determine the current setup.
2076ab4382d2SGreg Kroah-Hartman  */
20776d0d1b5aSStefan Agner static void
imx_uart_console_get_options(struct imx_port * sport,int * baud,int * parity,int * bits)20789d1a50a2SUwe Kleine-König imx_uart_console_get_options(struct imx_port *sport, int *baud,
2079ab4382d2SGreg Kroah-Hartman 			     int *parity, int *bits)
2080ab4382d2SGreg Kroah-Hartman {
2081ab4382d2SGreg Kroah-Hartman 
208227c84426SUwe Kleine-König 	if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
2083ab4382d2SGreg Kroah-Hartman 		/* ok, the port was enabled */
2084ab4382d2SGreg Kroah-Hartman 		unsigned int ucr2, ubir, ubmr, uartclk;
2085ab4382d2SGreg Kroah-Hartman 		unsigned int baud_raw;
2086ab4382d2SGreg Kroah-Hartman 		unsigned int ucfr_rfdiv;
2087ab4382d2SGreg Kroah-Hartman 
208827c84426SUwe Kleine-König 		ucr2 = imx_uart_readl(sport, UCR2);
2089ab4382d2SGreg Kroah-Hartman 
2090ab4382d2SGreg Kroah-Hartman 		*parity = 'n';
2091ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_PREN) {
2092ab4382d2SGreg Kroah-Hartman 			if (ucr2 & UCR2_PROE)
2093ab4382d2SGreg Kroah-Hartman 				*parity = 'o';
2094ab4382d2SGreg Kroah-Hartman 			else
2095ab4382d2SGreg Kroah-Hartman 				*parity = 'e';
2096ab4382d2SGreg Kroah-Hartman 		}
2097ab4382d2SGreg Kroah-Hartman 
2098ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_WS)
2099ab4382d2SGreg Kroah-Hartman 			*bits = 8;
2100ab4382d2SGreg Kroah-Hartman 		else
2101ab4382d2SGreg Kroah-Hartman 			*bits = 7;
2102ab4382d2SGreg Kroah-Hartman 
210327c84426SUwe Kleine-König 		ubir = imx_uart_readl(sport, UBIR) & 0xffff;
210427c84426SUwe Kleine-König 		ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
2105ab4382d2SGreg Kroah-Hartman 
210627c84426SUwe Kleine-König 		ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
2107ab4382d2SGreg Kroah-Hartman 		if (ucfr_rfdiv == 6)
2108ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 7;
2109ab4382d2SGreg Kroah-Hartman 		else
2110ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 6 - ucfr_rfdiv;
2111ab4382d2SGreg Kroah-Hartman 
21123a9465faSSascha Hauer 		uartclk = clk_get_rate(sport->clk_per);
2113ab4382d2SGreg Kroah-Hartman 		uartclk /= ucfr_rfdiv;
2114ab4382d2SGreg Kroah-Hartman 
2115ab4382d2SGreg Kroah-Hartman 		{	/*
2116ab4382d2SGreg Kroah-Hartman 			 * The next code provides exact computation of
2117ab4382d2SGreg Kroah-Hartman 			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
2118ab4382d2SGreg Kroah-Hartman 			 * without need of float support or long long division,
2119ab4382d2SGreg Kroah-Hartman 			 * which would be required to prevent 32bit arithmetic overflow
2120ab4382d2SGreg Kroah-Hartman 			 */
2121ab4382d2SGreg Kroah-Hartman 			unsigned int mul = ubir + 1;
2122ab4382d2SGreg Kroah-Hartman 			unsigned int div = 16 * (ubmr + 1);
2123ab4382d2SGreg Kroah-Hartman 			unsigned int rem = uartclk % div;
2124ab4382d2SGreg Kroah-Hartman 
2125ab4382d2SGreg Kroah-Hartman 			baud_raw = (uartclk / div) * mul;
2126ab4382d2SGreg Kroah-Hartman 			baud_raw += (rem * mul + div / 2) / div;
2127ab4382d2SGreg Kroah-Hartman 			*baud = (baud_raw + 50) / 100 * 100;
2128ab4382d2SGreg Kroah-Hartman 		}
2129ab4382d2SGreg Kroah-Hartman 
2130ab4382d2SGreg Kroah-Hartman 		if (*baud != baud_raw)
2131f5a9e5f7SFabio Estevam 			dev_info(sport->port.dev, "Console IMX rounded baud rate from %d to %d\n",
2132ab4382d2SGreg Kroah-Hartman 				baud_raw, *baud);
2133ab4382d2SGreg Kroah-Hartman 	}
2134ab4382d2SGreg Kroah-Hartman }
2135ab4382d2SGreg Kroah-Hartman 
21366d0d1b5aSStefan Agner static int
imx_uart_console_setup(struct console * co,char * options)21379d1a50a2SUwe Kleine-König imx_uart_console_setup(struct console *co, char *options)
2138ab4382d2SGreg Kroah-Hartman {
2139ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
2140ab4382d2SGreg Kroah-Hartman 	int baud = 9600;
2141ab4382d2SGreg Kroah-Hartman 	int bits = 8;
2142ab4382d2SGreg Kroah-Hartman 	int parity = 'n';
2143ab4382d2SGreg Kroah-Hartman 	int flow = 'n';
21441cf93e0dSHuang Shijie 	int retval;
2145ab4382d2SGreg Kroah-Hartman 
2146ab4382d2SGreg Kroah-Hartman 	/*
2147ab4382d2SGreg Kroah-Hartman 	 * Check whether an invalid uart number has been specified, and
2148ab4382d2SGreg Kroah-Hartman 	 * if so, search for the first available port that does have
2149ab4382d2SGreg Kroah-Hartman 	 * console support.
2150ab4382d2SGreg Kroah-Hartman 	 */
21519d1a50a2SUwe Kleine-König 	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_uart_ports))
2152ab4382d2SGreg Kroah-Hartman 		co->index = 0;
21539d1a50a2SUwe Kleine-König 	sport = imx_uart_ports[co->index];
2154ab4382d2SGreg Kroah-Hartman 	if (sport == NULL)
2155ab4382d2SGreg Kroah-Hartman 		return -ENODEV;
2156ab4382d2SGreg Kroah-Hartman 
21571cf93e0dSHuang Shijie 	/* For setting the registers, we only need to enable the ipg clock. */
21581cf93e0dSHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
21591cf93e0dSHuang Shijie 	if (retval)
21601cf93e0dSHuang Shijie 		goto error_console;
21611cf93e0dSHuang Shijie 
2162ab4382d2SGreg Kroah-Hartman 	if (options)
2163ab4382d2SGreg Kroah-Hartman 		uart_parse_options(options, &baud, &parity, &bits, &flow);
2164ab4382d2SGreg Kroah-Hartman 	else
21659d1a50a2SUwe Kleine-König 		imx_uart_console_get_options(sport, &baud, &parity, &bits);
2166ab4382d2SGreg Kroah-Hartman 
21679d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
2168ab4382d2SGreg Kroah-Hartman 
21691cf93e0dSHuang Shijie 	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
21701cf93e0dSHuang Shijie 
21710c727a42SFabio Estevam 	if (retval) {
2172e67c139cSFugang Duan 		clk_disable_unprepare(sport->clk_ipg);
21730c727a42SFabio Estevam 		goto error_console;
21740c727a42SFabio Estevam 	}
21750c727a42SFabio Estevam 
2176e67c139cSFugang Duan 	retval = clk_prepare_enable(sport->clk_per);
21770c727a42SFabio Estevam 	if (retval)
2178e67c139cSFugang Duan 		clk_disable_unprepare(sport->clk_ipg);
21791cf93e0dSHuang Shijie 
21801cf93e0dSHuang Shijie error_console:
21811cf93e0dSHuang Shijie 	return retval;
2182ab4382d2SGreg Kroah-Hartman }
2183ab4382d2SGreg Kroah-Hartman 
21849768a37cSFrancesco Dolcini static int
imx_uart_console_exit(struct console * co)21859768a37cSFrancesco Dolcini imx_uart_console_exit(struct console *co)
21869768a37cSFrancesco Dolcini {
21879768a37cSFrancesco Dolcini 	struct imx_port *sport = imx_uart_ports[co->index];
21889768a37cSFrancesco Dolcini 
21899768a37cSFrancesco Dolcini 	clk_disable_unprepare(sport->clk_per);
21909768a37cSFrancesco Dolcini 	clk_disable_unprepare(sport->clk_ipg);
21919768a37cSFrancesco Dolcini 
21929768a37cSFrancesco Dolcini 	return 0;
21939768a37cSFrancesco Dolcini }
21949768a37cSFrancesco Dolcini 
21959d1a50a2SUwe Kleine-König static struct uart_driver imx_uart_uart_driver;
21969d1a50a2SUwe Kleine-König static struct console imx_uart_console = {
2197ab4382d2SGreg Kroah-Hartman 	.name		= DEV_NAME,
21989d1a50a2SUwe Kleine-König 	.write		= imx_uart_console_write,
2199ab4382d2SGreg Kroah-Hartman 	.device		= uart_console_device,
22009d1a50a2SUwe Kleine-König 	.setup		= imx_uart_console_setup,
22019768a37cSFrancesco Dolcini 	.exit		= imx_uart_console_exit,
2202ab4382d2SGreg Kroah-Hartman 	.flags		= CON_PRINTBUFFER,
2203ab4382d2SGreg Kroah-Hartman 	.index		= -1,
22049d1a50a2SUwe Kleine-König 	.data		= &imx_uart_uart_driver,
2205ab4382d2SGreg Kroah-Hartman };
2206ab4382d2SGreg Kroah-Hartman 
22079d1a50a2SUwe Kleine-König #define IMX_CONSOLE	&imx_uart_console
2208913c6c0eSLucas Stach 
2209ab4382d2SGreg Kroah-Hartman #else
2210ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	NULL
2211ab4382d2SGreg Kroah-Hartman #endif
2212ab4382d2SGreg Kroah-Hartman 
22139d1a50a2SUwe Kleine-König static struct uart_driver imx_uart_uart_driver = {
2214ab4382d2SGreg Kroah-Hartman 	.owner          = THIS_MODULE,
2215ab4382d2SGreg Kroah-Hartman 	.driver_name    = DRIVER_NAME,
2216ab4382d2SGreg Kroah-Hartman 	.dev_name       = DEV_NAME,
2217ab4382d2SGreg Kroah-Hartman 	.major          = SERIAL_IMX_MAJOR,
2218ab4382d2SGreg Kroah-Hartman 	.minor          = MINOR_START,
22199d1a50a2SUwe Kleine-König 	.nr             = ARRAY_SIZE(imx_uart_ports),
2220ab4382d2SGreg Kroah-Hartman 	.cons           = IMX_CONSOLE,
2221ab4382d2SGreg Kroah-Hartman };
2222ab4382d2SGreg Kroah-Hartman 
imx_trigger_start_tx(struct hrtimer * t)2223bd78ecd6SAhmad Fatoum static enum hrtimer_restart imx_trigger_start_tx(struct hrtimer *t)
2224cb1a6092SUwe Kleine-König {
2225bd78ecd6SAhmad Fatoum 	struct imx_port *sport = container_of(t, struct imx_port, trigger_start_tx);
2226cb1a6092SUwe Kleine-König 	unsigned long flags;
2227cb1a6092SUwe Kleine-König 
2228cb1a6092SUwe Kleine-König 	spin_lock_irqsave(&sport->port.lock, flags);
2229cb1a6092SUwe Kleine-König 	if (sport->tx_state == WAIT_AFTER_RTS)
2230cb1a6092SUwe Kleine-König 		imx_uart_start_tx(&sport->port);
2231cb1a6092SUwe Kleine-König 	spin_unlock_irqrestore(&sport->port.lock, flags);
2232bd78ecd6SAhmad Fatoum 
2233bd78ecd6SAhmad Fatoum 	return HRTIMER_NORESTART;
2234cb1a6092SUwe Kleine-König }
2235cb1a6092SUwe Kleine-König 
imx_trigger_stop_tx(struct hrtimer * t)2236bd78ecd6SAhmad Fatoum static enum hrtimer_restart imx_trigger_stop_tx(struct hrtimer *t)
2237cb1a6092SUwe Kleine-König {
2238bd78ecd6SAhmad Fatoum 	struct imx_port *sport = container_of(t, struct imx_port, trigger_stop_tx);
2239cb1a6092SUwe Kleine-König 	unsigned long flags;
2240cb1a6092SUwe Kleine-König 
2241cb1a6092SUwe Kleine-König 	spin_lock_irqsave(&sport->port.lock, flags);
2242cb1a6092SUwe Kleine-König 	if (sport->tx_state == WAIT_AFTER_SEND)
2243cb1a6092SUwe Kleine-König 		imx_uart_stop_tx(&sport->port);
2244cb1a6092SUwe Kleine-König 	spin_unlock_irqrestore(&sport->port.lock, flags);
2245bd78ecd6SAhmad Fatoum 
2246bd78ecd6SAhmad Fatoum 	return HRTIMER_NORESTART;
2247cb1a6092SUwe Kleine-König }
2248cb1a6092SUwe Kleine-König 
224900d7a00eSIlpo Järvinen static const struct serial_rs485 imx_rs485_supported = {
225000d7a00eSIlpo Järvinen 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
225100d7a00eSIlpo Järvinen 		 SER_RS485_RX_DURING_TX,
225200d7a00eSIlpo Järvinen 	.delay_rts_before_send = 1,
225300d7a00eSIlpo Järvinen 	.delay_rts_after_send = 1,
225400d7a00eSIlpo Järvinen };
225500d7a00eSIlpo Järvinen 
2256db0a196bSFabien Lahoudere /* Default RX DMA buffer configuration */
2257db0a196bSFabien Lahoudere #define RX_DMA_PERIODS		16
2258db0a196bSFabien Lahoudere #define RX_DMA_PERIOD_LEN	(PAGE_SIZE / 4)
2259db0a196bSFabien Lahoudere 
imx_uart_probe(struct platform_device * pdev)22609d1a50a2SUwe Kleine-König static int imx_uart_probe(struct platform_device *pdev)
2261ab4382d2SGreg Kroah-Hartman {
22624661f46eSFabio Estevam 	struct device_node *np = pdev->dev.of_node;
2263ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
2264ab4382d2SGreg Kroah-Hartman 	void __iomem *base;
2265db0a196bSFabien Lahoudere 	u32 dma_buf_conf[2];
22664444dcf1SUwe Kleine-König 	int ret = 0;
226779d0224fSMarek Vasut 	u32 ucr1, ucr2, uts;
2268ab4382d2SGreg Kroah-Hartman 	struct resource *res;
2269842633bdSUwe Kleine-König 	int txirq, rxirq, rtsirq;
2270ab4382d2SGreg Kroah-Hartman 
227142d34191SSachin Kamat 	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2272ab4382d2SGreg Kroah-Hartman 	if (!sport)
2273ab4382d2SGreg Kroah-Hartman 		return -ENOMEM;
2274ab4382d2SGreg Kroah-Hartman 
22754661f46eSFabio Estevam 	sport->devdata = of_device_get_match_data(&pdev->dev);
22764661f46eSFabio Estevam 
22774661f46eSFabio Estevam 	ret = of_alias_get_id(np, "serial");
22784661f46eSFabio Estevam 	if (ret < 0) {
22794661f46eSFabio Estevam 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
228042d34191SSachin Kamat 		return ret;
22814661f46eSFabio Estevam 	}
22824661f46eSFabio Estevam 	sport->port.line = ret;
22834661f46eSFabio Estevam 
2284822a729aSRob Herring 	sport->have_rtscts = of_property_read_bool(np, "uart-has-rtscts") ||
2285822a729aSRob Herring 		of_property_read_bool(np, "fsl,uart-has-rtscts"); /* deprecated */
22864661f46eSFabio Estevam 
2287822a729aSRob Herring 	sport->dte_mode = of_property_read_bool(np, "fsl,dte-mode");
22884661f46eSFabio Estevam 
2289ef194140SRob Herring 	sport->have_rtsgpio = of_property_present(np, "rts-gpios");
22904661f46eSFabio Estevam 
2291822a729aSRob Herring 	sport->inverted_tx = of_property_read_bool(np, "fsl,inverted-tx");
22924661f46eSFabio Estevam 
2293822a729aSRob Herring 	sport->inverted_rx = of_property_read_bool(np, "fsl,inverted-rx");
229422698aa2SShawn Guo 
2295db0a196bSFabien Lahoudere 	if (!of_property_read_u32_array(np, "fsl,dma-info", dma_buf_conf, 2)) {
2296db0a196bSFabien Lahoudere 		sport->rx_period_length = dma_buf_conf[0];
2297db0a196bSFabien Lahoudere 		sport->rx_periods = dma_buf_conf[1];
2298db0a196bSFabien Lahoudere 	} else {
2299db0a196bSFabien Lahoudere 		sport->rx_period_length = RX_DMA_PERIOD_LEN;
2300db0a196bSFabien Lahoudere 		sport->rx_periods = RX_DMA_PERIODS;
2301db0a196bSFabien Lahoudere 	}
2302db0a196bSFabien Lahoudere 
23039d1a50a2SUwe Kleine-König 	if (sport->port.line >= ARRAY_SIZE(imx_uart_ports)) {
230456734448SGeert Uytterhoeven 		dev_err(&pdev->dev, "serial%d out of range\n",
230556734448SGeert Uytterhoeven 			sport->port.line);
230656734448SGeert Uytterhoeven 		return -EINVAL;
230756734448SGeert Uytterhoeven 	}
230856734448SGeert Uytterhoeven 
230957c2dab5SYangtao Li 	base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
2310da82f997SAlexander Shiyan 	if (IS_ERR(base))
2311da82f997SAlexander Shiyan 		return PTR_ERR(base);
2312ab4382d2SGreg Kroah-Hartman 
2313842633bdSUwe Kleine-König 	rxirq = platform_get_irq(pdev, 0);
2314aa49d8e8SAnson Huang 	if (rxirq < 0)
2315aa49d8e8SAnson Huang 		return rxirq;
231631a8d8faSAnson Huang 	txirq = platform_get_irq_optional(pdev, 1);
231731a8d8faSAnson Huang 	rtsirq = platform_get_irq_optional(pdev, 2);
2318842633bdSUwe Kleine-König 
2319ab4382d2SGreg Kroah-Hartman 	sport->port.dev = &pdev->dev;
2320ab4382d2SGreg Kroah-Hartman 	sport->port.mapbase = res->start;
2321ab4382d2SGreg Kroah-Hartman 	sport->port.membase = base;
23225b109564SZheng Yongjun 	sport->port.type = PORT_IMX;
2323ab4382d2SGreg Kroah-Hartman 	sport->port.iotype = UPIO_MEM;
2324842633bdSUwe Kleine-König 	sport->port.irq = rxirq;
2325ab4382d2SGreg Kroah-Hartman 	sport->port.fifosize = 32;
2326aa3479d2SDmitry Safonov 	sport->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE);
23279d1a50a2SUwe Kleine-König 	sport->port.ops = &imx_uart_pops;
23289d1a50a2SUwe Kleine-König 	sport->port.rs485_config = imx_uart_rs485_config;
232900d7a00eSIlpo Järvinen 	/* RTS is required to control the RS485 transmitter */
233000d7a00eSIlpo Järvinen 	if (sport->have_rtscts || sport->have_rtsgpio)
23310139da50SIlpo Järvinen 		sport->port.rs485_supported = imx_rs485_supported;
2332ab4382d2SGreg Kroah-Hartman 	sport->port.flags = UPF_BOOT_AUTOCONF;
23339d1a50a2SUwe Kleine-König 	timer_setup(&sport->timer, imx_uart_timeout, 0);
2334ab4382d2SGreg Kroah-Hartman 
233558362d5bSUwe Kleine-König 	sport->gpios = mctrl_gpio_init(&sport->port, 0);
233658362d5bSUwe Kleine-König 	if (IS_ERR(sport->gpios))
233758362d5bSUwe Kleine-König 		return PTR_ERR(sport->gpios);
233858362d5bSUwe Kleine-König 
23393a9465faSSascha Hauer 	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
23403a9465faSSascha Hauer 	if (IS_ERR(sport->clk_ipg)) {
23413a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_ipg);
2342833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
234342d34191SSachin Kamat 		return ret;
2344ab4382d2SGreg Kroah-Hartman 	}
2345ab4382d2SGreg Kroah-Hartman 
23463a9465faSSascha Hauer 	sport->clk_per = devm_clk_get(&pdev->dev, "per");
23473a9465faSSascha Hauer 	if (IS_ERR(sport->clk_per)) {
23483a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_per);
2349833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
235042d34191SSachin Kamat 		return ret;
23513a9465faSSascha Hauer 	}
23523a9465faSSascha Hauer 
23533a9465faSSascha Hauer 	sport->port.uartclk = clk_get_rate(sport->clk_per);
2354ab4382d2SGreg Kroah-Hartman 
23558a61f0c7SFabio Estevam 	/* For register access, we only need to enable the ipg clock. */
23568a61f0c7SFabio Estevam 	ret = clk_prepare_enable(sport->clk_ipg);
23571e512d45SUwe Kleine-König 	if (ret) {
235805ba3df0SChristoph Niedermaier 		dev_err(&pdev->dev, "failed to enable ipg clk: %d\n", ret);
23598a61f0c7SFabio Estevam 		return ret;
23601e512d45SUwe Kleine-König 	}
23618a61f0c7SFabio Estevam 
2362c150c0f3SLukas Wunner 	ret = uart_get_rs485_mode(&sport->port);
236345d709f3SChristoph Niedermaier 	if (ret)
236445d709f3SChristoph Niedermaier 		goto err_clk;
2365743f93f8SLukas Wunner 
23666d215f83SStefan Agner 	/*
23676d215f83SStefan Agner 	 * If using the i.MX UART RTS/CTS control then the RTS (CTS_B)
23686d215f83SStefan Agner 	 * signal cannot be set low during transmission in case the
23696d215f83SStefan Agner 	 * receiver is off (limitation of the i.MX UART IP).
23706d215f83SStefan Agner 	 */
23716d215f83SStefan Agner 	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
23726d215f83SStefan Agner 	    sport->have_rtscts && !sport->have_rtsgpio &&
23736d215f83SStefan Agner 	    (!(sport->port.rs485.flags & SER_RS485_RTS_ON_SEND) &&
23746d215f83SStefan Agner 	     !(sport->port.rs485.flags & SER_RS485_RX_DURING_TX)))
23756d215f83SStefan Agner 		dev_err(&pdev->dev,
23766d215f83SStefan Agner 			"low-active RTS not possible when receiver is off, enabling receiver\n");
23776d215f83SStefan Agner 
23788a61f0c7SFabio Estevam 	/* Disable interrupts before requesting them */
23794444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
23805f0e708cSYe Bin 	ucr1 &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN | UCR1_RTSDEN);
23814444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
23828a61f0c7SFabio Estevam 
2383ef25e16eSPeng Fan 	/* Disable Ageing Timer interrupt */
2384ef25e16eSPeng Fan 	ucr2 = imx_uart_readl(sport, UCR2);
2385ef25e16eSPeng Fan 	ucr2 &= ~UCR2_ATEN;
2386ef25e16eSPeng Fan 	imx_uart_writel(sport, ucr2, UCR2);
2387ef25e16eSPeng Fan 
238879d0224fSMarek Vasut 	/*
238979d0224fSMarek Vasut 	 * In case RS485 is enabled without GPIO RTS control, the UART IP
239079d0224fSMarek Vasut 	 * is used to control CTS signal. Keep both the UART and Receiver
239179d0224fSMarek Vasut 	 * enabled, otherwise the UART IP pulls CTS signal always HIGH no
239279d0224fSMarek Vasut 	 * matter how the UCR2 CTSC and CTS bits are set. To prevent any
239379d0224fSMarek Vasut 	 * data from being fed into the RX FIFO, enable loopback mode in
239479d0224fSMarek Vasut 	 * UTS register, which disconnects the RX path from external RXD
239579d0224fSMarek Vasut 	 * pin and connects it to the Transceiver, which is disabled, so
239679d0224fSMarek Vasut 	 * no data can be fed to the RX FIFO that way.
239779d0224fSMarek Vasut 	 */
239879d0224fSMarek Vasut 	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
239979d0224fSMarek Vasut 	    sport->have_rtscts && !sport->have_rtsgpio) {
240079d0224fSMarek Vasut 		uts = imx_uart_readl(sport, imx_uart_uts_reg(sport));
240179d0224fSMarek Vasut 		uts |= UTS_LOOP;
240279d0224fSMarek Vasut 		imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
240379d0224fSMarek Vasut 
240479d0224fSMarek Vasut 		ucr1 = imx_uart_readl(sport, UCR1);
240579d0224fSMarek Vasut 		ucr1 |= UCR1_UARTEN;
240679d0224fSMarek Vasut 		imx_uart_writel(sport, ucr1, UCR1);
240779d0224fSMarek Vasut 
240879d0224fSMarek Vasut 		ucr2 = imx_uart_readl(sport, UCR2);
240979d0224fSMarek Vasut 		ucr2 |= UCR2_RXEN;
241079d0224fSMarek Vasut 		imx_uart_writel(sport, ucr2, UCR2);
241179d0224fSMarek Vasut 	}
241279d0224fSMarek Vasut 
24139d1a50a2SUwe Kleine-König 	if (!imx_uart_is_imx1(sport) && sport->dte_mode) {
2414e61c38d8SUwe Kleine-König 		/*
2415e61c38d8SUwe Kleine-König 		 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2416e61c38d8SUwe Kleine-König 		 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2417e61c38d8SUwe Kleine-König 		 * and DCD (when they are outputs) or enables the respective
2418e61c38d8SUwe Kleine-König 		 * irqs. So set this bit early, i.e. before requesting irqs.
2419e61c38d8SUwe Kleine-König 		 */
24204444dcf1SUwe Kleine-König 		u32 ufcr = imx_uart_readl(sport, UFCR);
24214444dcf1SUwe Kleine-König 		if (!(ufcr & UFCR_DCEDTE))
24224444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ufcr | UFCR_DCEDTE, UFCR);
2423e61c38d8SUwe Kleine-König 
2424e61c38d8SUwe Kleine-König 		/*
2425e61c38d8SUwe Kleine-König 		 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2426e61c38d8SUwe Kleine-König 		 * enabled later because they cannot be cleared
2427e61c38d8SUwe Kleine-König 		 * (confirmed on i.MX25) which makes them unusable.
2428e61c38d8SUwe Kleine-König 		 */
242927c84426SUwe Kleine-König 		imx_uart_writel(sport,
243027c84426SUwe Kleine-König 				IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
243127c84426SUwe Kleine-König 				UCR3);
2432e61c38d8SUwe Kleine-König 
2433e61c38d8SUwe Kleine-König 	} else {
24344444dcf1SUwe Kleine-König 		u32 ucr3 = UCR3_DSR;
24354444dcf1SUwe Kleine-König 		u32 ufcr = imx_uart_readl(sport, UFCR);
24364444dcf1SUwe Kleine-König 		if (ufcr & UFCR_DCEDTE)
24374444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ufcr & ~UFCR_DCEDTE, UFCR);
24386df765dcSUwe Kleine-König 
24399d1a50a2SUwe Kleine-König 		if (!imx_uart_is_imx1(sport))
24406df765dcSUwe Kleine-König 			ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
244127c84426SUwe Kleine-König 		imx_uart_writel(sport, ucr3, UCR3);
2442e61c38d8SUwe Kleine-König 	}
2443e61c38d8SUwe Kleine-König 
2444bd78ecd6SAhmad Fatoum 	hrtimer_init(&sport->trigger_start_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
2445bd78ecd6SAhmad Fatoum 	hrtimer_init(&sport->trigger_stop_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
2446bd78ecd6SAhmad Fatoum 	sport->trigger_start_tx.function = imx_trigger_start_tx;
2447bd78ecd6SAhmad Fatoum 	sport->trigger_stop_tx.function = imx_trigger_stop_tx;
2448cb1a6092SUwe Kleine-König 
2449c0d1c6b0SFabio Estevam 	/*
2450c0d1c6b0SFabio Estevam 	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2451c0d1c6b0SFabio Estevam 	 * chips only have one interrupt.
2452c0d1c6b0SFabio Estevam 	 */
2453842633bdSUwe Kleine-König 	if (txirq > 0) {
24549d1a50a2SUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_rxint, 0,
2455c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
24561e512d45SUwe Kleine-König 		if (ret) {
24571e512d45SUwe Kleine-König 			dev_err(&pdev->dev, "failed to request rx irq: %d\n",
24581e512d45SUwe Kleine-König 				ret);
245945d709f3SChristoph Niedermaier 			goto err_clk;
24601e512d45SUwe Kleine-König 		}
2461c0d1c6b0SFabio Estevam 
24629d1a50a2SUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, txirq, imx_uart_txint, 0,
2463c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
24641e512d45SUwe Kleine-König 		if (ret) {
24651e512d45SUwe Kleine-König 			dev_err(&pdev->dev, "failed to request tx irq: %d\n",
24661e512d45SUwe Kleine-König 				ret);
246745d709f3SChristoph Niedermaier 			goto err_clk;
24681e512d45SUwe Kleine-König 		}
24697e620984SUwe Kleine-König 
24707e620984SUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, rtsirq, imx_uart_rtsint, 0,
24717e620984SUwe Kleine-König 				       dev_name(&pdev->dev), sport);
24727e620984SUwe Kleine-König 		if (ret) {
24737e620984SUwe Kleine-König 			dev_err(&pdev->dev, "failed to request rts irq: %d\n",
24747e620984SUwe Kleine-König 				ret);
247545d709f3SChristoph Niedermaier 			goto err_clk;
24767e620984SUwe Kleine-König 		}
2477c0d1c6b0SFabio Estevam 	} else {
24789d1a50a2SUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_int, 0,
2479c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
24801e512d45SUwe Kleine-König 		if (ret) {
24811e512d45SUwe Kleine-König 			dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
248245d709f3SChristoph Niedermaier 			goto err_clk;
2483c0d1c6b0SFabio Estevam 		}
24841e512d45SUwe Kleine-König 	}
2485c0d1c6b0SFabio Estevam 
24869d1a50a2SUwe Kleine-König 	imx_uart_ports[sport->port.line] = sport;
2487ab4382d2SGreg Kroah-Hartman 
24880a86a86bSRichard Zhao 	platform_set_drvdata(pdev, sport);
2489ab4382d2SGreg Kroah-Hartman 
249045d709f3SChristoph Niedermaier 	ret = uart_add_one_port(&imx_uart_uart_driver, &sport->port);
249145d709f3SChristoph Niedermaier 
249245d709f3SChristoph Niedermaier err_clk:
249345d709f3SChristoph Niedermaier 	clk_disable_unprepare(sport->clk_ipg);
249445d709f3SChristoph Niedermaier 
249545d709f3SChristoph Niedermaier 	return ret;
2496ab4382d2SGreg Kroah-Hartman }
2497ab4382d2SGreg Kroah-Hartman 
imx_uart_remove(struct platform_device * pdev)24989d1a50a2SUwe Kleine-König static int imx_uart_remove(struct platform_device *pdev)
2499ab4382d2SGreg Kroah-Hartman {
2500ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(pdev);
2501ab4382d2SGreg Kroah-Hartman 
2502d5b3d02dSUwe Kleine-König 	uart_remove_one_port(&imx_uart_uart_driver, &sport->port);
2503d5b3d02dSUwe Kleine-König 
2504d5b3d02dSUwe Kleine-König 	return 0;
2505ab4382d2SGreg Kroah-Hartman }
2506ab4382d2SGreg Kroah-Hartman 
imx_uart_restore_context(struct imx_port * sport)25079d1a50a2SUwe Kleine-König static void imx_uart_restore_context(struct imx_port *sport)
2508c868cbb7SEduardo Valentin {
250907b5e16eSAnson Huang 	unsigned long flags;
251007b5e16eSAnson Huang 
251107b5e16eSAnson Huang 	spin_lock_irqsave(&sport->port.lock, flags);
251207b5e16eSAnson Huang 	if (!sport->context_saved) {
251307b5e16eSAnson Huang 		spin_unlock_irqrestore(&sport->port.lock, flags);
2514c868cbb7SEduardo Valentin 		return;
251507b5e16eSAnson Huang 	}
2516c868cbb7SEduardo Valentin 
251727c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[4], UFCR);
251827c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[5], UESC);
251927c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[6], UTIM);
252027c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[7], UBIR);
252127c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[8], UBMR);
252227c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
252327c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[0], UCR1);
252427c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
252527c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[2], UCR3);
252627c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[3], UCR4);
2527c868cbb7SEduardo Valentin 	sport->context_saved = false;
252807b5e16eSAnson Huang 	spin_unlock_irqrestore(&sport->port.lock, flags);
2529c868cbb7SEduardo Valentin }
2530c868cbb7SEduardo Valentin 
imx_uart_save_context(struct imx_port * sport)25319d1a50a2SUwe Kleine-König static void imx_uart_save_context(struct imx_port *sport)
2532c868cbb7SEduardo Valentin {
253307b5e16eSAnson Huang 	unsigned long flags;
253407b5e16eSAnson Huang 
2535c868cbb7SEduardo Valentin 	/* Save necessary regs */
253607b5e16eSAnson Huang 	spin_lock_irqsave(&sport->port.lock, flags);
253727c84426SUwe Kleine-König 	sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
253827c84426SUwe Kleine-König 	sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
253927c84426SUwe Kleine-König 	sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
254027c84426SUwe Kleine-König 	sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
254127c84426SUwe Kleine-König 	sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
254227c84426SUwe Kleine-König 	sport->saved_reg[5] = imx_uart_readl(sport, UESC);
254327c84426SUwe Kleine-König 	sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
254427c84426SUwe Kleine-König 	sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
254527c84426SUwe Kleine-König 	sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
254627c84426SUwe Kleine-König 	sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
2547c868cbb7SEduardo Valentin 	sport->context_saved = true;
254807b5e16eSAnson Huang 	spin_unlock_irqrestore(&sport->port.lock, flags);
2549c868cbb7SEduardo Valentin }
2550c868cbb7SEduardo Valentin 
imx_uart_enable_wakeup(struct imx_port * sport,bool on)25519d1a50a2SUwe Kleine-König static void imx_uart_enable_wakeup(struct imx_port *sport, bool on)
2552189550b8SEduardo Valentin {
25534444dcf1SUwe Kleine-König 	u32 ucr3;
2554189550b8SEduardo Valentin 
25554444dcf1SUwe Kleine-König 	ucr3 = imx_uart_readl(sport, UCR3);
255609df0b34SMartin Kaiser 	if (on) {
255727c84426SUwe Kleine-König 		imx_uart_writel(sport, USR1_AWAKE, USR1);
25584444dcf1SUwe Kleine-König 		ucr3 |= UCR3_AWAKEN;
25594444dcf1SUwe Kleine-König 	} else {
25604444dcf1SUwe Kleine-König 		ucr3 &= ~UCR3_AWAKEN;
256109df0b34SMartin Kaiser 	}
25624444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr3, UCR3);
2563bc85734bSEduardo Valentin 
256438b1f0fbSFabio Estevam 	if (sport->have_rtscts) {
25654444dcf1SUwe Kleine-König 		u32 ucr1 = imx_uart_readl(sport, UCR1);
2566c67643b4SFugang Duan 		if (on) {
2567c67643b4SFugang Duan 			imx_uart_writel(sport, USR1_RTSD, USR1);
25684444dcf1SUwe Kleine-König 			ucr1 |= UCR1_RTSDEN;
2569c67643b4SFugang Duan 		} else {
25704444dcf1SUwe Kleine-König 			ucr1 &= ~UCR1_RTSDEN;
2571c67643b4SFugang Duan 		}
25724444dcf1SUwe Kleine-König 		imx_uart_writel(sport, ucr1, UCR1);
2573189550b8SEduardo Valentin 	}
257438b1f0fbSFabio Estevam }
2575189550b8SEduardo Valentin 
imx_uart_suspend_noirq(struct device * dev)25769d1a50a2SUwe Kleine-König static int imx_uart_suspend_noirq(struct device *dev)
257790bb6bd3SShenwei Wang {
2578a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
257990bb6bd3SShenwei Wang 
25809d1a50a2SUwe Kleine-König 	imx_uart_save_context(sport);
258190bb6bd3SShenwei Wang 
258290bb6bd3SShenwei Wang 	clk_disable(sport->clk_ipg);
258390bb6bd3SShenwei Wang 
2584fcfed1beSAnson Huang 	pinctrl_pm_select_sleep_state(dev);
2585fcfed1beSAnson Huang 
258690bb6bd3SShenwei Wang 	return 0;
258790bb6bd3SShenwei Wang }
258890bb6bd3SShenwei Wang 
imx_uart_resume_noirq(struct device * dev)25899d1a50a2SUwe Kleine-König static int imx_uart_resume_noirq(struct device *dev)
259090bb6bd3SShenwei Wang {
2591a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
259290bb6bd3SShenwei Wang 	int ret;
259390bb6bd3SShenwei Wang 
2594fcfed1beSAnson Huang 	pinctrl_pm_select_default_state(dev);
2595fcfed1beSAnson Huang 
259690bb6bd3SShenwei Wang 	ret = clk_enable(sport->clk_ipg);
259790bb6bd3SShenwei Wang 	if (ret)
259890bb6bd3SShenwei Wang 		return ret;
259990bb6bd3SShenwei Wang 
26009d1a50a2SUwe Kleine-König 	imx_uart_restore_context(sport);
260190bb6bd3SShenwei Wang 
260290bb6bd3SShenwei Wang 	return 0;
260390bb6bd3SShenwei Wang }
260490bb6bd3SShenwei Wang 
imx_uart_suspend(struct device * dev)26059d1a50a2SUwe Kleine-König static int imx_uart_suspend(struct device *dev)
260690bb6bd3SShenwei Wang {
2607a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
260809df0b34SMartin Kaiser 	int ret;
260990bb6bd3SShenwei Wang 
26109d1a50a2SUwe Kleine-König 	uart_suspend_port(&imx_uart_uart_driver, &sport->port);
261181b289ccSMaxim Yu. Osipov 	disable_irq(sport->port.irq);
261290bb6bd3SShenwei Wang 
261309df0b34SMartin Kaiser 	ret = clk_prepare_enable(sport->clk_ipg);
261409df0b34SMartin Kaiser 	if (ret)
261509df0b34SMartin Kaiser 		return ret;
261609df0b34SMartin Kaiser 
261709df0b34SMartin Kaiser 	/* enable wakeup from i.MX UART */
26189d1a50a2SUwe Kleine-König 	imx_uart_enable_wakeup(sport, true);
261909df0b34SMartin Kaiser 
262009df0b34SMartin Kaiser 	return 0;
262190bb6bd3SShenwei Wang }
262290bb6bd3SShenwei Wang 
imx_uart_resume(struct device * dev)26239d1a50a2SUwe Kleine-König static int imx_uart_resume(struct device *dev)
262490bb6bd3SShenwei Wang {
2625a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
262690bb6bd3SShenwei Wang 
262790bb6bd3SShenwei Wang 	/* disable wakeup from i.MX UART */
26289d1a50a2SUwe Kleine-König 	imx_uart_enable_wakeup(sport, false);
262990bb6bd3SShenwei Wang 
26309d1a50a2SUwe Kleine-König 	uart_resume_port(&imx_uart_uart_driver, &sport->port);
263181b289ccSMaxim Yu. Osipov 	enable_irq(sport->port.irq);
263290bb6bd3SShenwei Wang 
263309df0b34SMartin Kaiser 	clk_disable_unprepare(sport->clk_ipg);
263429add68dSMartin Fuzzey 
263590bb6bd3SShenwei Wang 	return 0;
263690bb6bd3SShenwei Wang }
263790bb6bd3SShenwei Wang 
imx_uart_freeze(struct device * dev)26389d1a50a2SUwe Kleine-König static int imx_uart_freeze(struct device *dev)
263994be6d74SPhilipp Zabel {
2640a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
264194be6d74SPhilipp Zabel 
26429d1a50a2SUwe Kleine-König 	uart_suspend_port(&imx_uart_uart_driver, &sport->port);
264394be6d74SPhilipp Zabel 
264409df0b34SMartin Kaiser 	return clk_prepare_enable(sport->clk_ipg);
264594be6d74SPhilipp Zabel }
264694be6d74SPhilipp Zabel 
imx_uart_thaw(struct device * dev)26479d1a50a2SUwe Kleine-König static int imx_uart_thaw(struct device *dev)
264894be6d74SPhilipp Zabel {
2649a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
265094be6d74SPhilipp Zabel 
26519d1a50a2SUwe Kleine-König 	uart_resume_port(&imx_uart_uart_driver, &sport->port);
265294be6d74SPhilipp Zabel 
265309df0b34SMartin Kaiser 	clk_disable_unprepare(sport->clk_ipg);
265494be6d74SPhilipp Zabel 
265594be6d74SPhilipp Zabel 	return 0;
265694be6d74SPhilipp Zabel }
265794be6d74SPhilipp Zabel 
26589d1a50a2SUwe Kleine-König static const struct dev_pm_ops imx_uart_pm_ops = {
26599d1a50a2SUwe Kleine-König 	.suspend_noirq = imx_uart_suspend_noirq,
26609d1a50a2SUwe Kleine-König 	.resume_noirq = imx_uart_resume_noirq,
26619d1a50a2SUwe Kleine-König 	.freeze_noirq = imx_uart_suspend_noirq,
26624561d800SShawn Guo 	.thaw_noirq = imx_uart_resume_noirq,
26639d1a50a2SUwe Kleine-König 	.restore_noirq = imx_uart_resume_noirq,
26649d1a50a2SUwe Kleine-König 	.suspend = imx_uart_suspend,
26659d1a50a2SUwe Kleine-König 	.resume = imx_uart_resume,
26669d1a50a2SUwe Kleine-König 	.freeze = imx_uart_freeze,
26679d1a50a2SUwe Kleine-König 	.thaw = imx_uart_thaw,
26689d1a50a2SUwe Kleine-König 	.restore = imx_uart_thaw,
266990bb6bd3SShenwei Wang };
267090bb6bd3SShenwei Wang 
26719d1a50a2SUwe Kleine-König static struct platform_driver imx_uart_platform_driver = {
26729d1a50a2SUwe Kleine-König 	.probe = imx_uart_probe,
26739d1a50a2SUwe Kleine-König 	.remove = imx_uart_remove,
2674ab4382d2SGreg Kroah-Hartman 
2675ab4382d2SGreg Kroah-Hartman 	.driver = {
2676ab4382d2SGreg Kroah-Hartman 		.name = "imx-uart",
267722698aa2SShawn Guo 		.of_match_table = imx_uart_dt_ids,
26789d1a50a2SUwe Kleine-König 		.pm = &imx_uart_pm_ops,
2679ab4382d2SGreg Kroah-Hartman 	},
2680ab4382d2SGreg Kroah-Hartman };
2681ab4382d2SGreg Kroah-Hartman 
imx_uart_init(void)26829d1a50a2SUwe Kleine-König static int __init imx_uart_init(void)
2683ab4382d2SGreg Kroah-Hartman {
26849d1a50a2SUwe Kleine-König 	int ret = uart_register_driver(&imx_uart_uart_driver);
2685ab4382d2SGreg Kroah-Hartman 
2686ab4382d2SGreg Kroah-Hartman 	if (ret)
2687ab4382d2SGreg Kroah-Hartman 		return ret;
2688ab4382d2SGreg Kroah-Hartman 
26899d1a50a2SUwe Kleine-König 	ret = platform_driver_register(&imx_uart_platform_driver);
2690ab4382d2SGreg Kroah-Hartman 	if (ret != 0)
26919d1a50a2SUwe Kleine-König 		uart_unregister_driver(&imx_uart_uart_driver);
2692ab4382d2SGreg Kroah-Hartman 
2693f227824eSUwe Kleine-König 	return ret;
2694ab4382d2SGreg Kroah-Hartman }
2695ab4382d2SGreg Kroah-Hartman 
imx_uart_exit(void)26969d1a50a2SUwe Kleine-König static void __exit imx_uart_exit(void)
2697ab4382d2SGreg Kroah-Hartman {
26989d1a50a2SUwe Kleine-König 	platform_driver_unregister(&imx_uart_platform_driver);
26999d1a50a2SUwe Kleine-König 	uart_unregister_driver(&imx_uart_uart_driver);
2700ab4382d2SGreg Kroah-Hartman }
2701ab4382d2SGreg Kroah-Hartman 
27029d1a50a2SUwe Kleine-König module_init(imx_uart_init);
27039d1a50a2SUwe Kleine-König module_exit(imx_uart_exit);
2704ab4382d2SGreg Kroah-Hartman 
2705ab4382d2SGreg Kroah-Hartman MODULE_AUTHOR("Sascha Hauer");
2706ab4382d2SGreg Kroah-Hartman MODULE_DESCRIPTION("IMX generic serial port driver");
2707ab4382d2SGreg Kroah-Hartman MODULE_LICENSE("GPL");
2708ab4382d2SGreg Kroah-Hartman MODULE_ALIAS("platform:imx-uart");
2709