xref: /openbmc/linux/drivers/net/ethernet/stmicro/stmmac/stmmac.h (revision d5a05e69ac6e4c431c380ced2b534c91f7bc3280)
14fa9c49fSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
27ac6653aSJeff Kirsher /*******************************************************************************
37ac6653aSJeff Kirsher   Copyright (C) 2007-2009  STMicroelectronics Ltd
47ac6653aSJeff Kirsher 
57ac6653aSJeff Kirsher 
67ac6653aSJeff Kirsher   Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
77ac6653aSJeff Kirsher *******************************************************************************/
87ac6653aSJeff Kirsher 
9bd4242dfSRayagond Kokatanur #ifndef __STMMAC_H__
10bd4242dfSRayagond Kokatanur #define __STMMAC_H__
11bd4242dfSRayagond Kokatanur 
12bfab27a1SGiuseppe CAVALLARO #define STMMAC_RESOURCE_NAME   "stmmaceth"
1306bce7ddSAlexandre TORGUE #define DRV_MODULE_VERSION	"Jan_2016"
14ba1377ffSGiuseppe CAVALLARO 
15ba1377ffSGiuseppe CAVALLARO #include <linux/clk.h>
16*d5a05e69SVincent Whitchurch #include <linux/hrtimer.h>
173cd1cfcbSJose Abreu #include <linux/if_vlan.h>
187ac6653aSJeff Kirsher #include <linux/stmmac.h>
19eeef2f6bSJose Abreu #include <linux/phylink.h>
2033d5e332SGiuseppe CAVALLARO #include <linux/pci.h>
217ac6653aSJeff Kirsher #include "common.h"
2292ba6888SRayagond Kokatanur #include <linux/ptp_clock_kernel.h>
23d6228b7cSArtem Panfilov #include <linux/net_tstamp.h>
24c5e4ddbdSChen-Yu Tsai #include <linux/reset.h>
252af6106aSJose Abreu #include <net/page_pool.h>
267ac6653aSJeff Kirsher 
27e56788cfSJoachim Eastwood struct stmmac_resources {
28e56788cfSJoachim Eastwood 	void __iomem *addr;
29e56788cfSJoachim Eastwood 	const char *mac;
30e56788cfSJoachim Eastwood 	int wol_irq;
31e56788cfSJoachim Eastwood 	int lpi_irq;
32e56788cfSJoachim Eastwood 	int irq;
33e56788cfSJoachim Eastwood };
34e56788cfSJoachim Eastwood 
35362b37beSGiuseppe CAVALLARO struct stmmac_tx_info {
36362b37beSGiuseppe CAVALLARO 	dma_addr_t buf;
37362b37beSGiuseppe CAVALLARO 	bool map_as_page;
38553e2ab3SGiuseppe Cavallaro 	unsigned len;
392a6d8e17SGiuseppe Cavallaro 	bool last_segment;
4096951366SGiuseppe Cavallaro 	bool is_jumbo;
41362b37beSGiuseppe CAVALLARO };
42362b37beSGiuseppe CAVALLARO 
43579a25a8SJose Abreu #define STMMAC_TBS_AVAIL	BIT(0)
44579a25a8SJose Abreu #define STMMAC_TBS_EN		BIT(1)
45579a25a8SJose Abreu 
46ce736788SJoao Pinto /* Frequently used values are kept adjacent for cache effect */
47ce736788SJoao Pinto struct stmmac_tx_queue {
488fce3331SJose Abreu 	u32 tx_count_frames;
49579a25a8SJose Abreu 	int tbs;
50*d5a05e69SVincent Whitchurch 	struct hrtimer txtimer;
51ce736788SJoao Pinto 	u32 queue_index;
52ce736788SJoao Pinto 	struct stmmac_priv *priv_data;
53ce736788SJoao Pinto 	struct dma_extended_desc *dma_etx ____cacheline_aligned_in_smp;
54579a25a8SJose Abreu 	struct dma_edesc *dma_entx;
55ce736788SJoao Pinto 	struct dma_desc *dma_tx;
56ce736788SJoao Pinto 	struct sk_buff **tx_skbuff;
57ce736788SJoao Pinto 	struct stmmac_tx_info *tx_skbuff_dma;
58ce736788SJoao Pinto 	unsigned int cur_tx;
59ce736788SJoao Pinto 	unsigned int dirty_tx;
60ce736788SJoao Pinto 	dma_addr_t dma_tx_phy;
61ce736788SJoao Pinto 	u32 tx_tail_addr;
628d212a9eSNiklas Cassel 	u32 mss;
63ce736788SJoao Pinto };
64ce736788SJoao Pinto 
652af6106aSJose Abreu struct stmmac_rx_buffer {
662af6106aSJose Abreu 	struct page *page;
6767afd6d1SJose Abreu 	struct page *sec_page;
682af6106aSJose Abreu 	dma_addr_t addr;
6967afd6d1SJose Abreu 	dma_addr_t sec_addr;
702af6106aSJose Abreu };
712af6106aSJose Abreu 
7254139cf3SJoao Pinto struct stmmac_rx_queue {
73d429b66eSJose Abreu 	u32 rx_count_frames;
7454139cf3SJoao Pinto 	u32 queue_index;
752af6106aSJose Abreu 	struct page_pool *page_pool;
762af6106aSJose Abreu 	struct stmmac_rx_buffer *buf_pool;
7754139cf3SJoao Pinto 	struct stmmac_priv *priv_data;
7854139cf3SJoao Pinto 	struct dma_extended_desc *dma_erx;
7954139cf3SJoao Pinto 	struct dma_desc *dma_rx ____cacheline_aligned_in_smp;
8054139cf3SJoao Pinto 	unsigned int cur_rx;
8154139cf3SJoao Pinto 	unsigned int dirty_rx;
8254139cf3SJoao Pinto 	u32 rx_zeroc_thresh;
8354139cf3SJoao Pinto 	dma_addr_t dma_rx_phy;
8454139cf3SJoao Pinto 	u32 rx_tail_addr;
85ec222003SJose Abreu 	unsigned int state_saved;
86ec222003SJose Abreu 	struct {
87ec222003SJose Abreu 		struct sk_buff *skb;
88ec222003SJose Abreu 		unsigned int len;
89ec222003SJose Abreu 		unsigned int error;
90ec222003SJose Abreu 	} state;
918fce3331SJose Abreu };
928fce3331SJose Abreu 
938fce3331SJose Abreu struct stmmac_channel {
944ccb4585SJose Abreu 	struct napi_struct rx_napi ____cacheline_aligned_in_smp;
954ccb4585SJose Abreu 	struct napi_struct tx_napi ____cacheline_aligned_in_smp;
968fce3331SJose Abreu 	struct stmmac_priv *priv_data;
97021bd5e3SJose Abreu 	spinlock_t lock;
988fce3331SJose Abreu 	u32 index;
9954139cf3SJoao Pinto };
10054139cf3SJoao Pinto 
1014dbbe8ddSJose Abreu struct stmmac_tc_entry {
1024dbbe8ddSJose Abreu 	bool in_use;
1034dbbe8ddSJose Abreu 	bool in_hw;
1044dbbe8ddSJose Abreu 	bool is_last;
1054dbbe8ddSJose Abreu 	bool is_frag;
1064dbbe8ddSJose Abreu 	void *frag_ptr;
1074dbbe8ddSJose Abreu 	unsigned int table_pos;
1084dbbe8ddSJose Abreu 	u32 handle;
1094dbbe8ddSJose Abreu 	u32 prio;
1104dbbe8ddSJose Abreu 	struct {
1114dbbe8ddSJose Abreu 		u32 match_data;
1124dbbe8ddSJose Abreu 		u32 match_en;
1134dbbe8ddSJose Abreu 		u8 af:1;
1144dbbe8ddSJose Abreu 		u8 rf:1;
1154dbbe8ddSJose Abreu 		u8 im:1;
1164dbbe8ddSJose Abreu 		u8 nc:1;
1174dbbe8ddSJose Abreu 		u8 res1:4;
1184dbbe8ddSJose Abreu 		u8 frame_offset;
1194dbbe8ddSJose Abreu 		u8 ok_index;
1204dbbe8ddSJose Abreu 		u8 dma_ch_no;
1214dbbe8ddSJose Abreu 		u32 res2;
1224dbbe8ddSJose Abreu 	} __packed val;
1234dbbe8ddSJose Abreu };
1244dbbe8ddSJose Abreu 
1259a8a02c9SJose Abreu #define STMMAC_PPS_MAX		4
1269a8a02c9SJose Abreu struct stmmac_pps_cfg {
1279a8a02c9SJose Abreu 	bool available;
1289a8a02c9SJose Abreu 	struct timespec64 start;
1299a8a02c9SJose Abreu 	struct timespec64 period;
1309a8a02c9SJose Abreu };
1319a8a02c9SJose Abreu 
13276067459SJose Abreu struct stmmac_rss {
13376067459SJose Abreu 	int enable;
13476067459SJose Abreu 	u8 key[STMMAC_RSS_HASH_KEY_SIZE];
13576067459SJose Abreu 	u32 table[STMMAC_RSS_MAX_TABLE_SIZE];
13676067459SJose Abreu };
13776067459SJose Abreu 
138425eabddSJose Abreu #define STMMAC_FLOW_ACTION_DROP		BIT(0)
139425eabddSJose Abreu struct stmmac_flow_entry {
140425eabddSJose Abreu 	unsigned long cookie;
141425eabddSJose Abreu 	unsigned long action;
142425eabddSJose Abreu 	u8 ip_proto;
143425eabddSJose Abreu 	int in_use;
144425eabddSJose Abreu 	int idx;
145425eabddSJose Abreu 	int is_l4;
146425eabddSJose Abreu };
147425eabddSJose Abreu 
1487ac6653aSJeff Kirsher struct stmmac_priv {
1497ac6653aSJeff Kirsher 	/* Frequently used values are kept adjacent for cache effect */
1501bb6dea8SGiuseppe CAVALLARO 	u32 tx_coal_frames;
1511bb6dea8SGiuseppe CAVALLARO 	u32 tx_coal_timer;
152d429b66eSJose Abreu 	u32 rx_coal_frames;
153ce736788SJoao Pinto 
1547ac6653aSJeff Kirsher 	int tx_coalesce;
1551bb6dea8SGiuseppe CAVALLARO 	int hwts_tx_en;
1561bb6dea8SGiuseppe CAVALLARO 	bool tx_path_in_lpi_mode;
157f748be53SAlexandre TORGUE 	bool tso;
15867afd6d1SJose Abreu 	int sph;
1598000ddc0SJose Abreu 	u32 sarc_type;
1607ac6653aSJeff Kirsher 
1617ac6653aSJeff Kirsher 	unsigned int dma_buf_sz;
16222ad3838SGiuseppe Cavallaro 	unsigned int rx_copybreak;
1631bb6dea8SGiuseppe CAVALLARO 	u32 rx_riwt;
1641bb6dea8SGiuseppe CAVALLARO 	int hwts_rx_en;
1655bacd778SLABBE Corentin 
1661bb6dea8SGiuseppe CAVALLARO 	void __iomem *ioaddr;
1671bb6dea8SGiuseppe CAVALLARO 	struct net_device *dev;
1687ac6653aSJeff Kirsher 	struct device *device;
1697ac6653aSJeff Kirsher 	struct mac_device_info *hw;
1707cfde0afSJose Abreu 	int (*hwif_quirks)(struct stmmac_priv *priv);
17129555fa3SThierry Reding 	struct mutex lock;
1727ac6653aSJeff Kirsher 
17354139cf3SJoao Pinto 	/* RX Queue */
17454139cf3SJoao Pinto 	struct stmmac_rx_queue rx_queue[MTL_MAX_RX_QUEUES];
175aa042f60SSong, Yoong Siang 	unsigned int dma_rx_size;
17654139cf3SJoao Pinto 
177ce736788SJoao Pinto 	/* TX Queue */
178ce736788SJoao Pinto 	struct stmmac_tx_queue tx_queue[MTL_MAX_TX_QUEUES];
179aa042f60SSong, Yoong Siang 	unsigned int dma_tx_size;
180ce736788SJoao Pinto 
1818fce3331SJose Abreu 	/* Generic channel for NAPI */
1828fce3331SJose Abreu 	struct stmmac_channel channel[STMMAC_CH_MAX];
1838fce3331SJose Abreu 
1847ac6653aSJeff Kirsher 	int speed;
1857ac6653aSJeff Kirsher 	unsigned int flow_ctrl;
1867ac6653aSJeff Kirsher 	unsigned int pause;
1877ac6653aSJeff Kirsher 	struct mii_bus *mii;
1887ac6653aSJeff Kirsher 	int mii_irq[PHY_MAX_ADDR];
1897ac6653aSJeff Kirsher 
190eeef2f6bSJose Abreu 	struct phylink_config phylink_config;
191eeef2f6bSJose Abreu 	struct phylink *phylink;
192eeef2f6bSJose Abreu 
1931bb6dea8SGiuseppe CAVALLARO 	struct stmmac_extra_stats xstats ____cacheline_aligned_in_smp;
1948bf993a5SJose Abreu 	struct stmmac_safety_stats sstats;
1951bb6dea8SGiuseppe CAVALLARO 	struct plat_stmmacenet_data *plat;
1961bb6dea8SGiuseppe CAVALLARO 	struct dma_features dma_cap;
1971bb6dea8SGiuseppe CAVALLARO 	struct stmmac_counters mmc;
1981bb6dea8SGiuseppe CAVALLARO 	int hw_cap_support;
1991bb6dea8SGiuseppe CAVALLARO 	int synopsys_id;
2007ac6653aSJeff Kirsher 	u32 msg_enable;
2017ac6653aSJeff Kirsher 	int wolopts;
2023172d3afSDeepak Sikri 	int wol_irq;
203cd7201f4SGiuseppe CAVALLARO 	int clk_csr;
204d765955dSGiuseppe CAVALLARO 	struct timer_list eee_ctrl_timer;
205d765955dSGiuseppe CAVALLARO 	int lpi_irq;
206d765955dSGiuseppe CAVALLARO 	int eee_enabled;
207d765955dSGiuseppe CAVALLARO 	int eee_active;
208d765955dSGiuseppe CAVALLARO 	int tx_lpi_timer;
209388e201dSVineetha G. Jaya Kumaran 	int tx_lpi_enabled;
210388e201dSVineetha G. Jaya Kumaran 	int eee_tw_timer;
211be1c7eaeSVineetha G. Jaya Kumaran 	bool eee_sw_timer_en;
2124a7d666aSGiuseppe CAVALLARO 	unsigned int mode;
2135f0456b4SJose Abreu 	unsigned int chain_mode;
214c24602efSGiuseppe CAVALLARO 	int extend_desc;
215d6228b7cSArtem Panfilov 	struct hwtstamp_config tstamp_config;
21692ba6888SRayagond Kokatanur 	struct ptp_clock *ptp_clock;
21792ba6888SRayagond Kokatanur 	struct ptp_clock_info ptp_clock_ops;
2181bb6dea8SGiuseppe CAVALLARO 	unsigned int default_addend;
2199a8a02c9SJose Abreu 	u32 sub_second_inc;
2209a8a02c9SJose Abreu 	u32 systime_flags;
2211bb6dea8SGiuseppe CAVALLARO 	u32 adv_ts;
2221bb6dea8SGiuseppe CAVALLARO 	int use_riwt;
22389f7f2cfSSrinivas Kandagatla 	int irq_wake;
22492ba6888SRayagond Kokatanur 	spinlock_t ptp_lock;
22536ff7c1eSAlexandre TORGUE 	void __iomem *mmcaddr;
226ba1ffd74SGiuseppe CAVALLARO 	void __iomem *ptpaddr;
2273cd1cfcbSJose Abreu 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
228466c5ac8SMathieu Olivari 
229466c5ac8SMathieu Olivari #ifdef CONFIG_DEBUG_FS
230466c5ac8SMathieu Olivari 	struct dentry *dbgfs_dir;
231466c5ac8SMathieu Olivari #endif
23234877a15SJose Abreu 
23334877a15SJose Abreu 	unsigned long state;
23434877a15SJose Abreu 	struct workqueue_struct *wq;
23534877a15SJose Abreu 	struct work_struct service_task;
2364dbbe8ddSJose Abreu 
2374dbbe8ddSJose Abreu 	/* TC Handling */
2384dbbe8ddSJose Abreu 	unsigned int tc_entries_max;
2394dbbe8ddSJose Abreu 	unsigned int tc_off_max;
2404dbbe8ddSJose Abreu 	struct stmmac_tc_entry *tc_entries;
241425eabddSJose Abreu 	unsigned int flow_entries_max;
242425eabddSJose Abreu 	struct stmmac_flow_entry *flow_entries;
2439a8a02c9SJose Abreu 
2449a8a02c9SJose Abreu 	/* Pulse Per Second output */
2459a8a02c9SJose Abreu 	struct stmmac_pps_cfg pps[STMMAC_PPS_MAX];
24676067459SJose Abreu 
24776067459SJose Abreu 	/* Receive Side Scaling */
24876067459SJose Abreu 	struct stmmac_rss rss;
24934877a15SJose Abreu };
25034877a15SJose Abreu 
25134877a15SJose Abreu enum stmmac_state {
25234877a15SJose Abreu 	STMMAC_DOWN,
25334877a15SJose Abreu 	STMMAC_RESET_REQUESTED,
25434877a15SJose Abreu 	STMMAC_RESETING,
25534877a15SJose Abreu 	STMMAC_SERVICE_SCHED,
2567ac6653aSJeff Kirsher };
2577ac6653aSJeff Kirsher 
258d6cc64efSJoe Perches int stmmac_mdio_unregister(struct net_device *ndev);
259d6cc64efSJoe Perches int stmmac_mdio_register(struct net_device *ndev);
260073752aaSSrinivas Kandagatla int stmmac_mdio_reset(struct mii_bus *mii);
261d6cc64efSJoe Perches void stmmac_set_ethtool_ops(struct net_device *netdev);
262915af656SAndy Shevchenko 
263c30a70d3SGiuseppe CAVALLARO void stmmac_ptp_register(struct stmmac_priv *priv);
264d6cc64efSJoe Perches void stmmac_ptp_unregister(struct stmmac_priv *priv);
265f4e7bd81SJoachim Eastwood int stmmac_resume(struct device *dev);
266f4e7bd81SJoachim Eastwood int stmmac_suspend(struct device *dev);
267f4e7bd81SJoachim Eastwood int stmmac_dvr_remove(struct device *dev);
26815ffac73SJoachim Eastwood int stmmac_dvr_probe(struct device *device,
269cf3f047bSGiuseppe CAVALLARO 		     struct plat_stmmacenet_data *plat_dat,
270e56788cfSJoachim Eastwood 		     struct stmmac_resources *res);
271d765955dSGiuseppe CAVALLARO void stmmac_disable_eee_mode(struct stmmac_priv *priv);
272d765955dSGiuseppe CAVALLARO bool stmmac_eee_init(struct stmmac_priv *priv);
2730366f7e0SOng Boon Leong int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt);
274aa042f60SSong, Yoong Siang int stmmac_reinit_ringparam(struct net_device *dev, u32 rx_size, u32 tx_size);
275ba1377ffSGiuseppe CAVALLARO 
276091810dbSJose Abreu #if IS_ENABLED(CONFIG_STMMAC_SELFTESTS)
277091810dbSJose Abreu void stmmac_selftest_run(struct net_device *dev,
278091810dbSJose Abreu 			 struct ethtool_test *etest, u64 *buf);
279091810dbSJose Abreu void stmmac_selftest_get_strings(struct stmmac_priv *priv, u8 *data);
280091810dbSJose Abreu int stmmac_selftest_get_count(struct stmmac_priv *priv);
281091810dbSJose Abreu #else
282091810dbSJose Abreu static inline void stmmac_selftest_run(struct net_device *dev,
283091810dbSJose Abreu 				       struct ethtool_test *etest, u64 *buf)
284091810dbSJose Abreu {
285091810dbSJose Abreu 	/* Not enabled */
286091810dbSJose Abreu }
287091810dbSJose Abreu static inline void stmmac_selftest_get_strings(struct stmmac_priv *priv,
288091810dbSJose Abreu 					       u8 *data)
289091810dbSJose Abreu {
290091810dbSJose Abreu 	/* Not enabled */
291091810dbSJose Abreu }
292091810dbSJose Abreu static inline int stmmac_selftest_get_count(struct stmmac_priv *priv)
293091810dbSJose Abreu {
294091810dbSJose Abreu 	return -EOPNOTSUPP;
295091810dbSJose Abreu }
296091810dbSJose Abreu #endif /* CONFIG_STMMAC_SELFTESTS */
297091810dbSJose Abreu 
298bd4242dfSRayagond Kokatanur #endif /* __STMMAC_H__ */
299