xref: /openbmc/linux/drivers/net/ethernet/stmicro/stmmac/stmmac.h (revision d429b66e2ebcec7099e666bbf14395898f53370e)
14fa9c49fSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
27ac6653aSJeff Kirsher /*******************************************************************************
37ac6653aSJeff Kirsher   Copyright (C) 2007-2009  STMicroelectronics Ltd
47ac6653aSJeff Kirsher 
57ac6653aSJeff Kirsher 
67ac6653aSJeff Kirsher   Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
77ac6653aSJeff Kirsher *******************************************************************************/
87ac6653aSJeff Kirsher 
9bd4242dfSRayagond Kokatanur #ifndef __STMMAC_H__
10bd4242dfSRayagond Kokatanur #define __STMMAC_H__
11bd4242dfSRayagond Kokatanur 
12bfab27a1SGiuseppe CAVALLARO #define STMMAC_RESOURCE_NAME   "stmmaceth"
1306bce7ddSAlexandre TORGUE #define DRV_MODULE_VERSION	"Jan_2016"
14ba1377ffSGiuseppe CAVALLARO 
15ba1377ffSGiuseppe CAVALLARO #include <linux/clk.h>
167ac6653aSJeff Kirsher #include <linux/stmmac.h>
17eeef2f6bSJose Abreu #include <linux/phylink.h>
1833d5e332SGiuseppe CAVALLARO #include <linux/pci.h>
197ac6653aSJeff Kirsher #include "common.h"
2092ba6888SRayagond Kokatanur #include <linux/ptp_clock_kernel.h>
21d6228b7cSArtem Panfilov #include <linux/net_tstamp.h>
22c5e4ddbdSChen-Yu Tsai #include <linux/reset.h>
237ac6653aSJeff Kirsher 
24e56788cfSJoachim Eastwood struct stmmac_resources {
25e56788cfSJoachim Eastwood 	void __iomem *addr;
26e56788cfSJoachim Eastwood 	const char *mac;
27e56788cfSJoachim Eastwood 	int wol_irq;
28e56788cfSJoachim Eastwood 	int lpi_irq;
29e56788cfSJoachim Eastwood 	int irq;
30e56788cfSJoachim Eastwood };
31e56788cfSJoachim Eastwood 
32362b37beSGiuseppe CAVALLARO struct stmmac_tx_info {
33362b37beSGiuseppe CAVALLARO 	dma_addr_t buf;
34362b37beSGiuseppe CAVALLARO 	bool map_as_page;
35553e2ab3SGiuseppe Cavallaro 	unsigned len;
362a6d8e17SGiuseppe Cavallaro 	bool last_segment;
3796951366SGiuseppe Cavallaro 	bool is_jumbo;
38362b37beSGiuseppe CAVALLARO };
39362b37beSGiuseppe CAVALLARO 
40ce736788SJoao Pinto /* Frequently used values are kept adjacent for cache effect */
41ce736788SJoao Pinto struct stmmac_tx_queue {
428fce3331SJose Abreu 	u32 tx_count_frames;
438fce3331SJose Abreu 	struct timer_list txtimer;
44ce736788SJoao Pinto 	u32 queue_index;
45ce736788SJoao Pinto 	struct stmmac_priv *priv_data;
46ce736788SJoao Pinto 	struct dma_extended_desc *dma_etx ____cacheline_aligned_in_smp;
47ce736788SJoao Pinto 	struct dma_desc *dma_tx;
48ce736788SJoao Pinto 	struct sk_buff **tx_skbuff;
49ce736788SJoao Pinto 	struct stmmac_tx_info *tx_skbuff_dma;
50ce736788SJoao Pinto 	unsigned int cur_tx;
51ce736788SJoao Pinto 	unsigned int dirty_tx;
52ce736788SJoao Pinto 	dma_addr_t dma_tx_phy;
53ce736788SJoao Pinto 	u32 tx_tail_addr;
548d212a9eSNiklas Cassel 	u32 mss;
55ce736788SJoao Pinto };
56ce736788SJoao Pinto 
5754139cf3SJoao Pinto struct stmmac_rx_queue {
58*d429b66eSJose Abreu 	u32 rx_count_frames;
5954139cf3SJoao Pinto 	u32 queue_index;
6054139cf3SJoao Pinto 	struct stmmac_priv *priv_data;
6154139cf3SJoao Pinto 	struct dma_extended_desc *dma_erx;
6254139cf3SJoao Pinto 	struct dma_desc *dma_rx ____cacheline_aligned_in_smp;
6354139cf3SJoao Pinto 	struct sk_buff **rx_skbuff;
6454139cf3SJoao Pinto 	dma_addr_t *rx_skbuff_dma;
6554139cf3SJoao Pinto 	unsigned int cur_rx;
6654139cf3SJoao Pinto 	unsigned int dirty_rx;
6754139cf3SJoao Pinto 	u32 rx_zeroc_thresh;
6854139cf3SJoao Pinto 	dma_addr_t dma_rx_phy;
6954139cf3SJoao Pinto 	u32 rx_tail_addr;
708fce3331SJose Abreu };
718fce3331SJose Abreu 
728fce3331SJose Abreu struct stmmac_channel {
734ccb4585SJose Abreu 	struct napi_struct rx_napi ____cacheline_aligned_in_smp;
744ccb4585SJose Abreu 	struct napi_struct tx_napi ____cacheline_aligned_in_smp;
758fce3331SJose Abreu 	struct stmmac_priv *priv_data;
768fce3331SJose Abreu 	u32 index;
7754139cf3SJoao Pinto };
7854139cf3SJoao Pinto 
794dbbe8ddSJose Abreu struct stmmac_tc_entry {
804dbbe8ddSJose Abreu 	bool in_use;
814dbbe8ddSJose Abreu 	bool in_hw;
824dbbe8ddSJose Abreu 	bool is_last;
834dbbe8ddSJose Abreu 	bool is_frag;
844dbbe8ddSJose Abreu 	void *frag_ptr;
854dbbe8ddSJose Abreu 	unsigned int table_pos;
864dbbe8ddSJose Abreu 	u32 handle;
874dbbe8ddSJose Abreu 	u32 prio;
884dbbe8ddSJose Abreu 	struct {
894dbbe8ddSJose Abreu 		u32 match_data;
904dbbe8ddSJose Abreu 		u32 match_en;
914dbbe8ddSJose Abreu 		u8 af:1;
924dbbe8ddSJose Abreu 		u8 rf:1;
934dbbe8ddSJose Abreu 		u8 im:1;
944dbbe8ddSJose Abreu 		u8 nc:1;
954dbbe8ddSJose Abreu 		u8 res1:4;
964dbbe8ddSJose Abreu 		u8 frame_offset;
974dbbe8ddSJose Abreu 		u8 ok_index;
984dbbe8ddSJose Abreu 		u8 dma_ch_no;
994dbbe8ddSJose Abreu 		u32 res2;
1004dbbe8ddSJose Abreu 	} __packed val;
1014dbbe8ddSJose Abreu };
1024dbbe8ddSJose Abreu 
1039a8a02c9SJose Abreu #define STMMAC_PPS_MAX		4
1049a8a02c9SJose Abreu struct stmmac_pps_cfg {
1059a8a02c9SJose Abreu 	bool available;
1069a8a02c9SJose Abreu 	struct timespec64 start;
1079a8a02c9SJose Abreu 	struct timespec64 period;
1089a8a02c9SJose Abreu };
1099a8a02c9SJose Abreu 
1107ac6653aSJeff Kirsher struct stmmac_priv {
1117ac6653aSJeff Kirsher 	/* Frequently used values are kept adjacent for cache effect */
1121bb6dea8SGiuseppe CAVALLARO 	u32 tx_coal_frames;
1131bb6dea8SGiuseppe CAVALLARO 	u32 tx_coal_timer;
114*d429b66eSJose Abreu 	u32 rx_coal_frames;
115ce736788SJoao Pinto 
1167ac6653aSJeff Kirsher 	int tx_coalesce;
1171bb6dea8SGiuseppe CAVALLARO 	int hwts_tx_en;
1181bb6dea8SGiuseppe CAVALLARO 	bool tx_path_in_lpi_mode;
119f748be53SAlexandre TORGUE 	bool tso;
1207ac6653aSJeff Kirsher 
1217ac6653aSJeff Kirsher 	unsigned int dma_buf_sz;
12222ad3838SGiuseppe Cavallaro 	unsigned int rx_copybreak;
1231bb6dea8SGiuseppe CAVALLARO 	u32 rx_riwt;
1241bb6dea8SGiuseppe CAVALLARO 	int hwts_rx_en;
1255bacd778SLABBE Corentin 
1261bb6dea8SGiuseppe CAVALLARO 	void __iomem *ioaddr;
1271bb6dea8SGiuseppe CAVALLARO 	struct net_device *dev;
1287ac6653aSJeff Kirsher 	struct device *device;
1297ac6653aSJeff Kirsher 	struct mac_device_info *hw;
1307cfde0afSJose Abreu 	int (*hwif_quirks)(struct stmmac_priv *priv);
13129555fa3SThierry Reding 	struct mutex lock;
1327ac6653aSJeff Kirsher 
13354139cf3SJoao Pinto 	/* RX Queue */
13454139cf3SJoao Pinto 	struct stmmac_rx_queue rx_queue[MTL_MAX_RX_QUEUES];
13554139cf3SJoao Pinto 
136ce736788SJoao Pinto 	/* TX Queue */
137ce736788SJoao Pinto 	struct stmmac_tx_queue tx_queue[MTL_MAX_TX_QUEUES];
138ce736788SJoao Pinto 
1398fce3331SJose Abreu 	/* Generic channel for NAPI */
1408fce3331SJose Abreu 	struct stmmac_channel channel[STMMAC_CH_MAX];
1418fce3331SJose Abreu 
1427ac6653aSJeff Kirsher 	int speed;
1437ac6653aSJeff Kirsher 	unsigned int flow_ctrl;
1447ac6653aSJeff Kirsher 	unsigned int pause;
1457ac6653aSJeff Kirsher 	struct mii_bus *mii;
1467ac6653aSJeff Kirsher 	int mii_irq[PHY_MAX_ADDR];
1477ac6653aSJeff Kirsher 
148eeef2f6bSJose Abreu 	struct phylink_config phylink_config;
149eeef2f6bSJose Abreu 	struct phylink *phylink;
150eeef2f6bSJose Abreu 
1511bb6dea8SGiuseppe CAVALLARO 	struct stmmac_extra_stats xstats ____cacheline_aligned_in_smp;
1528bf993a5SJose Abreu 	struct stmmac_safety_stats sstats;
1531bb6dea8SGiuseppe CAVALLARO 	struct plat_stmmacenet_data *plat;
1541bb6dea8SGiuseppe CAVALLARO 	struct dma_features dma_cap;
1551bb6dea8SGiuseppe CAVALLARO 	struct stmmac_counters mmc;
1561bb6dea8SGiuseppe CAVALLARO 	int hw_cap_support;
1571bb6dea8SGiuseppe CAVALLARO 	int synopsys_id;
1587ac6653aSJeff Kirsher 	u32 msg_enable;
1597ac6653aSJeff Kirsher 	int wolopts;
1603172d3afSDeepak Sikri 	int wol_irq;
161cd7201f4SGiuseppe CAVALLARO 	int clk_csr;
162d765955dSGiuseppe CAVALLARO 	struct timer_list eee_ctrl_timer;
163d765955dSGiuseppe CAVALLARO 	int lpi_irq;
164d765955dSGiuseppe CAVALLARO 	int eee_enabled;
165d765955dSGiuseppe CAVALLARO 	int eee_active;
166d765955dSGiuseppe CAVALLARO 	int tx_lpi_timer;
1674a7d666aSGiuseppe CAVALLARO 	unsigned int mode;
1685f0456b4SJose Abreu 	unsigned int chain_mode;
169c24602efSGiuseppe CAVALLARO 	int extend_desc;
170d6228b7cSArtem Panfilov 	struct hwtstamp_config tstamp_config;
17192ba6888SRayagond Kokatanur 	struct ptp_clock *ptp_clock;
17292ba6888SRayagond Kokatanur 	struct ptp_clock_info ptp_clock_ops;
1731bb6dea8SGiuseppe CAVALLARO 	unsigned int default_addend;
1749a8a02c9SJose Abreu 	u32 sub_second_inc;
1759a8a02c9SJose Abreu 	u32 systime_flags;
1761bb6dea8SGiuseppe CAVALLARO 	u32 adv_ts;
1771bb6dea8SGiuseppe CAVALLARO 	int use_riwt;
17889f7f2cfSSrinivas Kandagatla 	int irq_wake;
17992ba6888SRayagond Kokatanur 	spinlock_t ptp_lock;
18036ff7c1eSAlexandre TORGUE 	void __iomem *mmcaddr;
181ba1ffd74SGiuseppe CAVALLARO 	void __iomem *ptpaddr;
182466c5ac8SMathieu Olivari 
183466c5ac8SMathieu Olivari #ifdef CONFIG_DEBUG_FS
184466c5ac8SMathieu Olivari 	struct dentry *dbgfs_dir;
185466c5ac8SMathieu Olivari 	struct dentry *dbgfs_rings_status;
186466c5ac8SMathieu Olivari 	struct dentry *dbgfs_dma_cap;
187466c5ac8SMathieu Olivari #endif
18834877a15SJose Abreu 
18934877a15SJose Abreu 	unsigned long state;
19034877a15SJose Abreu 	struct workqueue_struct *wq;
19134877a15SJose Abreu 	struct work_struct service_task;
1924dbbe8ddSJose Abreu 
1934dbbe8ddSJose Abreu 	/* TC Handling */
1944dbbe8ddSJose Abreu 	unsigned int tc_entries_max;
1954dbbe8ddSJose Abreu 	unsigned int tc_off_max;
1964dbbe8ddSJose Abreu 	struct stmmac_tc_entry *tc_entries;
1979a8a02c9SJose Abreu 
1989a8a02c9SJose Abreu 	/* Pulse Per Second output */
1999a8a02c9SJose Abreu 	struct stmmac_pps_cfg pps[STMMAC_PPS_MAX];
20034877a15SJose Abreu };
20134877a15SJose Abreu 
20234877a15SJose Abreu enum stmmac_state {
20334877a15SJose Abreu 	STMMAC_DOWN,
20434877a15SJose Abreu 	STMMAC_RESET_REQUESTED,
20534877a15SJose Abreu 	STMMAC_RESETING,
20634877a15SJose Abreu 	STMMAC_SERVICE_SCHED,
2077ac6653aSJeff Kirsher };
2087ac6653aSJeff Kirsher 
209d6cc64efSJoe Perches int stmmac_mdio_unregister(struct net_device *ndev);
210d6cc64efSJoe Perches int stmmac_mdio_register(struct net_device *ndev);
211073752aaSSrinivas Kandagatla int stmmac_mdio_reset(struct mii_bus *mii);
212d6cc64efSJoe Perches void stmmac_set_ethtool_ops(struct net_device *netdev);
213915af656SAndy Shevchenko 
214c30a70d3SGiuseppe CAVALLARO void stmmac_ptp_register(struct stmmac_priv *priv);
215d6cc64efSJoe Perches void stmmac_ptp_unregister(struct stmmac_priv *priv);
216f4e7bd81SJoachim Eastwood int stmmac_resume(struct device *dev);
217f4e7bd81SJoachim Eastwood int stmmac_suspend(struct device *dev);
218f4e7bd81SJoachim Eastwood int stmmac_dvr_remove(struct device *dev);
21915ffac73SJoachim Eastwood int stmmac_dvr_probe(struct device *device,
220cf3f047bSGiuseppe CAVALLARO 		     struct plat_stmmacenet_data *plat_dat,
221e56788cfSJoachim Eastwood 		     struct stmmac_resources *res);
222d765955dSGiuseppe CAVALLARO void stmmac_disable_eee_mode(struct stmmac_priv *priv);
223d765955dSGiuseppe CAVALLARO bool stmmac_eee_init(struct stmmac_priv *priv);
224ba1377ffSGiuseppe CAVALLARO 
225091810dbSJose Abreu #if IS_ENABLED(CONFIG_STMMAC_SELFTESTS)
226091810dbSJose Abreu void stmmac_selftest_run(struct net_device *dev,
227091810dbSJose Abreu 			 struct ethtool_test *etest, u64 *buf);
228091810dbSJose Abreu void stmmac_selftest_get_strings(struct stmmac_priv *priv, u8 *data);
229091810dbSJose Abreu int stmmac_selftest_get_count(struct stmmac_priv *priv);
230091810dbSJose Abreu #else
231091810dbSJose Abreu static inline void stmmac_selftest_run(struct net_device *dev,
232091810dbSJose Abreu 				       struct ethtool_test *etest, u64 *buf)
233091810dbSJose Abreu {
234091810dbSJose Abreu 	/* Not enabled */
235091810dbSJose Abreu }
236091810dbSJose Abreu static inline void stmmac_selftest_get_strings(struct stmmac_priv *priv,
237091810dbSJose Abreu 					       u8 *data)
238091810dbSJose Abreu {
239091810dbSJose Abreu 	/* Not enabled */
240091810dbSJose Abreu }
241091810dbSJose Abreu static inline int stmmac_selftest_get_count(struct stmmac_priv *priv)
242091810dbSJose Abreu {
243091810dbSJose Abreu 	return -EOPNOTSUPP;
244091810dbSJose Abreu }
245091810dbSJose Abreu #endif /* CONFIG_STMMAC_SELFTESTS */
246091810dbSJose Abreu 
247bd4242dfSRayagond Kokatanur #endif /* __STMMAC_H__ */
248