14fa9c49fSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 27ac6653aSJeff Kirsher /******************************************************************************* 37ac6653aSJeff Kirsher Copyright (C) 2007-2009 STMicroelectronics Ltd 47ac6653aSJeff Kirsher 57ac6653aSJeff Kirsher 67ac6653aSJeff Kirsher Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> 77ac6653aSJeff Kirsher *******************************************************************************/ 87ac6653aSJeff Kirsher 9bd4242dfSRayagond Kokatanur #ifndef __STMMAC_H__ 10bd4242dfSRayagond Kokatanur #define __STMMAC_H__ 11bd4242dfSRayagond Kokatanur 12bfab27a1SGiuseppe CAVALLARO #define STMMAC_RESOURCE_NAME "stmmaceth" 1306bce7ddSAlexandre TORGUE #define DRV_MODULE_VERSION "Jan_2016" 14ba1377ffSGiuseppe CAVALLARO 15ba1377ffSGiuseppe CAVALLARO #include <linux/clk.h> 16d5a05e69SVincent Whitchurch #include <linux/hrtimer.h> 173cd1cfcbSJose Abreu #include <linux/if_vlan.h> 187ac6653aSJeff Kirsher #include <linux/stmmac.h> 19eeef2f6bSJose Abreu #include <linux/phylink.h> 2033d5e332SGiuseppe CAVALLARO #include <linux/pci.h> 217ac6653aSJeff Kirsher #include "common.h" 2292ba6888SRayagond Kokatanur #include <linux/ptp_clock_kernel.h> 23d6228b7cSArtem Panfilov #include <linux/net_tstamp.h> 24c5e4ddbdSChen-Yu Tsai #include <linux/reset.h> 252af6106aSJose Abreu #include <net/page_pool.h> 267ac6653aSJeff Kirsher 27e56788cfSJoachim Eastwood struct stmmac_resources { 28e56788cfSJoachim Eastwood void __iomem *addr; 29e56788cfSJoachim Eastwood const char *mac; 30e56788cfSJoachim Eastwood int wol_irq; 31e56788cfSJoachim Eastwood int lpi_irq; 32e56788cfSJoachim Eastwood int irq; 338532f613SOng Boon Leong int sfty_ce_irq; 348532f613SOng Boon Leong int sfty_ue_irq; 358532f613SOng Boon Leong int rx_irq[MTL_MAX_RX_QUEUES]; 368532f613SOng Boon Leong int tx_irq[MTL_MAX_TX_QUEUES]; 37e56788cfSJoachim Eastwood }; 38e56788cfSJoachim Eastwood 39362b37beSGiuseppe CAVALLARO struct stmmac_tx_info { 40362b37beSGiuseppe CAVALLARO dma_addr_t buf; 41362b37beSGiuseppe CAVALLARO bool map_as_page; 42553e2ab3SGiuseppe Cavallaro unsigned len; 432a6d8e17SGiuseppe Cavallaro bool last_segment; 4496951366SGiuseppe Cavallaro bool is_jumbo; 45362b37beSGiuseppe CAVALLARO }; 46362b37beSGiuseppe CAVALLARO 47579a25a8SJose Abreu #define STMMAC_TBS_AVAIL BIT(0) 48579a25a8SJose Abreu #define STMMAC_TBS_EN BIT(1) 49579a25a8SJose Abreu 50ce736788SJoao Pinto /* Frequently used values are kept adjacent for cache effect */ 51ce736788SJoao Pinto struct stmmac_tx_queue { 528fce3331SJose Abreu u32 tx_count_frames; 53579a25a8SJose Abreu int tbs; 54d5a05e69SVincent Whitchurch struct hrtimer txtimer; 55ce736788SJoao Pinto u32 queue_index; 56ce736788SJoao Pinto struct stmmac_priv *priv_data; 57ce736788SJoao Pinto struct dma_extended_desc *dma_etx ____cacheline_aligned_in_smp; 58579a25a8SJose Abreu struct dma_edesc *dma_entx; 59ce736788SJoao Pinto struct dma_desc *dma_tx; 60ce736788SJoao Pinto struct sk_buff **tx_skbuff; 61ce736788SJoao Pinto struct stmmac_tx_info *tx_skbuff_dma; 62ce736788SJoao Pinto unsigned int cur_tx; 63ce736788SJoao Pinto unsigned int dirty_tx; 64ce736788SJoao Pinto dma_addr_t dma_tx_phy; 65ce736788SJoao Pinto u32 tx_tail_addr; 668d212a9eSNiklas Cassel u32 mss; 67ce736788SJoao Pinto }; 68ce736788SJoao Pinto 692af6106aSJose Abreu struct stmmac_rx_buffer { 702af6106aSJose Abreu struct page *page; 7167afd6d1SJose Abreu struct page *sec_page; 722af6106aSJose Abreu dma_addr_t addr; 7367afd6d1SJose Abreu dma_addr_t sec_addr; 742af6106aSJose Abreu }; 752af6106aSJose Abreu 7654139cf3SJoao Pinto struct stmmac_rx_queue { 77d429b66eSJose Abreu u32 rx_count_frames; 7854139cf3SJoao Pinto u32 queue_index; 792af6106aSJose Abreu struct page_pool *page_pool; 802af6106aSJose Abreu struct stmmac_rx_buffer *buf_pool; 8154139cf3SJoao Pinto struct stmmac_priv *priv_data; 8254139cf3SJoao Pinto struct dma_extended_desc *dma_erx; 8354139cf3SJoao Pinto struct dma_desc *dma_rx ____cacheline_aligned_in_smp; 8454139cf3SJoao Pinto unsigned int cur_rx; 8554139cf3SJoao Pinto unsigned int dirty_rx; 8654139cf3SJoao Pinto u32 rx_zeroc_thresh; 8754139cf3SJoao Pinto dma_addr_t dma_rx_phy; 8854139cf3SJoao Pinto u32 rx_tail_addr; 89ec222003SJose Abreu unsigned int state_saved; 90ec222003SJose Abreu struct { 91ec222003SJose Abreu struct sk_buff *skb; 92ec222003SJose Abreu unsigned int len; 93ec222003SJose Abreu unsigned int error; 94ec222003SJose Abreu } state; 958fce3331SJose Abreu }; 968fce3331SJose Abreu 978fce3331SJose Abreu struct stmmac_channel { 984ccb4585SJose Abreu struct napi_struct rx_napi ____cacheline_aligned_in_smp; 994ccb4585SJose Abreu struct napi_struct tx_napi ____cacheline_aligned_in_smp; 1008fce3331SJose Abreu struct stmmac_priv *priv_data; 101021bd5e3SJose Abreu spinlock_t lock; 1028fce3331SJose Abreu u32 index; 10354139cf3SJoao Pinto }; 10454139cf3SJoao Pinto 1054dbbe8ddSJose Abreu struct stmmac_tc_entry { 1064dbbe8ddSJose Abreu bool in_use; 1074dbbe8ddSJose Abreu bool in_hw; 1084dbbe8ddSJose Abreu bool is_last; 1094dbbe8ddSJose Abreu bool is_frag; 1104dbbe8ddSJose Abreu void *frag_ptr; 1114dbbe8ddSJose Abreu unsigned int table_pos; 1124dbbe8ddSJose Abreu u32 handle; 1134dbbe8ddSJose Abreu u32 prio; 1144dbbe8ddSJose Abreu struct { 1154dbbe8ddSJose Abreu u32 match_data; 1164dbbe8ddSJose Abreu u32 match_en; 1174dbbe8ddSJose Abreu u8 af:1; 1184dbbe8ddSJose Abreu u8 rf:1; 1194dbbe8ddSJose Abreu u8 im:1; 1204dbbe8ddSJose Abreu u8 nc:1; 1214dbbe8ddSJose Abreu u8 res1:4; 1224dbbe8ddSJose Abreu u8 frame_offset; 1234dbbe8ddSJose Abreu u8 ok_index; 1244dbbe8ddSJose Abreu u8 dma_ch_no; 1254dbbe8ddSJose Abreu u32 res2; 1264dbbe8ddSJose Abreu } __packed val; 1274dbbe8ddSJose Abreu }; 1284dbbe8ddSJose Abreu 1299a8a02c9SJose Abreu #define STMMAC_PPS_MAX 4 1309a8a02c9SJose Abreu struct stmmac_pps_cfg { 1319a8a02c9SJose Abreu bool available; 1329a8a02c9SJose Abreu struct timespec64 start; 1339a8a02c9SJose Abreu struct timespec64 period; 1349a8a02c9SJose Abreu }; 1359a8a02c9SJose Abreu 13676067459SJose Abreu struct stmmac_rss { 13776067459SJose Abreu int enable; 13876067459SJose Abreu u8 key[STMMAC_RSS_HASH_KEY_SIZE]; 13976067459SJose Abreu u32 table[STMMAC_RSS_MAX_TABLE_SIZE]; 14076067459SJose Abreu }; 14176067459SJose Abreu 142425eabddSJose Abreu #define STMMAC_FLOW_ACTION_DROP BIT(0) 143425eabddSJose Abreu struct stmmac_flow_entry { 144425eabddSJose Abreu unsigned long cookie; 145425eabddSJose Abreu unsigned long action; 146425eabddSJose Abreu u8 ip_proto; 147425eabddSJose Abreu int in_use; 148425eabddSJose Abreu int idx; 149425eabddSJose Abreu int is_l4; 150425eabddSJose Abreu }; 151425eabddSJose Abreu 1527ac6653aSJeff Kirsher struct stmmac_priv { 1537ac6653aSJeff Kirsher /* Frequently used values are kept adjacent for cache effect */ 154db2f2842SOng Boon Leong u32 tx_coal_frames[MTL_MAX_TX_QUEUES]; 155db2f2842SOng Boon Leong u32 tx_coal_timer[MTL_MAX_TX_QUEUES]; 156db2f2842SOng Boon Leong u32 rx_coal_frames[MTL_MAX_TX_QUEUES]; 157ce736788SJoao Pinto 1587ac6653aSJeff Kirsher int tx_coalesce; 1591bb6dea8SGiuseppe CAVALLARO int hwts_tx_en; 1601bb6dea8SGiuseppe CAVALLARO bool tx_path_in_lpi_mode; 161f748be53SAlexandre TORGUE bool tso; 16267afd6d1SJose Abreu int sph; 163*d08d32d1SOng Boon Leong int sph_cap; 1648000ddc0SJose Abreu u32 sarc_type; 1657ac6653aSJeff Kirsher 1667ac6653aSJeff Kirsher unsigned int dma_buf_sz; 16722ad3838SGiuseppe Cavallaro unsigned int rx_copybreak; 168db2f2842SOng Boon Leong u32 rx_riwt[MTL_MAX_TX_QUEUES]; 1691bb6dea8SGiuseppe CAVALLARO int hwts_rx_en; 1705bacd778SLABBE Corentin 1711bb6dea8SGiuseppe CAVALLARO void __iomem *ioaddr; 1721bb6dea8SGiuseppe CAVALLARO struct net_device *dev; 1737ac6653aSJeff Kirsher struct device *device; 1747ac6653aSJeff Kirsher struct mac_device_info *hw; 1757cfde0afSJose Abreu int (*hwif_quirks)(struct stmmac_priv *priv); 17629555fa3SThierry Reding struct mutex lock; 1777ac6653aSJeff Kirsher 17854139cf3SJoao Pinto /* RX Queue */ 17954139cf3SJoao Pinto struct stmmac_rx_queue rx_queue[MTL_MAX_RX_QUEUES]; 180aa042f60SSong, Yoong Siang unsigned int dma_rx_size; 18154139cf3SJoao Pinto 182ce736788SJoao Pinto /* TX Queue */ 183ce736788SJoao Pinto struct stmmac_tx_queue tx_queue[MTL_MAX_TX_QUEUES]; 184aa042f60SSong, Yoong Siang unsigned int dma_tx_size; 185ce736788SJoao Pinto 1868fce3331SJose Abreu /* Generic channel for NAPI */ 1878fce3331SJose Abreu struct stmmac_channel channel[STMMAC_CH_MAX]; 1888fce3331SJose Abreu 1897ac6653aSJeff Kirsher int speed; 1907ac6653aSJeff Kirsher unsigned int flow_ctrl; 1917ac6653aSJeff Kirsher unsigned int pause; 1927ac6653aSJeff Kirsher struct mii_bus *mii; 1937ac6653aSJeff Kirsher int mii_irq[PHY_MAX_ADDR]; 1947ac6653aSJeff Kirsher 195eeef2f6bSJose Abreu struct phylink_config phylink_config; 196eeef2f6bSJose Abreu struct phylink *phylink; 197eeef2f6bSJose Abreu 1981bb6dea8SGiuseppe CAVALLARO struct stmmac_extra_stats xstats ____cacheline_aligned_in_smp; 1998bf993a5SJose Abreu struct stmmac_safety_stats sstats; 2001bb6dea8SGiuseppe CAVALLARO struct plat_stmmacenet_data *plat; 2011bb6dea8SGiuseppe CAVALLARO struct dma_features dma_cap; 2021bb6dea8SGiuseppe CAVALLARO struct stmmac_counters mmc; 2031bb6dea8SGiuseppe CAVALLARO int hw_cap_support; 2041bb6dea8SGiuseppe CAVALLARO int synopsys_id; 2057ac6653aSJeff Kirsher u32 msg_enable; 2067ac6653aSJeff Kirsher int wolopts; 2073172d3afSDeepak Sikri int wol_irq; 208cd7201f4SGiuseppe CAVALLARO int clk_csr; 209d765955dSGiuseppe CAVALLARO struct timer_list eee_ctrl_timer; 210d765955dSGiuseppe CAVALLARO int lpi_irq; 211d765955dSGiuseppe CAVALLARO int eee_enabled; 212d765955dSGiuseppe CAVALLARO int eee_active; 213d765955dSGiuseppe CAVALLARO int tx_lpi_timer; 214388e201dSVineetha G. Jaya Kumaran int tx_lpi_enabled; 215388e201dSVineetha G. Jaya Kumaran int eee_tw_timer; 216be1c7eaeSVineetha G. Jaya Kumaran bool eee_sw_timer_en; 2174a7d666aSGiuseppe CAVALLARO unsigned int mode; 2185f0456b4SJose Abreu unsigned int chain_mode; 219c24602efSGiuseppe CAVALLARO int extend_desc; 220d6228b7cSArtem Panfilov struct hwtstamp_config tstamp_config; 22192ba6888SRayagond Kokatanur struct ptp_clock *ptp_clock; 22292ba6888SRayagond Kokatanur struct ptp_clock_info ptp_clock_ops; 2231bb6dea8SGiuseppe CAVALLARO unsigned int default_addend; 2249a8a02c9SJose Abreu u32 sub_second_inc; 2259a8a02c9SJose Abreu u32 systime_flags; 2261bb6dea8SGiuseppe CAVALLARO u32 adv_ts; 2271bb6dea8SGiuseppe CAVALLARO int use_riwt; 22889f7f2cfSSrinivas Kandagatla int irq_wake; 22992ba6888SRayagond Kokatanur spinlock_t ptp_lock; 23036ff7c1eSAlexandre TORGUE void __iomem *mmcaddr; 231ba1ffd74SGiuseppe CAVALLARO void __iomem *ptpaddr; 2323cd1cfcbSJose Abreu unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2338532f613SOng Boon Leong int sfty_ce_irq; 2348532f613SOng Boon Leong int sfty_ue_irq; 2358532f613SOng Boon Leong int rx_irq[MTL_MAX_RX_QUEUES]; 2368532f613SOng Boon Leong int tx_irq[MTL_MAX_TX_QUEUES]; 2378532f613SOng Boon Leong /*irq name */ 2388532f613SOng Boon Leong char int_name_mac[IFNAMSIZ + 9]; 2398532f613SOng Boon Leong char int_name_wol[IFNAMSIZ + 9]; 2408532f613SOng Boon Leong char int_name_lpi[IFNAMSIZ + 9]; 2418532f613SOng Boon Leong char int_name_sfty_ce[IFNAMSIZ + 10]; 2428532f613SOng Boon Leong char int_name_sfty_ue[IFNAMSIZ + 10]; 2438532f613SOng Boon Leong char int_name_rx_irq[MTL_MAX_TX_QUEUES][IFNAMSIZ + 14]; 2448532f613SOng Boon Leong char int_name_tx_irq[MTL_MAX_TX_QUEUES][IFNAMSIZ + 18]; 245466c5ac8SMathieu Olivari 246466c5ac8SMathieu Olivari #ifdef CONFIG_DEBUG_FS 247466c5ac8SMathieu Olivari struct dentry *dbgfs_dir; 248466c5ac8SMathieu Olivari #endif 24934877a15SJose Abreu 25034877a15SJose Abreu unsigned long state; 25134877a15SJose Abreu struct workqueue_struct *wq; 25234877a15SJose Abreu struct work_struct service_task; 2534dbbe8ddSJose Abreu 2545a558611SOng Boon Leong /* Workqueue for handling FPE hand-shaking */ 2555a558611SOng Boon Leong unsigned long fpe_task_state; 2565a558611SOng Boon Leong struct workqueue_struct *fpe_wq; 2575a558611SOng Boon Leong struct work_struct fpe_task; 2585a558611SOng Boon Leong char wq_name[IFNAMSIZ + 4]; 2595a558611SOng Boon Leong 2604dbbe8ddSJose Abreu /* TC Handling */ 2614dbbe8ddSJose Abreu unsigned int tc_entries_max; 2624dbbe8ddSJose Abreu unsigned int tc_off_max; 2634dbbe8ddSJose Abreu struct stmmac_tc_entry *tc_entries; 264425eabddSJose Abreu unsigned int flow_entries_max; 265425eabddSJose Abreu struct stmmac_flow_entry *flow_entries; 2669a8a02c9SJose Abreu 2679a8a02c9SJose Abreu /* Pulse Per Second output */ 2689a8a02c9SJose Abreu struct stmmac_pps_cfg pps[STMMAC_PPS_MAX]; 26976067459SJose Abreu 27076067459SJose Abreu /* Receive Side Scaling */ 27176067459SJose Abreu struct stmmac_rss rss; 27234877a15SJose Abreu }; 27334877a15SJose Abreu 27434877a15SJose Abreu enum stmmac_state { 27534877a15SJose Abreu STMMAC_DOWN, 27634877a15SJose Abreu STMMAC_RESET_REQUESTED, 27734877a15SJose Abreu STMMAC_RESETING, 27834877a15SJose Abreu STMMAC_SERVICE_SCHED, 2797ac6653aSJeff Kirsher }; 2807ac6653aSJeff Kirsher 281d6cc64efSJoe Perches int stmmac_mdio_unregister(struct net_device *ndev); 282d6cc64efSJoe Perches int stmmac_mdio_register(struct net_device *ndev); 283073752aaSSrinivas Kandagatla int stmmac_mdio_reset(struct mii_bus *mii); 284d6cc64efSJoe Perches void stmmac_set_ethtool_ops(struct net_device *netdev); 285915af656SAndy Shevchenko 286c30a70d3SGiuseppe CAVALLARO void stmmac_ptp_register(struct stmmac_priv *priv); 287d6cc64efSJoe Perches void stmmac_ptp_unregister(struct stmmac_priv *priv); 288f4e7bd81SJoachim Eastwood int stmmac_resume(struct device *dev); 289f4e7bd81SJoachim Eastwood int stmmac_suspend(struct device *dev); 290f4e7bd81SJoachim Eastwood int stmmac_dvr_remove(struct device *dev); 29115ffac73SJoachim Eastwood int stmmac_dvr_probe(struct device *device, 292cf3f047bSGiuseppe CAVALLARO struct plat_stmmacenet_data *plat_dat, 293e56788cfSJoachim Eastwood struct stmmac_resources *res); 294d765955dSGiuseppe CAVALLARO void stmmac_disable_eee_mode(struct stmmac_priv *priv); 295d765955dSGiuseppe CAVALLARO bool stmmac_eee_init(struct stmmac_priv *priv); 2960366f7e0SOng Boon Leong int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt); 297aa042f60SSong, Yoong Siang int stmmac_reinit_ringparam(struct net_device *dev, u32 rx_size, u32 tx_size); 2985ec55823SJoakim Zhang int stmmac_bus_clks_config(struct stmmac_priv *priv, bool enabled); 2995a558611SOng Boon Leong void stmmac_fpe_handshake(struct stmmac_priv *priv, bool enable); 300ba1377ffSGiuseppe CAVALLARO 301091810dbSJose Abreu #if IS_ENABLED(CONFIG_STMMAC_SELFTESTS) 302091810dbSJose Abreu void stmmac_selftest_run(struct net_device *dev, 303091810dbSJose Abreu struct ethtool_test *etest, u64 *buf); 304091810dbSJose Abreu void stmmac_selftest_get_strings(struct stmmac_priv *priv, u8 *data); 305091810dbSJose Abreu int stmmac_selftest_get_count(struct stmmac_priv *priv); 306091810dbSJose Abreu #else 307091810dbSJose Abreu static inline void stmmac_selftest_run(struct net_device *dev, 308091810dbSJose Abreu struct ethtool_test *etest, u64 *buf) 309091810dbSJose Abreu { 310091810dbSJose Abreu /* Not enabled */ 311091810dbSJose Abreu } 312091810dbSJose Abreu static inline void stmmac_selftest_get_strings(struct stmmac_priv *priv, 313091810dbSJose Abreu u8 *data) 314091810dbSJose Abreu { 315091810dbSJose Abreu /* Not enabled */ 316091810dbSJose Abreu } 317091810dbSJose Abreu static inline int stmmac_selftest_get_count(struct stmmac_priv *priv) 318091810dbSJose Abreu { 319091810dbSJose Abreu return -EOPNOTSUPP; 320091810dbSJose Abreu } 321091810dbSJose Abreu #endif /* CONFIG_STMMAC_SELFTESTS */ 322091810dbSJose Abreu 323bd4242dfSRayagond Kokatanur #endif /* __STMMAC_H__ */ 324