14fa9c49fSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 27ac6653aSJeff Kirsher /******************************************************************************* 37ac6653aSJeff Kirsher Copyright (C) 2007-2009 STMicroelectronics Ltd 47ac6653aSJeff Kirsher 57ac6653aSJeff Kirsher 67ac6653aSJeff Kirsher Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> 77ac6653aSJeff Kirsher *******************************************************************************/ 87ac6653aSJeff Kirsher 9bd4242dfSRayagond Kokatanur #ifndef __STMMAC_H__ 10bd4242dfSRayagond Kokatanur #define __STMMAC_H__ 11bd4242dfSRayagond Kokatanur 12bfab27a1SGiuseppe CAVALLARO #define STMMAC_RESOURCE_NAME "stmmaceth" 1306bce7ddSAlexandre TORGUE #define DRV_MODULE_VERSION "Jan_2016" 14ba1377ffSGiuseppe CAVALLARO 15ba1377ffSGiuseppe CAVALLARO #include <linux/clk.h> 16d5a05e69SVincent Whitchurch #include <linux/hrtimer.h> 173cd1cfcbSJose Abreu #include <linux/if_vlan.h> 187ac6653aSJeff Kirsher #include <linux/stmmac.h> 19eeef2f6bSJose Abreu #include <linux/phylink.h> 2033d5e332SGiuseppe CAVALLARO #include <linux/pci.h> 217ac6653aSJeff Kirsher #include "common.h" 2292ba6888SRayagond Kokatanur #include <linux/ptp_clock_kernel.h> 23d6228b7cSArtem Panfilov #include <linux/net_tstamp.h> 24c5e4ddbdSChen-Yu Tsai #include <linux/reset.h> 252af6106aSJose Abreu #include <net/page_pool.h> 267ac6653aSJeff Kirsher 27e56788cfSJoachim Eastwood struct stmmac_resources { 28e56788cfSJoachim Eastwood void __iomem *addr; 2983216e39SMichael Walle u8 mac[ETH_ALEN]; 30e56788cfSJoachim Eastwood int wol_irq; 31e56788cfSJoachim Eastwood int lpi_irq; 32e56788cfSJoachim Eastwood int irq; 338532f613SOng Boon Leong int sfty_ce_irq; 348532f613SOng Boon Leong int sfty_ue_irq; 358532f613SOng Boon Leong int rx_irq[MTL_MAX_RX_QUEUES]; 368532f613SOng Boon Leong int tx_irq[MTL_MAX_TX_QUEUES]; 37e56788cfSJoachim Eastwood }; 38e56788cfSJoachim Eastwood 39be8b38a7SOng Boon Leong enum stmmac_txbuf_type { 40be8b38a7SOng Boon Leong STMMAC_TXBUF_T_SKB, 41be8b38a7SOng Boon Leong STMMAC_TXBUF_T_XDP_TX, 428b278a5bSOng Boon Leong STMMAC_TXBUF_T_XDP_NDO, 43132c32eeSOng Boon Leong STMMAC_TXBUF_T_XSK_TX, 44be8b38a7SOng Boon Leong }; 45be8b38a7SOng Boon Leong 46362b37beSGiuseppe CAVALLARO struct stmmac_tx_info { 47362b37beSGiuseppe CAVALLARO dma_addr_t buf; 48362b37beSGiuseppe CAVALLARO bool map_as_page; 49553e2ab3SGiuseppe Cavallaro unsigned len; 502a6d8e17SGiuseppe Cavallaro bool last_segment; 5196951366SGiuseppe Cavallaro bool is_jumbo; 52be8b38a7SOng Boon Leong enum stmmac_txbuf_type buf_type; 53362b37beSGiuseppe CAVALLARO }; 54362b37beSGiuseppe CAVALLARO 55579a25a8SJose Abreu #define STMMAC_TBS_AVAIL BIT(0) 56579a25a8SJose Abreu #define STMMAC_TBS_EN BIT(1) 57579a25a8SJose Abreu 58ce736788SJoao Pinto /* Frequently used values are kept adjacent for cache effect */ 59ce736788SJoao Pinto struct stmmac_tx_queue { 608fce3331SJose Abreu u32 tx_count_frames; 61579a25a8SJose Abreu int tbs; 62d5a05e69SVincent Whitchurch struct hrtimer txtimer; 63ce736788SJoao Pinto u32 queue_index; 64ce736788SJoao Pinto struct stmmac_priv *priv_data; 65ce736788SJoao Pinto struct dma_extended_desc *dma_etx ____cacheline_aligned_in_smp; 66579a25a8SJose Abreu struct dma_edesc *dma_entx; 67ce736788SJoao Pinto struct dma_desc *dma_tx; 68be8b38a7SOng Boon Leong union { 69ce736788SJoao Pinto struct sk_buff **tx_skbuff; 70be8b38a7SOng Boon Leong struct xdp_frame **xdpf; 71be8b38a7SOng Boon Leong }; 72ce736788SJoao Pinto struct stmmac_tx_info *tx_skbuff_dma; 73132c32eeSOng Boon Leong struct xsk_buff_pool *xsk_pool; 74132c32eeSOng Boon Leong u32 xsk_frames_done; 75ce736788SJoao Pinto unsigned int cur_tx; 76ce736788SJoao Pinto unsigned int dirty_tx; 77ce736788SJoao Pinto dma_addr_t dma_tx_phy; 7852e597d3SWong Vee Khee dma_addr_t tx_tail_addr; 798d212a9eSNiklas Cassel u32 mss; 80ce736788SJoao Pinto }; 81ce736788SJoao Pinto 822af6106aSJose Abreu struct stmmac_rx_buffer { 83bba2556eSOng Boon Leong union { 84bba2556eSOng Boon Leong struct { 852af6106aSJose Abreu struct page *page; 862af6106aSJose Abreu dma_addr_t addr; 875fabb012SOng Boon Leong __u32 page_offset; 88bba2556eSOng Boon Leong }; 89bba2556eSOng Boon Leong struct xdp_buff *xdp; 90bba2556eSOng Boon Leong }; 915fabb012SOng Boon Leong struct page *sec_page; 9267afd6d1SJose Abreu dma_addr_t sec_addr; 932af6106aSJose Abreu }; 942af6106aSJose Abreu 9554139cf3SJoao Pinto struct stmmac_rx_queue { 96d429b66eSJose Abreu u32 rx_count_frames; 9754139cf3SJoao Pinto u32 queue_index; 98be8b38a7SOng Boon Leong struct xdp_rxq_info xdp_rxq; 99bba2556eSOng Boon Leong struct xsk_buff_pool *xsk_pool; 1002af6106aSJose Abreu struct page_pool *page_pool; 1012af6106aSJose Abreu struct stmmac_rx_buffer *buf_pool; 10254139cf3SJoao Pinto struct stmmac_priv *priv_data; 10354139cf3SJoao Pinto struct dma_extended_desc *dma_erx; 10454139cf3SJoao Pinto struct dma_desc *dma_rx ____cacheline_aligned_in_smp; 10554139cf3SJoao Pinto unsigned int cur_rx; 10654139cf3SJoao Pinto unsigned int dirty_rx; 107bba2556eSOng Boon Leong unsigned int buf_alloc_num; 10854139cf3SJoao Pinto u32 rx_zeroc_thresh; 10954139cf3SJoao Pinto dma_addr_t dma_rx_phy; 11054139cf3SJoao Pinto u32 rx_tail_addr; 111ec222003SJose Abreu unsigned int state_saved; 112ec222003SJose Abreu struct { 113ec222003SJose Abreu struct sk_buff *skb; 114ec222003SJose Abreu unsigned int len; 115ec222003SJose Abreu unsigned int error; 116ec222003SJose Abreu } state; 1178fce3331SJose Abreu }; 1188fce3331SJose Abreu 1198fce3331SJose Abreu struct stmmac_channel { 1204ccb4585SJose Abreu struct napi_struct rx_napi ____cacheline_aligned_in_smp; 1214ccb4585SJose Abreu struct napi_struct tx_napi ____cacheline_aligned_in_smp; 122132c32eeSOng Boon Leong struct napi_struct rxtx_napi ____cacheline_aligned_in_smp; 1238fce3331SJose Abreu struct stmmac_priv *priv_data; 124021bd5e3SJose Abreu spinlock_t lock; 1258fce3331SJose Abreu u32 index; 12654139cf3SJoao Pinto }; 12754139cf3SJoao Pinto 1284dbbe8ddSJose Abreu struct stmmac_tc_entry { 1294dbbe8ddSJose Abreu bool in_use; 1304dbbe8ddSJose Abreu bool in_hw; 1314dbbe8ddSJose Abreu bool is_last; 1324dbbe8ddSJose Abreu bool is_frag; 1334dbbe8ddSJose Abreu void *frag_ptr; 1344dbbe8ddSJose Abreu unsigned int table_pos; 1354dbbe8ddSJose Abreu u32 handle; 1364dbbe8ddSJose Abreu u32 prio; 1374dbbe8ddSJose Abreu struct { 1384dbbe8ddSJose Abreu u32 match_data; 1394dbbe8ddSJose Abreu u32 match_en; 1404dbbe8ddSJose Abreu u8 af:1; 1414dbbe8ddSJose Abreu u8 rf:1; 1424dbbe8ddSJose Abreu u8 im:1; 1434dbbe8ddSJose Abreu u8 nc:1; 1444dbbe8ddSJose Abreu u8 res1:4; 1454dbbe8ddSJose Abreu u8 frame_offset; 1464dbbe8ddSJose Abreu u8 ok_index; 1474dbbe8ddSJose Abreu u8 dma_ch_no; 1484dbbe8ddSJose Abreu u32 res2; 1494dbbe8ddSJose Abreu } __packed val; 1504dbbe8ddSJose Abreu }; 1514dbbe8ddSJose Abreu 1529a8a02c9SJose Abreu #define STMMAC_PPS_MAX 4 1539a8a02c9SJose Abreu struct stmmac_pps_cfg { 1549a8a02c9SJose Abreu bool available; 1559a8a02c9SJose Abreu struct timespec64 start; 1569a8a02c9SJose Abreu struct timespec64 period; 1579a8a02c9SJose Abreu }; 1589a8a02c9SJose Abreu 15976067459SJose Abreu struct stmmac_rss { 16076067459SJose Abreu int enable; 16176067459SJose Abreu u8 key[STMMAC_RSS_HASH_KEY_SIZE]; 16276067459SJose Abreu u32 table[STMMAC_RSS_MAX_TABLE_SIZE]; 16376067459SJose Abreu }; 16476067459SJose Abreu 165425eabddSJose Abreu #define STMMAC_FLOW_ACTION_DROP BIT(0) 166425eabddSJose Abreu struct stmmac_flow_entry { 167425eabddSJose Abreu unsigned long cookie; 168425eabddSJose Abreu unsigned long action; 169425eabddSJose Abreu u8 ip_proto; 170425eabddSJose Abreu int in_use; 171425eabddSJose Abreu int idx; 172425eabddSJose Abreu int is_l4; 173425eabddSJose Abreu }; 174425eabddSJose Abreu 1757ac6653aSJeff Kirsher struct stmmac_priv { 1767ac6653aSJeff Kirsher /* Frequently used values are kept adjacent for cache effect */ 177db2f2842SOng Boon Leong u32 tx_coal_frames[MTL_MAX_TX_QUEUES]; 178db2f2842SOng Boon Leong u32 tx_coal_timer[MTL_MAX_TX_QUEUES]; 179db2f2842SOng Boon Leong u32 rx_coal_frames[MTL_MAX_TX_QUEUES]; 180ce736788SJoao Pinto 1817ac6653aSJeff Kirsher int tx_coalesce; 1821bb6dea8SGiuseppe CAVALLARO int hwts_tx_en; 1831bb6dea8SGiuseppe CAVALLARO bool tx_path_in_lpi_mode; 184f748be53SAlexandre TORGUE bool tso; 18567afd6d1SJose Abreu int sph; 186d08d32d1SOng Boon Leong int sph_cap; 1878000ddc0SJose Abreu u32 sarc_type; 1887ac6653aSJeff Kirsher 1897ac6653aSJeff Kirsher unsigned int dma_buf_sz; 19022ad3838SGiuseppe Cavallaro unsigned int rx_copybreak; 191db2f2842SOng Boon Leong u32 rx_riwt[MTL_MAX_TX_QUEUES]; 1921bb6dea8SGiuseppe CAVALLARO int hwts_rx_en; 1935bacd778SLABBE Corentin 1941bb6dea8SGiuseppe CAVALLARO void __iomem *ioaddr; 1951bb6dea8SGiuseppe CAVALLARO struct net_device *dev; 1967ac6653aSJeff Kirsher struct device *device; 1977ac6653aSJeff Kirsher struct mac_device_info *hw; 1987cfde0afSJose Abreu int (*hwif_quirks)(struct stmmac_priv *priv); 19929555fa3SThierry Reding struct mutex lock; 2007ac6653aSJeff Kirsher 20154139cf3SJoao Pinto /* RX Queue */ 20254139cf3SJoao Pinto struct stmmac_rx_queue rx_queue[MTL_MAX_RX_QUEUES]; 203aa042f60SSong, Yoong Siang unsigned int dma_rx_size; 20454139cf3SJoao Pinto 205ce736788SJoao Pinto /* TX Queue */ 206ce736788SJoao Pinto struct stmmac_tx_queue tx_queue[MTL_MAX_TX_QUEUES]; 207aa042f60SSong, Yoong Siang unsigned int dma_tx_size; 208ce736788SJoao Pinto 2098fce3331SJose Abreu /* Generic channel for NAPI */ 2108fce3331SJose Abreu struct stmmac_channel channel[STMMAC_CH_MAX]; 2118fce3331SJose Abreu 2127ac6653aSJeff Kirsher int speed; 2137ac6653aSJeff Kirsher unsigned int flow_ctrl; 2147ac6653aSJeff Kirsher unsigned int pause; 2157ac6653aSJeff Kirsher struct mii_bus *mii; 2167ac6653aSJeff Kirsher int mii_irq[PHY_MAX_ADDR]; 2177ac6653aSJeff Kirsher 218eeef2f6bSJose Abreu struct phylink_config phylink_config; 219eeef2f6bSJose Abreu struct phylink *phylink; 220eeef2f6bSJose Abreu 2211bb6dea8SGiuseppe CAVALLARO struct stmmac_extra_stats xstats ____cacheline_aligned_in_smp; 2228bf993a5SJose Abreu struct stmmac_safety_stats sstats; 2231bb6dea8SGiuseppe CAVALLARO struct plat_stmmacenet_data *plat; 2241bb6dea8SGiuseppe CAVALLARO struct dma_features dma_cap; 2251bb6dea8SGiuseppe CAVALLARO struct stmmac_counters mmc; 2261bb6dea8SGiuseppe CAVALLARO int hw_cap_support; 2271bb6dea8SGiuseppe CAVALLARO int synopsys_id; 2287ac6653aSJeff Kirsher u32 msg_enable; 2297ac6653aSJeff Kirsher int wolopts; 2303172d3afSDeepak Sikri int wol_irq; 231cd7201f4SGiuseppe CAVALLARO int clk_csr; 232d765955dSGiuseppe CAVALLARO struct timer_list eee_ctrl_timer; 233d765955dSGiuseppe CAVALLARO int lpi_irq; 234d765955dSGiuseppe CAVALLARO int eee_enabled; 235d765955dSGiuseppe CAVALLARO int eee_active; 236d765955dSGiuseppe CAVALLARO int tx_lpi_timer; 237388e201dSVineetha G. Jaya Kumaran int tx_lpi_enabled; 238388e201dSVineetha G. Jaya Kumaran int eee_tw_timer; 239be1c7eaeSVineetha G. Jaya Kumaran bool eee_sw_timer_en; 2404a7d666aSGiuseppe CAVALLARO unsigned int mode; 2415f0456b4SJose Abreu unsigned int chain_mode; 242c24602efSGiuseppe CAVALLARO int extend_desc; 243d6228b7cSArtem Panfilov struct hwtstamp_config tstamp_config; 24492ba6888SRayagond Kokatanur struct ptp_clock *ptp_clock; 24592ba6888SRayagond Kokatanur struct ptp_clock_info ptp_clock_ops; 2461bb6dea8SGiuseppe CAVALLARO unsigned int default_addend; 2479a8a02c9SJose Abreu u32 sub_second_inc; 2489a8a02c9SJose Abreu u32 systime_flags; 2491bb6dea8SGiuseppe CAVALLARO u32 adv_ts; 2501bb6dea8SGiuseppe CAVALLARO int use_riwt; 25189f7f2cfSSrinivas Kandagatla int irq_wake; 25292ba6888SRayagond Kokatanur spinlock_t ptp_lock; 253f4da5652STan Tee Min /* Protects auxiliary snapshot registers from concurrent access. */ 254f4da5652STan Tee Min struct mutex aux_ts_lock; 255f4da5652STan Tee Min 25636ff7c1eSAlexandre TORGUE void __iomem *mmcaddr; 257ba1ffd74SGiuseppe CAVALLARO void __iomem *ptpaddr; 2583cd1cfcbSJose Abreu unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 2598532f613SOng Boon Leong int sfty_ce_irq; 2608532f613SOng Boon Leong int sfty_ue_irq; 2618532f613SOng Boon Leong int rx_irq[MTL_MAX_RX_QUEUES]; 2628532f613SOng Boon Leong int tx_irq[MTL_MAX_TX_QUEUES]; 2638532f613SOng Boon Leong /*irq name */ 2648532f613SOng Boon Leong char int_name_mac[IFNAMSIZ + 9]; 2658532f613SOng Boon Leong char int_name_wol[IFNAMSIZ + 9]; 2668532f613SOng Boon Leong char int_name_lpi[IFNAMSIZ + 9]; 2678532f613SOng Boon Leong char int_name_sfty_ce[IFNAMSIZ + 10]; 2688532f613SOng Boon Leong char int_name_sfty_ue[IFNAMSIZ + 10]; 2698532f613SOng Boon Leong char int_name_rx_irq[MTL_MAX_TX_QUEUES][IFNAMSIZ + 14]; 2708532f613SOng Boon Leong char int_name_tx_irq[MTL_MAX_TX_QUEUES][IFNAMSIZ + 18]; 271466c5ac8SMathieu Olivari 272466c5ac8SMathieu Olivari #ifdef CONFIG_DEBUG_FS 273466c5ac8SMathieu Olivari struct dentry *dbgfs_dir; 274466c5ac8SMathieu Olivari #endif 27534877a15SJose Abreu 27634877a15SJose Abreu unsigned long state; 27734877a15SJose Abreu struct workqueue_struct *wq; 27834877a15SJose Abreu struct work_struct service_task; 2794dbbe8ddSJose Abreu 2805a558611SOng Boon Leong /* Workqueue for handling FPE hand-shaking */ 2815a558611SOng Boon Leong unsigned long fpe_task_state; 2825a558611SOng Boon Leong struct workqueue_struct *fpe_wq; 2835a558611SOng Boon Leong struct work_struct fpe_task; 2845a558611SOng Boon Leong char wq_name[IFNAMSIZ + 4]; 2855a558611SOng Boon Leong 2864dbbe8ddSJose Abreu /* TC Handling */ 2874dbbe8ddSJose Abreu unsigned int tc_entries_max; 2884dbbe8ddSJose Abreu unsigned int tc_off_max; 2894dbbe8ddSJose Abreu struct stmmac_tc_entry *tc_entries; 290425eabddSJose Abreu unsigned int flow_entries_max; 291425eabddSJose Abreu struct stmmac_flow_entry *flow_entries; 2929a8a02c9SJose Abreu 2939a8a02c9SJose Abreu /* Pulse Per Second output */ 2949a8a02c9SJose Abreu struct stmmac_pps_cfg pps[STMMAC_PPS_MAX]; 29576067459SJose Abreu 29676067459SJose Abreu /* Receive Side Scaling */ 29776067459SJose Abreu struct stmmac_rss rss; 2985fabb012SOng Boon Leong 2995fabb012SOng Boon Leong /* XDP BPF Program */ 300bba2556eSOng Boon Leong unsigned long *af_xdp_zc_qps; 3015fabb012SOng Boon Leong struct bpf_prog *xdp_prog; 30234877a15SJose Abreu }; 30334877a15SJose Abreu 30434877a15SJose Abreu enum stmmac_state { 30534877a15SJose Abreu STMMAC_DOWN, 30634877a15SJose Abreu STMMAC_RESET_REQUESTED, 30734877a15SJose Abreu STMMAC_RESETING, 30834877a15SJose Abreu STMMAC_SERVICE_SCHED, 3097ac6653aSJeff Kirsher }; 3107ac6653aSJeff Kirsher 311d6cc64efSJoe Perches int stmmac_mdio_unregister(struct net_device *ndev); 312d6cc64efSJoe Perches int stmmac_mdio_register(struct net_device *ndev); 313073752aaSSrinivas Kandagatla int stmmac_mdio_reset(struct mii_bus *mii); 314597a68ceSVoon Weifeng int stmmac_xpcs_setup(struct mii_bus *mii); 315d6cc64efSJoe Perches void stmmac_set_ethtool_ops(struct net_device *netdev); 316915af656SAndy Shevchenko 317c30a70d3SGiuseppe CAVALLARO void stmmac_ptp_register(struct stmmac_priv *priv); 318d6cc64efSJoe Perches void stmmac_ptp_unregister(struct stmmac_priv *priv); 319*ac746c85SOng Boon Leong int stmmac_xdp_open(struct net_device *dev); 320*ac746c85SOng Boon Leong void stmmac_xdp_release(struct net_device *dev); 321f4e7bd81SJoachim Eastwood int stmmac_resume(struct device *dev); 322f4e7bd81SJoachim Eastwood int stmmac_suspend(struct device *dev); 323f4e7bd81SJoachim Eastwood int stmmac_dvr_remove(struct device *dev); 32415ffac73SJoachim Eastwood int stmmac_dvr_probe(struct device *device, 325cf3f047bSGiuseppe CAVALLARO struct plat_stmmacenet_data *plat_dat, 326e56788cfSJoachim Eastwood struct stmmac_resources *res); 327d765955dSGiuseppe CAVALLARO void stmmac_disable_eee_mode(struct stmmac_priv *priv); 328d765955dSGiuseppe CAVALLARO bool stmmac_eee_init(struct stmmac_priv *priv); 3290366f7e0SOng Boon Leong int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt); 330aa042f60SSong, Yoong Siang int stmmac_reinit_ringparam(struct net_device *dev, u32 rx_size, u32 tx_size); 3315ec55823SJoakim Zhang int stmmac_bus_clks_config(struct stmmac_priv *priv, bool enabled); 3325a558611SOng Boon Leong void stmmac_fpe_handshake(struct stmmac_priv *priv, bool enable); 333ba1377ffSGiuseppe CAVALLARO 3345fabb012SOng Boon Leong static inline bool stmmac_xdp_is_enabled(struct stmmac_priv *priv) 3355fabb012SOng Boon Leong { 3365fabb012SOng Boon Leong return !!priv->xdp_prog; 3375fabb012SOng Boon Leong } 3385fabb012SOng Boon Leong 3395fabb012SOng Boon Leong static inline unsigned int stmmac_rx_offset(struct stmmac_priv *priv) 3405fabb012SOng Boon Leong { 3415fabb012SOng Boon Leong if (stmmac_xdp_is_enabled(priv)) 34212d125b4SMarc Zyngier return XDP_PACKET_HEADROOM; 3435fabb012SOng Boon Leong 34412d125b4SMarc Zyngier return 0; 3455fabb012SOng Boon Leong } 3465fabb012SOng Boon Leong 347bba2556eSOng Boon Leong void stmmac_disable_rx_queue(struct stmmac_priv *priv, u32 queue); 348bba2556eSOng Boon Leong void stmmac_enable_rx_queue(struct stmmac_priv *priv, u32 queue); 349132c32eeSOng Boon Leong void stmmac_disable_tx_queue(struct stmmac_priv *priv, u32 queue); 350132c32eeSOng Boon Leong void stmmac_enable_tx_queue(struct stmmac_priv *priv, u32 queue); 351bba2556eSOng Boon Leong int stmmac_xsk_wakeup(struct net_device *dev, u32 queue, u32 flags); 35281c52c42SXiaoliang Yang struct timespec64 stmmac_calc_tas_basetime(ktime_t old_base_time, 35381c52c42SXiaoliang Yang ktime_t current_time, 35481c52c42SXiaoliang Yang u64 cycle_time); 355bba2556eSOng Boon Leong 356091810dbSJose Abreu #if IS_ENABLED(CONFIG_STMMAC_SELFTESTS) 357091810dbSJose Abreu void stmmac_selftest_run(struct net_device *dev, 358091810dbSJose Abreu struct ethtool_test *etest, u64 *buf); 359091810dbSJose Abreu void stmmac_selftest_get_strings(struct stmmac_priv *priv, u8 *data); 360091810dbSJose Abreu int stmmac_selftest_get_count(struct stmmac_priv *priv); 361091810dbSJose Abreu #else 362091810dbSJose Abreu static inline void stmmac_selftest_run(struct net_device *dev, 363091810dbSJose Abreu struct ethtool_test *etest, u64 *buf) 364091810dbSJose Abreu { 365091810dbSJose Abreu /* Not enabled */ 366091810dbSJose Abreu } 367091810dbSJose Abreu static inline void stmmac_selftest_get_strings(struct stmmac_priv *priv, 368091810dbSJose Abreu u8 *data) 369091810dbSJose Abreu { 370091810dbSJose Abreu /* Not enabled */ 371091810dbSJose Abreu } 372091810dbSJose Abreu static inline int stmmac_selftest_get_count(struct stmmac_priv *priv) 373091810dbSJose Abreu { 374091810dbSJose Abreu return -EOPNOTSUPP; 375091810dbSJose Abreu } 376091810dbSJose Abreu #endif /* CONFIG_STMMAC_SELFTESTS */ 377091810dbSJose Abreu 378bd4242dfSRayagond Kokatanur #endif /* __STMMAC_H__ */ 379