14fa9c49fSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 27ac6653aSJeff Kirsher /******************************************************************************* 37ac6653aSJeff Kirsher Copyright (C) 2007-2009 STMicroelectronics Ltd 47ac6653aSJeff Kirsher 57ac6653aSJeff Kirsher 67ac6653aSJeff Kirsher Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> 77ac6653aSJeff Kirsher *******************************************************************************/ 87ac6653aSJeff Kirsher 9bd4242dfSRayagond Kokatanur #ifndef __STMMAC_H__ 10bd4242dfSRayagond Kokatanur #define __STMMAC_H__ 11bd4242dfSRayagond Kokatanur 12bfab27a1SGiuseppe CAVALLARO #define STMMAC_RESOURCE_NAME "stmmaceth" 1306bce7ddSAlexandre TORGUE #define DRV_MODULE_VERSION "Jan_2016" 14ba1377ffSGiuseppe CAVALLARO 15ba1377ffSGiuseppe CAVALLARO #include <linux/clk.h> 167ac6653aSJeff Kirsher #include <linux/stmmac.h> 17eeef2f6bSJose Abreu #include <linux/phylink.h> 1833d5e332SGiuseppe CAVALLARO #include <linux/pci.h> 197ac6653aSJeff Kirsher #include "common.h" 2092ba6888SRayagond Kokatanur #include <linux/ptp_clock_kernel.h> 21d6228b7cSArtem Panfilov #include <linux/net_tstamp.h> 22c5e4ddbdSChen-Yu Tsai #include <linux/reset.h> 23*2af6106aSJose Abreu #include <net/page_pool.h> 247ac6653aSJeff Kirsher 25e56788cfSJoachim Eastwood struct stmmac_resources { 26e56788cfSJoachim Eastwood void __iomem *addr; 27e56788cfSJoachim Eastwood const char *mac; 28e56788cfSJoachim Eastwood int wol_irq; 29e56788cfSJoachim Eastwood int lpi_irq; 30e56788cfSJoachim Eastwood int irq; 31e56788cfSJoachim Eastwood }; 32e56788cfSJoachim Eastwood 33362b37beSGiuseppe CAVALLARO struct stmmac_tx_info { 34362b37beSGiuseppe CAVALLARO dma_addr_t buf; 35362b37beSGiuseppe CAVALLARO bool map_as_page; 36553e2ab3SGiuseppe Cavallaro unsigned len; 372a6d8e17SGiuseppe Cavallaro bool last_segment; 3896951366SGiuseppe Cavallaro bool is_jumbo; 39362b37beSGiuseppe CAVALLARO }; 40362b37beSGiuseppe CAVALLARO 41ce736788SJoao Pinto /* Frequently used values are kept adjacent for cache effect */ 42ce736788SJoao Pinto struct stmmac_tx_queue { 438fce3331SJose Abreu u32 tx_count_frames; 448fce3331SJose Abreu struct timer_list txtimer; 45ce736788SJoao Pinto u32 queue_index; 46ce736788SJoao Pinto struct stmmac_priv *priv_data; 47ce736788SJoao Pinto struct dma_extended_desc *dma_etx ____cacheline_aligned_in_smp; 48ce736788SJoao Pinto struct dma_desc *dma_tx; 49ce736788SJoao Pinto struct sk_buff **tx_skbuff; 50ce736788SJoao Pinto struct stmmac_tx_info *tx_skbuff_dma; 51ce736788SJoao Pinto unsigned int cur_tx; 52ce736788SJoao Pinto unsigned int dirty_tx; 53ce736788SJoao Pinto dma_addr_t dma_tx_phy; 54ce736788SJoao Pinto u32 tx_tail_addr; 558d212a9eSNiklas Cassel u32 mss; 56ce736788SJoao Pinto }; 57ce736788SJoao Pinto 58*2af6106aSJose Abreu struct stmmac_rx_buffer { 59*2af6106aSJose Abreu struct page *page; 60*2af6106aSJose Abreu dma_addr_t addr; 61*2af6106aSJose Abreu }; 62*2af6106aSJose Abreu 6354139cf3SJoao Pinto struct stmmac_rx_queue { 64d429b66eSJose Abreu u32 rx_count_frames; 6554139cf3SJoao Pinto u32 queue_index; 66*2af6106aSJose Abreu struct page_pool *page_pool; 67*2af6106aSJose Abreu struct stmmac_rx_buffer *buf_pool; 6854139cf3SJoao Pinto struct stmmac_priv *priv_data; 6954139cf3SJoao Pinto struct dma_extended_desc *dma_erx; 7054139cf3SJoao Pinto struct dma_desc *dma_rx ____cacheline_aligned_in_smp; 7154139cf3SJoao Pinto unsigned int cur_rx; 7254139cf3SJoao Pinto unsigned int dirty_rx; 7354139cf3SJoao Pinto u32 rx_zeroc_thresh; 7454139cf3SJoao Pinto dma_addr_t dma_rx_phy; 7554139cf3SJoao Pinto u32 rx_tail_addr; 768fce3331SJose Abreu }; 778fce3331SJose Abreu 788fce3331SJose Abreu struct stmmac_channel { 794ccb4585SJose Abreu struct napi_struct rx_napi ____cacheline_aligned_in_smp; 804ccb4585SJose Abreu struct napi_struct tx_napi ____cacheline_aligned_in_smp; 818fce3331SJose Abreu struct stmmac_priv *priv_data; 828fce3331SJose Abreu u32 index; 8354139cf3SJoao Pinto }; 8454139cf3SJoao Pinto 854dbbe8ddSJose Abreu struct stmmac_tc_entry { 864dbbe8ddSJose Abreu bool in_use; 874dbbe8ddSJose Abreu bool in_hw; 884dbbe8ddSJose Abreu bool is_last; 894dbbe8ddSJose Abreu bool is_frag; 904dbbe8ddSJose Abreu void *frag_ptr; 914dbbe8ddSJose Abreu unsigned int table_pos; 924dbbe8ddSJose Abreu u32 handle; 934dbbe8ddSJose Abreu u32 prio; 944dbbe8ddSJose Abreu struct { 954dbbe8ddSJose Abreu u32 match_data; 964dbbe8ddSJose Abreu u32 match_en; 974dbbe8ddSJose Abreu u8 af:1; 984dbbe8ddSJose Abreu u8 rf:1; 994dbbe8ddSJose Abreu u8 im:1; 1004dbbe8ddSJose Abreu u8 nc:1; 1014dbbe8ddSJose Abreu u8 res1:4; 1024dbbe8ddSJose Abreu u8 frame_offset; 1034dbbe8ddSJose Abreu u8 ok_index; 1044dbbe8ddSJose Abreu u8 dma_ch_no; 1054dbbe8ddSJose Abreu u32 res2; 1064dbbe8ddSJose Abreu } __packed val; 1074dbbe8ddSJose Abreu }; 1084dbbe8ddSJose Abreu 1099a8a02c9SJose Abreu #define STMMAC_PPS_MAX 4 1109a8a02c9SJose Abreu struct stmmac_pps_cfg { 1119a8a02c9SJose Abreu bool available; 1129a8a02c9SJose Abreu struct timespec64 start; 1139a8a02c9SJose Abreu struct timespec64 period; 1149a8a02c9SJose Abreu }; 1159a8a02c9SJose Abreu 1167ac6653aSJeff Kirsher struct stmmac_priv { 1177ac6653aSJeff Kirsher /* Frequently used values are kept adjacent for cache effect */ 1181bb6dea8SGiuseppe CAVALLARO u32 tx_coal_frames; 1191bb6dea8SGiuseppe CAVALLARO u32 tx_coal_timer; 120d429b66eSJose Abreu u32 rx_coal_frames; 121ce736788SJoao Pinto 1227ac6653aSJeff Kirsher int tx_coalesce; 1231bb6dea8SGiuseppe CAVALLARO int hwts_tx_en; 1241bb6dea8SGiuseppe CAVALLARO bool tx_path_in_lpi_mode; 125f748be53SAlexandre TORGUE bool tso; 1267ac6653aSJeff Kirsher 1277ac6653aSJeff Kirsher unsigned int dma_buf_sz; 12822ad3838SGiuseppe Cavallaro unsigned int rx_copybreak; 1291bb6dea8SGiuseppe CAVALLARO u32 rx_riwt; 1301bb6dea8SGiuseppe CAVALLARO int hwts_rx_en; 1315bacd778SLABBE Corentin 1321bb6dea8SGiuseppe CAVALLARO void __iomem *ioaddr; 1331bb6dea8SGiuseppe CAVALLARO struct net_device *dev; 1347ac6653aSJeff Kirsher struct device *device; 1357ac6653aSJeff Kirsher struct mac_device_info *hw; 1367cfde0afSJose Abreu int (*hwif_quirks)(struct stmmac_priv *priv); 13729555fa3SThierry Reding struct mutex lock; 1387ac6653aSJeff Kirsher 13954139cf3SJoao Pinto /* RX Queue */ 14054139cf3SJoao Pinto struct stmmac_rx_queue rx_queue[MTL_MAX_RX_QUEUES]; 14154139cf3SJoao Pinto 142ce736788SJoao Pinto /* TX Queue */ 143ce736788SJoao Pinto struct stmmac_tx_queue tx_queue[MTL_MAX_TX_QUEUES]; 144ce736788SJoao Pinto 1458fce3331SJose Abreu /* Generic channel for NAPI */ 1468fce3331SJose Abreu struct stmmac_channel channel[STMMAC_CH_MAX]; 1478fce3331SJose Abreu 1487ac6653aSJeff Kirsher int speed; 1497ac6653aSJeff Kirsher unsigned int flow_ctrl; 1507ac6653aSJeff Kirsher unsigned int pause; 1517ac6653aSJeff Kirsher struct mii_bus *mii; 1527ac6653aSJeff Kirsher int mii_irq[PHY_MAX_ADDR]; 1537ac6653aSJeff Kirsher 154eeef2f6bSJose Abreu struct phylink_config phylink_config; 155eeef2f6bSJose Abreu struct phylink *phylink; 156eeef2f6bSJose Abreu 1571bb6dea8SGiuseppe CAVALLARO struct stmmac_extra_stats xstats ____cacheline_aligned_in_smp; 1588bf993a5SJose Abreu struct stmmac_safety_stats sstats; 1591bb6dea8SGiuseppe CAVALLARO struct plat_stmmacenet_data *plat; 1601bb6dea8SGiuseppe CAVALLARO struct dma_features dma_cap; 1611bb6dea8SGiuseppe CAVALLARO struct stmmac_counters mmc; 1621bb6dea8SGiuseppe CAVALLARO int hw_cap_support; 1631bb6dea8SGiuseppe CAVALLARO int synopsys_id; 1647ac6653aSJeff Kirsher u32 msg_enable; 1657ac6653aSJeff Kirsher int wolopts; 1663172d3afSDeepak Sikri int wol_irq; 167cd7201f4SGiuseppe CAVALLARO int clk_csr; 168d765955dSGiuseppe CAVALLARO struct timer_list eee_ctrl_timer; 169d765955dSGiuseppe CAVALLARO int lpi_irq; 170d765955dSGiuseppe CAVALLARO int eee_enabled; 171d765955dSGiuseppe CAVALLARO int eee_active; 172d765955dSGiuseppe CAVALLARO int tx_lpi_timer; 1734a7d666aSGiuseppe CAVALLARO unsigned int mode; 1745f0456b4SJose Abreu unsigned int chain_mode; 175c24602efSGiuseppe CAVALLARO int extend_desc; 176d6228b7cSArtem Panfilov struct hwtstamp_config tstamp_config; 17792ba6888SRayagond Kokatanur struct ptp_clock *ptp_clock; 17892ba6888SRayagond Kokatanur struct ptp_clock_info ptp_clock_ops; 1791bb6dea8SGiuseppe CAVALLARO unsigned int default_addend; 1809a8a02c9SJose Abreu u32 sub_second_inc; 1819a8a02c9SJose Abreu u32 systime_flags; 1821bb6dea8SGiuseppe CAVALLARO u32 adv_ts; 1831bb6dea8SGiuseppe CAVALLARO int use_riwt; 18489f7f2cfSSrinivas Kandagatla int irq_wake; 18592ba6888SRayagond Kokatanur spinlock_t ptp_lock; 18636ff7c1eSAlexandre TORGUE void __iomem *mmcaddr; 187ba1ffd74SGiuseppe CAVALLARO void __iomem *ptpaddr; 188466c5ac8SMathieu Olivari 189466c5ac8SMathieu Olivari #ifdef CONFIG_DEBUG_FS 190466c5ac8SMathieu Olivari struct dentry *dbgfs_dir; 191466c5ac8SMathieu Olivari struct dentry *dbgfs_rings_status; 192466c5ac8SMathieu Olivari struct dentry *dbgfs_dma_cap; 193466c5ac8SMathieu Olivari #endif 19434877a15SJose Abreu 19534877a15SJose Abreu unsigned long state; 19634877a15SJose Abreu struct workqueue_struct *wq; 19734877a15SJose Abreu struct work_struct service_task; 1984dbbe8ddSJose Abreu 1994dbbe8ddSJose Abreu /* TC Handling */ 2004dbbe8ddSJose Abreu unsigned int tc_entries_max; 2014dbbe8ddSJose Abreu unsigned int tc_off_max; 2024dbbe8ddSJose Abreu struct stmmac_tc_entry *tc_entries; 2039a8a02c9SJose Abreu 2049a8a02c9SJose Abreu /* Pulse Per Second output */ 2059a8a02c9SJose Abreu struct stmmac_pps_cfg pps[STMMAC_PPS_MAX]; 20634877a15SJose Abreu }; 20734877a15SJose Abreu 20834877a15SJose Abreu enum stmmac_state { 20934877a15SJose Abreu STMMAC_DOWN, 21034877a15SJose Abreu STMMAC_RESET_REQUESTED, 21134877a15SJose Abreu STMMAC_RESETING, 21234877a15SJose Abreu STMMAC_SERVICE_SCHED, 2137ac6653aSJeff Kirsher }; 2147ac6653aSJeff Kirsher 215d6cc64efSJoe Perches int stmmac_mdio_unregister(struct net_device *ndev); 216d6cc64efSJoe Perches int stmmac_mdio_register(struct net_device *ndev); 217073752aaSSrinivas Kandagatla int stmmac_mdio_reset(struct mii_bus *mii); 218d6cc64efSJoe Perches void stmmac_set_ethtool_ops(struct net_device *netdev); 219915af656SAndy Shevchenko 220c30a70d3SGiuseppe CAVALLARO void stmmac_ptp_register(struct stmmac_priv *priv); 221d6cc64efSJoe Perches void stmmac_ptp_unregister(struct stmmac_priv *priv); 222f4e7bd81SJoachim Eastwood int stmmac_resume(struct device *dev); 223f4e7bd81SJoachim Eastwood int stmmac_suspend(struct device *dev); 224f4e7bd81SJoachim Eastwood int stmmac_dvr_remove(struct device *dev); 22515ffac73SJoachim Eastwood int stmmac_dvr_probe(struct device *device, 226cf3f047bSGiuseppe CAVALLARO struct plat_stmmacenet_data *plat_dat, 227e56788cfSJoachim Eastwood struct stmmac_resources *res); 228d765955dSGiuseppe CAVALLARO void stmmac_disable_eee_mode(struct stmmac_priv *priv); 229d765955dSGiuseppe CAVALLARO bool stmmac_eee_init(struct stmmac_priv *priv); 230ba1377ffSGiuseppe CAVALLARO 231091810dbSJose Abreu #if IS_ENABLED(CONFIG_STMMAC_SELFTESTS) 232091810dbSJose Abreu void stmmac_selftest_run(struct net_device *dev, 233091810dbSJose Abreu struct ethtool_test *etest, u64 *buf); 234091810dbSJose Abreu void stmmac_selftest_get_strings(struct stmmac_priv *priv, u8 *data); 235091810dbSJose Abreu int stmmac_selftest_get_count(struct stmmac_priv *priv); 236091810dbSJose Abreu #else 237091810dbSJose Abreu static inline void stmmac_selftest_run(struct net_device *dev, 238091810dbSJose Abreu struct ethtool_test *etest, u64 *buf) 239091810dbSJose Abreu { 240091810dbSJose Abreu /* Not enabled */ 241091810dbSJose Abreu } 242091810dbSJose Abreu static inline void stmmac_selftest_get_strings(struct stmmac_priv *priv, 243091810dbSJose Abreu u8 *data) 244091810dbSJose Abreu { 245091810dbSJose Abreu /* Not enabled */ 246091810dbSJose Abreu } 247091810dbSJose Abreu static inline int stmmac_selftest_get_count(struct stmmac_priv *priv) 248091810dbSJose Abreu { 249091810dbSJose Abreu return -EOPNOTSUPP; 250091810dbSJose Abreu } 251091810dbSJose Abreu #endif /* CONFIG_STMMAC_SELFTESTS */ 252091810dbSJose Abreu 253bd4242dfSRayagond Kokatanur #endif /* __STMMAC_H__ */ 254