xref: /openbmc/linux/drivers/net/ethernet/freescale/dpaa2/dpaa2-eth.h (revision f395b69f40f580491ef56f2395a98e3189baa53c)
134ff6846SIoana Radulescu /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */
234ff6846SIoana Radulescu /* Copyright 2014-2016 Freescale Semiconductor Inc.
348c0481eSIoana Ciornei  * Copyright 2016-2020 NXP
434ff6846SIoana Radulescu  */
534ff6846SIoana Radulescu 
634ff6846SIoana Radulescu #ifndef __DPAA2_ETH_H
734ff6846SIoana Radulescu #define __DPAA2_ETH_H
834ff6846SIoana Radulescu 
9*f395b69fSIoana Ciornei #include <linux/dcbnl.h>
1034ff6846SIoana Radulescu #include <linux/netdevice.h>
1134ff6846SIoana Radulescu #include <linux/if_vlan.h>
1234ff6846SIoana Radulescu #include <linux/fsl/mc.h>
1334ff6846SIoana Radulescu 
1434ff6846SIoana Radulescu #include <soc/fsl/dpaa2-io.h>
1534ff6846SIoana Radulescu #include <soc/fsl/dpaa2-fd.h>
1634ff6846SIoana Radulescu #include "dpni.h"
1734ff6846SIoana Radulescu #include "dpni-cmd.h"
1834ff6846SIoana Radulescu 
1934ff6846SIoana Radulescu #include "dpaa2-eth-trace.h"
20091a19eaSIoana Radulescu #include "dpaa2-eth-debugfs.h"
2171947923SIoana Ciornei #include "dpaa2-mac.h"
2234ff6846SIoana Radulescu 
2334ff6846SIoana Radulescu #define DPAA2_WRIOP_VERSION(x, y, z) ((x) << 10 | (y) << 5 | (z) << 0)
2434ff6846SIoana Radulescu 
2534ff6846SIoana Radulescu #define DPAA2_ETH_STORE_SIZE		16
2634ff6846SIoana Radulescu 
2734ff6846SIoana Radulescu /* Maximum number of scatter-gather entries in an ingress frame,
2834ff6846SIoana Radulescu  * considering the maximum receive frame size is 64K
2934ff6846SIoana Radulescu  */
3034ff6846SIoana Radulescu #define DPAA2_ETH_MAX_SG_ENTRIES	((64 * 1024) / DPAA2_ETH_RX_BUF_SIZE)
3134ff6846SIoana Radulescu 
3234ff6846SIoana Radulescu /* Maximum acceptable MTU value. It is in direct relation with the hardware
3334ff6846SIoana Radulescu  * enforced Max Frame Length (currently 10k).
3434ff6846SIoana Radulescu  */
3534ff6846SIoana Radulescu #define DPAA2_ETH_MFL			(10 * 1024)
3634ff6846SIoana Radulescu #define DPAA2_ETH_MAX_MTU		(DPAA2_ETH_MFL - VLAN_ETH_HLEN)
3734ff6846SIoana Radulescu /* Convert L3 MTU to L2 MFL */
3834ff6846SIoana Radulescu #define DPAA2_ETH_L2_MAX_FRM(mtu)	((mtu) + VLAN_ETH_HLEN)
3934ff6846SIoana Radulescu 
403f8b826dSIoana Radulescu /* Set the taildrop threshold (in bytes) to allow the enqueue of a large
413f8b826dSIoana Radulescu  * enough number of jumbo frames in the Rx queues (length of the current
423f8b826dSIoana Radulescu  * frame is not taken into account when making the taildrop decision)
4334ff6846SIoana Radulescu  */
443f8b826dSIoana Radulescu #define DPAA2_ETH_FQ_TAILDROP_THRESH	(1024 * 1024)
4534ff6846SIoana Radulescu 
4668049a5fSIoana Ciocoi Radulescu /* Maximum number of Tx confirmation frames to be processed
4768049a5fSIoana Ciocoi Radulescu  * in a single NAPI call
4868049a5fSIoana Ciocoi Radulescu  */
4968049a5fSIoana Ciocoi Radulescu #define DPAA2_ETH_TXCONF_PER_NAPI	256
5068049a5fSIoana Ciocoi Radulescu 
513f8b826dSIoana Radulescu /* Buffer qouta per channel. We want to keep in check number of ingress frames
523f8b826dSIoana Radulescu  * in flight: for small sized frames, congestion group taildrop may kick in
533f8b826dSIoana Radulescu  * first; for large sizes, Rx FQ taildrop threshold will ensure only a
543f8b826dSIoana Radulescu  * reasonable number of frames will be pending at any given time.
553f8b826dSIoana Radulescu  * Ingress frame drop due to buffer pool depletion should be a corner case only
5634ff6846SIoana Radulescu  */
573f8b826dSIoana Radulescu #define DPAA2_ETH_NUM_BUFS		1280
5820fb0572SIoana Ciocoi Radulescu #define DPAA2_ETH_REFILL_THRESH \
5920fb0572SIoana Ciocoi Radulescu 	(DPAA2_ETH_NUM_BUFS - DPAA2_ETH_BUFS_PER_CMD)
6034ff6846SIoana Radulescu 
612c8d1c8dSIoana Radulescu /* Congestion group taildrop threshold: number of frames allowed to accumulate
622c8d1c8dSIoana Radulescu  * at any moment in a group of Rx queues belonging to the same traffic class.
632c8d1c8dSIoana Radulescu  * Choose value such that we don't risk depleting the buffer pool before the
642c8d1c8dSIoana Radulescu  * taildrop kicks in
652c8d1c8dSIoana Radulescu  */
662c8d1c8dSIoana Radulescu #define DPAA2_ETH_CG_TAILDROP_THRESH(priv)				\
673f8b826dSIoana Radulescu 	(1024 * dpaa2_eth_queue_count(priv) / dpaa2_eth_tc_count(priv))
682c8d1c8dSIoana Radulescu 
69*f395b69fSIoana Ciornei /* Congestion group notification threshold: when this many frames accumulate
70*f395b69fSIoana Ciornei  * on the Rx queues belonging to the same TC, the MAC is instructed to send
71*f395b69fSIoana Ciornei  * PFC frames for that TC.
72*f395b69fSIoana Ciornei  * When number of pending frames drops below exit threshold transmission of
73*f395b69fSIoana Ciornei  * PFC frames is stopped.
74*f395b69fSIoana Ciornei  */
75*f395b69fSIoana Ciornei #define DPAA2_ETH_CN_THRESH_ENTRY(priv) \
76*f395b69fSIoana Ciornei 	(DPAA2_ETH_CG_TAILDROP_THRESH(priv) / 2)
77*f395b69fSIoana Ciornei #define DPAA2_ETH_CN_THRESH_EXIT(priv) \
78*f395b69fSIoana Ciornei 	(DPAA2_ETH_CN_THRESH_ENTRY(priv) * 3 / 4)
79*f395b69fSIoana Ciornei 
8034ff6846SIoana Radulescu /* Maximum number of buffers that can be acquired/released through a single
8134ff6846SIoana Radulescu  * QBMan command
8234ff6846SIoana Radulescu  */
8334ff6846SIoana Radulescu #define DPAA2_ETH_BUFS_PER_CMD		7
8434ff6846SIoana Radulescu 
8534ff6846SIoana Radulescu /* Hardware requires alignment for ingress/egress buffer addresses */
8634ff6846SIoana Radulescu #define DPAA2_ETH_TX_BUF_ALIGN		64
8734ff6846SIoana Radulescu 
8827c87486SIoana Ciocoi Radulescu #define DPAA2_ETH_RX_BUF_RAW_SIZE	PAGE_SIZE
8927c87486SIoana Ciocoi Radulescu #define DPAA2_ETH_RX_BUF_TAILROOM \
9027c87486SIoana Ciocoi Radulescu 	SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
9127c87486SIoana Ciocoi Radulescu #define DPAA2_ETH_RX_BUF_SIZE \
9227c87486SIoana Ciocoi Radulescu 	(DPAA2_ETH_RX_BUF_RAW_SIZE - DPAA2_ETH_RX_BUF_TAILROOM)
9334ff6846SIoana Radulescu 
9434ff6846SIoana Radulescu /* Hardware annotation area in RX/TX buffers */
9534ff6846SIoana Radulescu #define DPAA2_ETH_RX_HWA_SIZE		64
9634ff6846SIoana Radulescu #define DPAA2_ETH_TX_HWA_SIZE		128
9734ff6846SIoana Radulescu 
9834ff6846SIoana Radulescu /* PTP nominal frequency 1GHz */
9934ff6846SIoana Radulescu #define DPAA2_PTP_CLK_PERIOD_NS		1
10034ff6846SIoana Radulescu 
10134ff6846SIoana Radulescu /* Due to a limitation in WRIOP 1.0.0, the RX buffer data must be aligned
10234ff6846SIoana Radulescu  * to 256B. For newer revisions, the requirement is only for 64B alignment
10334ff6846SIoana Radulescu  */
10434ff6846SIoana Radulescu #define DPAA2_ETH_RX_BUF_ALIGN_REV1	256
10534ff6846SIoana Radulescu #define DPAA2_ETH_RX_BUF_ALIGN		64
10634ff6846SIoana Radulescu 
10734ff6846SIoana Radulescu /* We are accommodating a skb backpointer and some S/G info
10834ff6846SIoana Radulescu  * in the frame's software annotation. The hardware
10934ff6846SIoana Radulescu  * options are either 0 or 64, so we choose the latter.
11034ff6846SIoana Radulescu  */
11134ff6846SIoana Radulescu #define DPAA2_ETH_SWA_SIZE		64
11234ff6846SIoana Radulescu 
113e3fdf6baSIoana Radulescu /* We store different information in the software annotation area of a Tx frame
114e3fdf6baSIoana Radulescu  * based on what type of frame it is
115e3fdf6baSIoana Radulescu  */
116e3fdf6baSIoana Radulescu enum dpaa2_eth_swa_type {
117e3fdf6baSIoana Radulescu 	DPAA2_ETH_SWA_SINGLE,
118e3fdf6baSIoana Radulescu 	DPAA2_ETH_SWA_SG,
119d678be1dSIoana Radulescu 	DPAA2_ETH_SWA_XDP,
120e3fdf6baSIoana Radulescu };
121e3fdf6baSIoana Radulescu 
12234ff6846SIoana Radulescu /* Must keep this struct smaller than DPAA2_ETH_SWA_SIZE */
12334ff6846SIoana Radulescu struct dpaa2_eth_swa {
124e3fdf6baSIoana Radulescu 	enum dpaa2_eth_swa_type type;
125e3fdf6baSIoana Radulescu 	union {
126e3fdf6baSIoana Radulescu 		struct {
127e3fdf6baSIoana Radulescu 			struct sk_buff *skb;
128e3fdf6baSIoana Radulescu 		} single;
129e3fdf6baSIoana Radulescu 		struct {
13034ff6846SIoana Radulescu 			struct sk_buff *skb;
13134ff6846SIoana Radulescu 			struct scatterlist *scl;
13234ff6846SIoana Radulescu 			int num_sg;
13334ff6846SIoana Radulescu 			int sgt_size;
134e3fdf6baSIoana Radulescu 		} sg;
135d678be1dSIoana Radulescu 		struct {
136d678be1dSIoana Radulescu 			int dma_size;
137d678be1dSIoana Radulescu 			struct xdp_frame *xdpf;
138d678be1dSIoana Radulescu 		} xdp;
139e3fdf6baSIoana Radulescu 	};
14034ff6846SIoana Radulescu };
14134ff6846SIoana Radulescu 
14234ff6846SIoana Radulescu /* Annotation valid bits in FD FRC */
14334ff6846SIoana Radulescu #define DPAA2_FD_FRC_FASV		0x8000
14434ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAEADV		0x4000
14534ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAPRV		0x2000
14634ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAIADV		0x1000
14734ff6846SIoana Radulescu #define DPAA2_FD_FRC_FASWOV		0x0800
14834ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAICFDV		0x0400
14934ff6846SIoana Radulescu 
15034ff6846SIoana Radulescu /* Error bits in FD CTRL */
15134ff6846SIoana Radulescu #define DPAA2_FD_RX_ERR_MASK		(FD_CTRL_SBE | FD_CTRL_FAERR)
15234ff6846SIoana Radulescu #define DPAA2_FD_TX_ERR_MASK		(FD_CTRL_UFD	| \
15334ff6846SIoana Radulescu 					 FD_CTRL_SBE	| \
15434ff6846SIoana Radulescu 					 FD_CTRL_FSE	| \
15534ff6846SIoana Radulescu 					 FD_CTRL_FAERR)
15634ff6846SIoana Radulescu 
15734ff6846SIoana Radulescu /* Annotation bits in FD CTRL */
15834ff6846SIoana Radulescu #define DPAA2_FD_CTRL_ASAL		0x00020000	/* ASAL = 128B */
15934ff6846SIoana Radulescu 
16034ff6846SIoana Radulescu /* Frame annotation status */
16134ff6846SIoana Radulescu struct dpaa2_fas {
16234ff6846SIoana Radulescu 	u8 reserved;
16334ff6846SIoana Radulescu 	u8 ppid;
16434ff6846SIoana Radulescu 	__le16 ifpid;
16534ff6846SIoana Radulescu 	__le32 status;
16634ff6846SIoana Radulescu };
16734ff6846SIoana Radulescu 
16834ff6846SIoana Radulescu /* Frame annotation status word is located in the first 8 bytes
16934ff6846SIoana Radulescu  * of the buffer's hardware annoatation area
17034ff6846SIoana Radulescu  */
17134ff6846SIoana Radulescu #define DPAA2_FAS_OFFSET		0
17234ff6846SIoana Radulescu #define DPAA2_FAS_SIZE			(sizeof(struct dpaa2_fas))
17334ff6846SIoana Radulescu 
17434ff6846SIoana Radulescu /* Timestamp is located in the next 8 bytes of the buffer's
17534ff6846SIoana Radulescu  * hardware annotation area
17634ff6846SIoana Radulescu  */
17734ff6846SIoana Radulescu #define DPAA2_TS_OFFSET			0x8
17834ff6846SIoana Radulescu 
17934ff6846SIoana Radulescu /* Frame annotation egress action descriptor */
18034ff6846SIoana Radulescu #define DPAA2_FAEAD_OFFSET		0x58
18134ff6846SIoana Radulescu 
18234ff6846SIoana Radulescu struct dpaa2_faead {
18334ff6846SIoana Radulescu 	__le32 conf_fqid;
18434ff6846SIoana Radulescu 	__le32 ctrl;
18534ff6846SIoana Radulescu };
18634ff6846SIoana Radulescu 
18734ff6846SIoana Radulescu #define DPAA2_FAEAD_A2V			0x20000000
18899e43521SIoana Ciocoi Radulescu #define DPAA2_FAEAD_A4V			0x08000000
18934ff6846SIoana Radulescu #define DPAA2_FAEAD_UPDV		0x00001000
19099e43521SIoana Ciocoi Radulescu #define DPAA2_FAEAD_EBDDV		0x00002000
19134ff6846SIoana Radulescu #define DPAA2_FAEAD_UPD			0x00000010
19234ff6846SIoana Radulescu 
19334ff6846SIoana Radulescu /* Accessors for the hardware annotation fields that we use */
19434ff6846SIoana Radulescu static inline void *dpaa2_get_hwa(void *buf_addr, bool swa)
19534ff6846SIoana Radulescu {
19634ff6846SIoana Radulescu 	return buf_addr + (swa ? DPAA2_ETH_SWA_SIZE : 0);
19734ff6846SIoana Radulescu }
19834ff6846SIoana Radulescu 
19934ff6846SIoana Radulescu static inline struct dpaa2_fas *dpaa2_get_fas(void *buf_addr, bool swa)
20034ff6846SIoana Radulescu {
20134ff6846SIoana Radulescu 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAS_OFFSET;
20234ff6846SIoana Radulescu }
20334ff6846SIoana Radulescu 
20434ff6846SIoana Radulescu static inline __le64 *dpaa2_get_ts(void *buf_addr, bool swa)
20534ff6846SIoana Radulescu {
20634ff6846SIoana Radulescu 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_TS_OFFSET;
20734ff6846SIoana Radulescu }
20834ff6846SIoana Radulescu 
20934ff6846SIoana Radulescu static inline struct dpaa2_faead *dpaa2_get_faead(void *buf_addr, bool swa)
21034ff6846SIoana Radulescu {
21134ff6846SIoana Radulescu 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAEAD_OFFSET;
21234ff6846SIoana Radulescu }
21334ff6846SIoana Radulescu 
21434ff6846SIoana Radulescu /* Error and status bits in the frame annotation status word */
21534ff6846SIoana Radulescu /* Debug frame, otherwise supposed to be discarded */
21634ff6846SIoana Radulescu #define DPAA2_FAS_DISC			0x80000000
21734ff6846SIoana Radulescu /* MACSEC frame */
21834ff6846SIoana Radulescu #define DPAA2_FAS_MS			0x40000000
21934ff6846SIoana Radulescu #define DPAA2_FAS_PTP			0x08000000
22034ff6846SIoana Radulescu /* Ethernet multicast frame */
22134ff6846SIoana Radulescu #define DPAA2_FAS_MC			0x04000000
22234ff6846SIoana Radulescu /* Ethernet broadcast frame */
22334ff6846SIoana Radulescu #define DPAA2_FAS_BC			0x02000000
22434ff6846SIoana Radulescu #define DPAA2_FAS_KSE			0x00040000
22534ff6846SIoana Radulescu #define DPAA2_FAS_EOFHE			0x00020000
22634ff6846SIoana Radulescu #define DPAA2_FAS_MNLE			0x00010000
22734ff6846SIoana Radulescu #define DPAA2_FAS_TIDE			0x00008000
22834ff6846SIoana Radulescu #define DPAA2_FAS_PIEE			0x00004000
22934ff6846SIoana Radulescu /* Frame length error */
23034ff6846SIoana Radulescu #define DPAA2_FAS_FLE			0x00002000
23134ff6846SIoana Radulescu /* Frame physical error */
23234ff6846SIoana Radulescu #define DPAA2_FAS_FPE			0x00001000
23334ff6846SIoana Radulescu #define DPAA2_FAS_PTE			0x00000080
23434ff6846SIoana Radulescu #define DPAA2_FAS_ISP			0x00000040
23534ff6846SIoana Radulescu #define DPAA2_FAS_PHE			0x00000020
23634ff6846SIoana Radulescu #define DPAA2_FAS_BLE			0x00000010
23734ff6846SIoana Radulescu /* L3 csum validation performed */
23834ff6846SIoana Radulescu #define DPAA2_FAS_L3CV			0x00000008
23934ff6846SIoana Radulescu /* L3 csum error */
24034ff6846SIoana Radulescu #define DPAA2_FAS_L3CE			0x00000004
24134ff6846SIoana Radulescu /* L4 csum validation performed */
24234ff6846SIoana Radulescu #define DPAA2_FAS_L4CV			0x00000002
24334ff6846SIoana Radulescu /* L4 csum error */
24434ff6846SIoana Radulescu #define DPAA2_FAS_L4CE			0x00000001
24534ff6846SIoana Radulescu /* Possible errors on the ingress path */
24634ff6846SIoana Radulescu #define DPAA2_FAS_RX_ERR_MASK		(DPAA2_FAS_KSE		| \
24734ff6846SIoana Radulescu 					 DPAA2_FAS_EOFHE	| \
24834ff6846SIoana Radulescu 					 DPAA2_FAS_MNLE		| \
24934ff6846SIoana Radulescu 					 DPAA2_FAS_TIDE		| \
25034ff6846SIoana Radulescu 					 DPAA2_FAS_PIEE		| \
25134ff6846SIoana Radulescu 					 DPAA2_FAS_FLE		| \
25234ff6846SIoana Radulescu 					 DPAA2_FAS_FPE		| \
25334ff6846SIoana Radulescu 					 DPAA2_FAS_PTE		| \
25434ff6846SIoana Radulescu 					 DPAA2_FAS_ISP		| \
25534ff6846SIoana Radulescu 					 DPAA2_FAS_PHE		| \
25634ff6846SIoana Radulescu 					 DPAA2_FAS_BLE		| \
25734ff6846SIoana Radulescu 					 DPAA2_FAS_L3CE		| \
25834ff6846SIoana Radulescu 					 DPAA2_FAS_L4CE)
25934ff6846SIoana Radulescu 
26034ff6846SIoana Radulescu /* Time in milliseconds between link state updates */
26134ff6846SIoana Radulescu #define DPAA2_ETH_LINK_STATE_REFRESH	1000
26234ff6846SIoana Radulescu 
26334ff6846SIoana Radulescu /* Number of times to retry a frame enqueue before giving up.
26434ff6846SIoana Radulescu  * Value determined empirically, in order to minimize the number
26534ff6846SIoana Radulescu  * of frames dropped on Tx
26634ff6846SIoana Radulescu  */
26734ff6846SIoana Radulescu #define DPAA2_ETH_ENQUEUE_RETRIES	10
26834ff6846SIoana Radulescu 
269ef17bd7cSIoana Radulescu /* Number of times to retry DPIO portal operations while waiting
270ef17bd7cSIoana Radulescu  * for portal to finish executing current command and become
271ef17bd7cSIoana Radulescu  * available. We want to avoid being stuck in a while loop in case
272ef17bd7cSIoana Radulescu  * hardware becomes unresponsive, but not give up too easily if
273ef17bd7cSIoana Radulescu  * the portal really is busy for valid reasons
274ef17bd7cSIoana Radulescu  */
275ef17bd7cSIoana Radulescu #define DPAA2_ETH_SWP_BUSY_RETRIES	1000
276ef17bd7cSIoana Radulescu 
27734ff6846SIoana Radulescu /* Driver statistics, other than those in struct rtnl_link_stats64.
27834ff6846SIoana Radulescu  * These are usually collected per-CPU and aggregated by ethtool.
27934ff6846SIoana Radulescu  */
28034ff6846SIoana Radulescu struct dpaa2_eth_drv_stats {
28134ff6846SIoana Radulescu 	__u64	tx_conf_frames;
28234ff6846SIoana Radulescu 	__u64	tx_conf_bytes;
28334ff6846SIoana Radulescu 	__u64	tx_sg_frames;
28434ff6846SIoana Radulescu 	__u64	tx_sg_bytes;
28534ff6846SIoana Radulescu 	__u64	tx_reallocs;
28634ff6846SIoana Radulescu 	__u64	rx_sg_frames;
28734ff6846SIoana Radulescu 	__u64	rx_sg_bytes;
28834ff6846SIoana Radulescu 	/* Enqueues retried due to portal busy */
28934ff6846SIoana Radulescu 	__u64	tx_portal_busy;
29034ff6846SIoana Radulescu };
29134ff6846SIoana Radulescu 
29234ff6846SIoana Radulescu /* Per-FQ statistics */
29334ff6846SIoana Radulescu struct dpaa2_eth_fq_stats {
29434ff6846SIoana Radulescu 	/* Number of frames received on this queue */
29534ff6846SIoana Radulescu 	__u64 frames;
29634ff6846SIoana Radulescu };
29734ff6846SIoana Radulescu 
29834ff6846SIoana Radulescu /* Per-channel statistics */
29934ff6846SIoana Radulescu struct dpaa2_eth_ch_stats {
30034ff6846SIoana Radulescu 	/* Volatile dequeues retried due to portal busy */
30134ff6846SIoana Radulescu 	__u64 dequeue_portal_busy;
30234ff6846SIoana Radulescu 	/* Pull errors */
30334ff6846SIoana Radulescu 	__u64 pull_err;
3040ff8f0aaSIoana Ciocoi Radulescu 	/* Number of CDANs; useful to estimate avg NAPI len */
3050ff8f0aaSIoana Ciocoi Radulescu 	__u64 cdan;
306a4a7b762SIoana Ciocoi Radulescu 	/* XDP counters */
307a4a7b762SIoana Ciocoi Radulescu 	__u64 xdp_drop;
308a4a7b762SIoana Ciocoi Radulescu 	__u64 xdp_tx;
309a4a7b762SIoana Ciocoi Radulescu 	__u64 xdp_tx_err;
310d678be1dSIoana Radulescu 	__u64 xdp_redirect;
311460fd830SIoana Ciornei 	/* Must be last, does not show up in ethtool stats */
312460fd830SIoana Ciornei 	__u64 frames;
31334ff6846SIoana Radulescu };
31434ff6846SIoana Radulescu 
31534ff6846SIoana Radulescu /* Maximum number of queues associated with a DPNI */
31615c87f6bSIoana Radulescu #define DPAA2_ETH_MAX_TCS		8
317685e39eaSIoana Radulescu #define DPAA2_ETH_MAX_RX_QUEUES_PER_TC	16
318685e39eaSIoana Radulescu #define DPAA2_ETH_MAX_RX_QUEUES		\
319685e39eaSIoana Radulescu 	(DPAA2_ETH_MAX_RX_QUEUES_PER_TC * DPAA2_ETH_MAX_TCS)
32034ff6846SIoana Radulescu #define DPAA2_ETH_MAX_TX_QUEUES		16
32134ff6846SIoana Radulescu #define DPAA2_ETH_MAX_QUEUES		(DPAA2_ETH_MAX_RX_QUEUES + \
32234ff6846SIoana Radulescu 					DPAA2_ETH_MAX_TX_QUEUES)
323ab1e6de2SIoana Radulescu #define DPAA2_ETH_MAX_NETDEV_QUEUES	\
324ab1e6de2SIoana Radulescu 	(DPAA2_ETH_MAX_TX_QUEUES * DPAA2_ETH_MAX_TCS)
32534ff6846SIoana Radulescu 
32634ff6846SIoana Radulescu #define DPAA2_ETH_MAX_DPCONS		16
32734ff6846SIoana Radulescu 
32834ff6846SIoana Radulescu enum dpaa2_eth_fq_type {
32934ff6846SIoana Radulescu 	DPAA2_RX_FQ = 0,
33034ff6846SIoana Radulescu 	DPAA2_TX_CONF_FQ,
33134ff6846SIoana Radulescu };
33234ff6846SIoana Radulescu 
33334ff6846SIoana Radulescu struct dpaa2_eth_priv;
33434ff6846SIoana Radulescu 
33538c440b2SIoana Ciornei struct dpaa2_eth_xdp_fds {
33638c440b2SIoana Ciornei 	struct dpaa2_fd fds[DEV_MAP_BULK_SIZE];
33738c440b2SIoana Ciornei 	ssize_t num;
33838c440b2SIoana Ciornei };
33938c440b2SIoana Ciornei 
34034ff6846SIoana Radulescu struct dpaa2_eth_fq {
34134ff6846SIoana Radulescu 	u32 fqid;
34234ff6846SIoana Radulescu 	u32 tx_qdbin;
34315c87f6bSIoana Radulescu 	u32 tx_fqid[DPAA2_ETH_MAX_TCS];
34434ff6846SIoana Radulescu 	u16 flowid;
34515c87f6bSIoana Radulescu 	u8 tc;
34634ff6846SIoana Radulescu 	int target_cpu;
347569dac6aSIoana Ciocoi Radulescu 	u32 dq_frames;
348569dac6aSIoana Ciocoi Radulescu 	u32 dq_bytes;
34934ff6846SIoana Radulescu 	struct dpaa2_eth_channel *channel;
35034ff6846SIoana Radulescu 	enum dpaa2_eth_fq_type type;
35134ff6846SIoana Radulescu 
35234ff6846SIoana Radulescu 	void (*consume)(struct dpaa2_eth_priv *priv,
35334ff6846SIoana Radulescu 			struct dpaa2_eth_channel *ch,
35434ff6846SIoana Radulescu 			const struct dpaa2_fd *fd,
355dbcdf728SIoana Ciocoi Radulescu 			struct dpaa2_eth_fq *fq);
35634ff6846SIoana Radulescu 	struct dpaa2_eth_fq_stats stats;
3578665d978SIoana Ciornei 
35838c440b2SIoana Ciornei 	struct dpaa2_eth_xdp_fds xdp_redirect_fds;
35974a1c059SIoana Ciornei 	struct dpaa2_eth_xdp_fds xdp_tx_fds;
36034ff6846SIoana Radulescu };
36134ff6846SIoana Radulescu 
3627e273a8eSIoana Ciocoi Radulescu struct dpaa2_eth_ch_xdp {
3637e273a8eSIoana Ciocoi Radulescu 	struct bpf_prog *prog;
3645d39dc21SIoana Ciocoi Radulescu 	u64 drop_bufs[DPAA2_ETH_BUFS_PER_CMD];
3655d39dc21SIoana Ciocoi Radulescu 	int drop_cnt;
366d678be1dSIoana Radulescu 	unsigned int res;
3677e273a8eSIoana Ciocoi Radulescu };
3687e273a8eSIoana Ciocoi Radulescu 
36934ff6846SIoana Radulescu struct dpaa2_eth_channel {
37034ff6846SIoana Radulescu 	struct dpaa2_io_notification_ctx nctx;
37134ff6846SIoana Radulescu 	struct fsl_mc_device *dpcon;
37234ff6846SIoana Radulescu 	int dpcon_id;
37334ff6846SIoana Radulescu 	int ch_id;
37434ff6846SIoana Radulescu 	struct napi_struct napi;
37534ff6846SIoana Radulescu 	struct dpaa2_io *dpio;
37634ff6846SIoana Radulescu 	struct dpaa2_io_store *store;
37734ff6846SIoana Radulescu 	struct dpaa2_eth_priv *priv;
37834ff6846SIoana Radulescu 	int buf_count;
37934ff6846SIoana Radulescu 	struct dpaa2_eth_ch_stats stats;
3807e273a8eSIoana Ciocoi Radulescu 	struct dpaa2_eth_ch_xdp xdp;
381d678be1dSIoana Radulescu 	struct xdp_rxq_info xdp_rxq;
3820a25d92cSIoana Ciornei 	struct list_head *rx_list;
38334ff6846SIoana Radulescu };
38434ff6846SIoana Radulescu 
385f76c483aSIoana Radulescu struct dpaa2_eth_dist_fields {
38634ff6846SIoana Radulescu 	u64 rxnfc_field;
38734ff6846SIoana Radulescu 	enum net_prot cls_prot;
38834ff6846SIoana Radulescu 	int cls_field;
38934ff6846SIoana Radulescu 	int size;
3903a1e6b84SIoana Ciocoi Radulescu 	u64 id;
39134ff6846SIoana Radulescu };
39234ff6846SIoana Radulescu 
393afb90dbbSIoana Radulescu struct dpaa2_eth_cls_rule {
394afb90dbbSIoana Radulescu 	struct ethtool_rx_flow_spec fs;
395afb90dbbSIoana Radulescu 	u8 in_use;
396afb90dbbSIoana Radulescu };
397afb90dbbSIoana Radulescu 
39834ff6846SIoana Radulescu /* Driver private data */
39934ff6846SIoana Radulescu struct dpaa2_eth_priv {
40034ff6846SIoana Radulescu 	struct net_device *net_dev;
40134ff6846SIoana Radulescu 
40234ff6846SIoana Radulescu 	u8 num_fqs;
40334ff6846SIoana Radulescu 	struct dpaa2_eth_fq fq[DPAA2_ETH_MAX_QUEUES];
4041fa0f68cSIoana Ciocoi Radulescu 	int (*enqueue)(struct dpaa2_eth_priv *priv,
4051fa0f68cSIoana Ciocoi Radulescu 		       struct dpaa2_eth_fq *fq,
40648c0481eSIoana Ciornei 		       struct dpaa2_fd *fd, u8 prio,
4076ff80447SIoana Ciornei 		       u32 num_frames,
40848c0481eSIoana Ciornei 		       int *frames_enqueued);
40934ff6846SIoana Radulescu 
41034ff6846SIoana Radulescu 	u8 num_channels;
41134ff6846SIoana Radulescu 	struct dpaa2_eth_channel *channel[DPAA2_ETH_MAX_DPCONS];
41234ff6846SIoana Radulescu 
41334ff6846SIoana Radulescu 	struct dpni_attr dpni_attrs;
41434ff6846SIoana Radulescu 	u16 dpni_ver_major;
41534ff6846SIoana Radulescu 	u16 dpni_ver_minor;
41634ff6846SIoana Radulescu 	u16 tx_data_offset;
41734ff6846SIoana Radulescu 
41834ff6846SIoana Radulescu 	struct fsl_mc_device *dpbp_dev;
419efa6a7d0SIoana Ciornei 	u16 rx_buf_size;
42034ff6846SIoana Radulescu 	u16 bpid;
42134ff6846SIoana Radulescu 	struct iommu_domain *iommu_domain;
42234ff6846SIoana Radulescu 
42334ff6846SIoana Radulescu 	bool tx_tstamp; /* Tx timestamping enabled */
42434ff6846SIoana Radulescu 	bool rx_tstamp; /* Rx timestamping enabled */
42534ff6846SIoana Radulescu 
42634ff6846SIoana Radulescu 	u16 tx_qdid;
42734ff6846SIoana Radulescu 	struct fsl_mc_io *mc_io;
42834ff6846SIoana Radulescu 	/* Cores which have an affine DPIO/DPCON.
42934ff6846SIoana Radulescu 	 * This is the cpu set on which Rx and Tx conf frames are processed
43034ff6846SIoana Radulescu 	 */
43134ff6846SIoana Radulescu 	struct cpumask dpio_cpumask;
43234ff6846SIoana Radulescu 
43334ff6846SIoana Radulescu 	/* Standard statistics */
43434ff6846SIoana Radulescu 	struct rtnl_link_stats64 __percpu *percpu_stats;
43534ff6846SIoana Radulescu 	/* Extra stats, in addition to the ones known by the kernel */
43634ff6846SIoana Radulescu 	struct dpaa2_eth_drv_stats __percpu *percpu_extras;
43734ff6846SIoana Radulescu 
43834ff6846SIoana Radulescu 	u16 mc_token;
4398eb3cef8SIoana Radulescu 	u8 rx_td_enabled;
44034ff6846SIoana Radulescu 
44134ff6846SIoana Radulescu 	struct dpni_link_state link_state;
44234ff6846SIoana Radulescu 	bool do_link_poll;
44334ff6846SIoana Radulescu 	struct task_struct *poll_thread;
44434ff6846SIoana Radulescu 
44534ff6846SIoana Radulescu 	/* enabled ethtool hashing bits */
44634ff6846SIoana Radulescu 	u64 rx_hash_fields;
4472d680237SIoana Ciocoi Radulescu 	u64 rx_cls_fields;
448afb90dbbSIoana Radulescu 	struct dpaa2_eth_cls_rule *cls_rules;
4494aaaf9b9SIoana Radulescu 	u8 rx_cls_enabled;
4506aa90fe2SIoana Radulescu 	u8 vlan_cls_enabled;
451*f395b69fSIoana Ciornei #ifdef CONFIG_FSL_DPAA2_ETH_DCB
452*f395b69fSIoana Ciornei 	u8 dcbx_mode;
453*f395b69fSIoana Ciornei 	struct ieee_pfc pfc;
454*f395b69fSIoana Ciornei #endif
4557e273a8eSIoana Ciocoi Radulescu 	struct bpf_prog *xdp_prog;
456091a19eaSIoana Radulescu #ifdef CONFIG_DEBUG_FS
457091a19eaSIoana Radulescu 	struct dpaa2_debugfs dbg;
458091a19eaSIoana Radulescu #endif
45971947923SIoana Ciornei 
46071947923SIoana Ciornei 	struct dpaa2_mac *mac;
46134ff6846SIoana Radulescu };
46234ff6846SIoana Radulescu 
46334ff6846SIoana Radulescu #define DPAA2_RXH_SUPPORTED	(RXH_L2DA | RXH_VLAN | RXH_L3_PROTO \
46434ff6846SIoana Radulescu 				| RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 \
46534ff6846SIoana Radulescu 				| RXH_L4_B_2_3)
46634ff6846SIoana Radulescu 
46734ff6846SIoana Radulescu /* default Rx hash options, set during probing */
46834ff6846SIoana Radulescu #define DPAA2_RXH_DEFAULT	(RXH_L3_PROTO | RXH_IP_SRC | RXH_IP_DST | \
46934ff6846SIoana Radulescu 				 RXH_L4_B_0_1 | RXH_L4_B_2_3)
47034ff6846SIoana Radulescu 
47134ff6846SIoana Radulescu #define dpaa2_eth_hash_enabled(priv)	\
47234ff6846SIoana Radulescu 	((priv)->dpni_attrs.num_queues > 1)
47334ff6846SIoana Radulescu 
47434ff6846SIoana Radulescu /* Required by struct dpni_rx_tc_dist_cfg::key_cfg_iova */
47534ff6846SIoana Radulescu #define DPAA2_CLASSIFIER_DMA_SIZE 256
47634ff6846SIoana Radulescu 
47734ff6846SIoana Radulescu extern const struct ethtool_ops dpaa2_ethtool_ops;
47834ff6846SIoana Radulescu extern int dpaa2_phc_index;
47934ff6846SIoana Radulescu 
48034ff6846SIoana Radulescu static inline int dpaa2_eth_cmp_dpni_ver(struct dpaa2_eth_priv *priv,
48134ff6846SIoana Radulescu 					 u16 ver_major, u16 ver_minor)
48234ff6846SIoana Radulescu {
48334ff6846SIoana Radulescu 	if (priv->dpni_ver_major == ver_major)
48434ff6846SIoana Radulescu 		return priv->dpni_ver_minor - ver_minor;
48534ff6846SIoana Radulescu 	return priv->dpni_ver_major - ver_major;
48634ff6846SIoana Radulescu }
48734ff6846SIoana Radulescu 
488df85aeb9SIoana Radulescu /* Minimum firmware version that supports a more flexible API
489df85aeb9SIoana Radulescu  * for configuring the Rx flow hash key
490df85aeb9SIoana Radulescu  */
491df85aeb9SIoana Radulescu #define DPNI_RX_DIST_KEY_VER_MAJOR	7
492df85aeb9SIoana Radulescu #define DPNI_RX_DIST_KEY_VER_MINOR	5
493df85aeb9SIoana Radulescu 
494df85aeb9SIoana Radulescu #define dpaa2_eth_has_legacy_dist(priv)					\
495df85aeb9SIoana Radulescu 	(dpaa2_eth_cmp_dpni_ver((priv), DPNI_RX_DIST_KEY_VER_MAJOR,	\
496df85aeb9SIoana Radulescu 				DPNI_RX_DIST_KEY_VER_MINOR) < 0)
497df85aeb9SIoana Radulescu 
49861f9bf00SIoana Ciocoi Radulescu #define dpaa2_eth_fs_enabled(priv)	\
49961f9bf00SIoana Ciocoi Radulescu 	(!((priv)->dpni_attrs.options & DPNI_OPT_NO_FS))
50061f9bf00SIoana Ciocoi Radulescu 
50161f9bf00SIoana Ciocoi Radulescu #define dpaa2_eth_fs_mask_enabled(priv)	\
50261f9bf00SIoana Ciocoi Radulescu 	((priv)->dpni_attrs.options & DPNI_OPT_HAS_KEY_MASKING)
50361f9bf00SIoana Ciocoi Radulescu 
504afb90dbbSIoana Radulescu #define dpaa2_eth_fs_count(priv)        \
505afb90dbbSIoana Radulescu 	((priv)->dpni_attrs.fs_entries)
506afb90dbbSIoana Radulescu 
50715c87f6bSIoana Radulescu #define dpaa2_eth_tc_count(priv)	\
50815c87f6bSIoana Radulescu 	((priv)->dpni_attrs.num_tcs)
50915c87f6bSIoana Radulescu 
510186f21beSIoana Ciornei /* We have exactly one {Rx, Tx conf} queue per channel */
511186f21beSIoana Ciornei #define dpaa2_eth_queue_count(priv)     \
512186f21beSIoana Ciornei 	((priv)->num_channels)
513186f21beSIoana Ciornei 
5144aaaf9b9SIoana Radulescu enum dpaa2_eth_rx_dist {
5154aaaf9b9SIoana Radulescu 	DPAA2_ETH_RX_DIST_HASH,
5164aaaf9b9SIoana Radulescu 	DPAA2_ETH_RX_DIST_CLS
5174aaaf9b9SIoana Radulescu };
5184aaaf9b9SIoana Radulescu 
5193a1e6b84SIoana Ciocoi Radulescu /* Unique IDs for the supported Rx classification header fields */
5203a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_ETHDST		BIT(0)
5213a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_ETHSRC		BIT(1)
5223a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_ETHTYPE		BIT(2)
5233a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_VLAN		BIT(3)
5243a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_IPSRC		BIT(4)
5253a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_IPDST		BIT(5)
5263a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_IPPROTO		BIT(6)
5273a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_L4SRC		BIT(7)
5283a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_L4DST		BIT(8)
5294ca6dee5SIoana Radulescu #define DPAA2_ETH_DIST_ALL		(~0ULL)
5303a1e6b84SIoana Ciocoi Radulescu 
5318eb3cef8SIoana Radulescu #define DPNI_PAUSE_VER_MAJOR		7
5328eb3cef8SIoana Radulescu #define DPNI_PAUSE_VER_MINOR		13
5338eb3cef8SIoana Radulescu #define dpaa2_eth_has_pause_support(priv)			\
5348eb3cef8SIoana Radulescu 	(dpaa2_eth_cmp_dpni_ver((priv), DPNI_PAUSE_VER_MAJOR,	\
5358eb3cef8SIoana Radulescu 				DPNI_PAUSE_VER_MINOR) >= 0)
5368eb3cef8SIoana Radulescu 
537ad054f26SIoana Radulescu static inline bool dpaa2_eth_tx_pause_enabled(u64 link_options)
538ad054f26SIoana Radulescu {
539ad054f26SIoana Radulescu 	return !!(link_options & DPNI_LINK_OPT_PAUSE) ^
540ad054f26SIoana Radulescu 	       !!(link_options & DPNI_LINK_OPT_ASYM_PAUSE);
541ad054f26SIoana Radulescu }
542ad054f26SIoana Radulescu 
543ad054f26SIoana Radulescu static inline bool dpaa2_eth_rx_pause_enabled(u64 link_options)
544ad054f26SIoana Radulescu {
545ad054f26SIoana Radulescu 	return !!(link_options & DPNI_LINK_OPT_PAUSE);
546ad054f26SIoana Radulescu }
547ad054f26SIoana Radulescu 
54834ff6846SIoana Radulescu static inline
54934ff6846SIoana Radulescu unsigned int dpaa2_eth_needed_headroom(struct dpaa2_eth_priv *priv,
55034ff6846SIoana Radulescu 				       struct sk_buff *skb)
55134ff6846SIoana Radulescu {
55234ff6846SIoana Radulescu 	unsigned int headroom = DPAA2_ETH_SWA_SIZE;
55334ff6846SIoana Radulescu 
554d678be1dSIoana Radulescu 	/* If we don't have an skb (e.g. XDP buffer), we only need space for
555d678be1dSIoana Radulescu 	 * the software annotation area
556d678be1dSIoana Radulescu 	 */
557d678be1dSIoana Radulescu 	if (!skb)
558d678be1dSIoana Radulescu 		return headroom;
559d678be1dSIoana Radulescu 
56034ff6846SIoana Radulescu 	/* For non-linear skbs we have no headroom requirement, as we build a
56134ff6846SIoana Radulescu 	 * SG frame with a newly allocated SGT buffer
56234ff6846SIoana Radulescu 	 */
56334ff6846SIoana Radulescu 	if (skb_is_nonlinear(skb))
56434ff6846SIoana Radulescu 		return 0;
56534ff6846SIoana Radulescu 
56634ff6846SIoana Radulescu 	/* If we have Tx timestamping, need 128B hardware annotation */
56734ff6846SIoana Radulescu 	if (priv->tx_tstamp && skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)
56834ff6846SIoana Radulescu 		headroom += DPAA2_ETH_TX_HWA_SIZE;
56934ff6846SIoana Radulescu 
57034ff6846SIoana Radulescu 	return headroom;
57134ff6846SIoana Radulescu }
57234ff6846SIoana Radulescu 
57334ff6846SIoana Radulescu /* Extra headroom space requested to hardware, in order to make sure there's
57434ff6846SIoana Radulescu  * no realloc'ing in forwarding scenarios
57534ff6846SIoana Radulescu  */
57634ff6846SIoana Radulescu static inline unsigned int dpaa2_eth_rx_head_room(struct dpaa2_eth_priv *priv)
57734ff6846SIoana Radulescu {
57827c87486SIoana Ciocoi Radulescu 	return priv->tx_data_offset - DPAA2_ETH_RX_HWA_SIZE;
57934ff6846SIoana Radulescu }
58034ff6846SIoana Radulescu 
581edad8d26SIoana Ciocoi Radulescu int dpaa2_eth_set_hash(struct net_device *net_dev, u64 flags);
5822d680237SIoana Ciocoi Radulescu int dpaa2_eth_set_cls(struct net_device *net_dev, u64 key);
5832d680237SIoana Ciocoi Radulescu int dpaa2_eth_cls_key_size(u64 key);
584afb90dbbSIoana Radulescu int dpaa2_eth_cls_fld_off(int prot, int field);
5852d680237SIoana Ciocoi Radulescu void dpaa2_eth_cls_trim_rule(void *key_mem, u64 fields);
586edad8d26SIoana Ciocoi Radulescu 
587*f395b69fSIoana Ciornei extern const struct dcbnl_rtnl_ops dpaa2_eth_dcbnl_ops;
588*f395b69fSIoana Ciornei 
58934ff6846SIoana Radulescu #endif	/* __DPAA2_H */
590