134ff6846SIoana Radulescu /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */ 234ff6846SIoana Radulescu /* Copyright 2014-2016 Freescale Semiconductor Inc. 334ff6846SIoana Radulescu * Copyright 2016 NXP 434ff6846SIoana Radulescu */ 534ff6846SIoana Radulescu 634ff6846SIoana Radulescu #ifndef __DPAA2_ETH_H 734ff6846SIoana Radulescu #define __DPAA2_ETH_H 834ff6846SIoana Radulescu 934ff6846SIoana Radulescu #include <linux/netdevice.h> 1034ff6846SIoana Radulescu #include <linux/if_vlan.h> 1134ff6846SIoana Radulescu #include <linux/fsl/mc.h> 1234ff6846SIoana Radulescu 1334ff6846SIoana Radulescu #include <soc/fsl/dpaa2-io.h> 1434ff6846SIoana Radulescu #include <soc/fsl/dpaa2-fd.h> 1534ff6846SIoana Radulescu #include "dpni.h" 1634ff6846SIoana Radulescu #include "dpni-cmd.h" 1734ff6846SIoana Radulescu 1834ff6846SIoana Radulescu #include "dpaa2-eth-trace.h" 19091a19eaSIoana Radulescu #include "dpaa2-eth-debugfs.h" 2034ff6846SIoana Radulescu 2134ff6846SIoana Radulescu #define DPAA2_WRIOP_VERSION(x, y, z) ((x) << 10 | (y) << 5 | (z) << 0) 2234ff6846SIoana Radulescu 2334ff6846SIoana Radulescu #define DPAA2_ETH_STORE_SIZE 16 2434ff6846SIoana Radulescu 2534ff6846SIoana Radulescu /* Maximum number of scatter-gather entries in an ingress frame, 2634ff6846SIoana Radulescu * considering the maximum receive frame size is 64K 2734ff6846SIoana Radulescu */ 2834ff6846SIoana Radulescu #define DPAA2_ETH_MAX_SG_ENTRIES ((64 * 1024) / DPAA2_ETH_RX_BUF_SIZE) 2934ff6846SIoana Radulescu 3034ff6846SIoana Radulescu /* Maximum acceptable MTU value. It is in direct relation with the hardware 3134ff6846SIoana Radulescu * enforced Max Frame Length (currently 10k). 3234ff6846SIoana Radulescu */ 3334ff6846SIoana Radulescu #define DPAA2_ETH_MFL (10 * 1024) 3434ff6846SIoana Radulescu #define DPAA2_ETH_MAX_MTU (DPAA2_ETH_MFL - VLAN_ETH_HLEN) 3534ff6846SIoana Radulescu /* Convert L3 MTU to L2 MFL */ 3634ff6846SIoana Radulescu #define DPAA2_ETH_L2_MAX_FRM(mtu) ((mtu) + VLAN_ETH_HLEN) 3734ff6846SIoana Radulescu 3834ff6846SIoana Radulescu /* Set the taildrop threshold (in bytes) to allow the enqueue of several jumbo 3934ff6846SIoana Radulescu * frames in the Rx queues (length of the current frame is not 4034ff6846SIoana Radulescu * taken into account when making the taildrop decision) 4134ff6846SIoana Radulescu */ 4234ff6846SIoana Radulescu #define DPAA2_ETH_TAILDROP_THRESH (64 * 1024) 4334ff6846SIoana Radulescu 4468049a5fSIoana Ciocoi Radulescu /* Maximum number of Tx confirmation frames to be processed 4568049a5fSIoana Ciocoi Radulescu * in a single NAPI call 4668049a5fSIoana Ciocoi Radulescu */ 4768049a5fSIoana Ciocoi Radulescu #define DPAA2_ETH_TXCONF_PER_NAPI 256 4868049a5fSIoana Ciocoi Radulescu 4934ff6846SIoana Radulescu /* Buffer quota per queue. Must be large enough such that for minimum sized 5034ff6846SIoana Radulescu * frames taildrop kicks in before the bpool gets depleted, so we compute 5134ff6846SIoana Radulescu * how many 64B frames fit inside the taildrop threshold and add a margin 5234ff6846SIoana Radulescu * to accommodate the buffer refill delay. 5334ff6846SIoana Radulescu */ 5434ff6846SIoana Radulescu #define DPAA2_ETH_MAX_FRAMES_PER_QUEUE (DPAA2_ETH_TAILDROP_THRESH / 64) 5534ff6846SIoana Radulescu #define DPAA2_ETH_NUM_BUFS (DPAA2_ETH_MAX_FRAMES_PER_QUEUE + 256) 5620fb0572SIoana Ciocoi Radulescu #define DPAA2_ETH_REFILL_THRESH \ 5720fb0572SIoana Ciocoi Radulescu (DPAA2_ETH_NUM_BUFS - DPAA2_ETH_BUFS_PER_CMD) 5834ff6846SIoana Radulescu 5934ff6846SIoana Radulescu /* Maximum number of buffers that can be acquired/released through a single 6034ff6846SIoana Radulescu * QBMan command 6134ff6846SIoana Radulescu */ 6234ff6846SIoana Radulescu #define DPAA2_ETH_BUFS_PER_CMD 7 6334ff6846SIoana Radulescu 6434ff6846SIoana Radulescu /* Hardware requires alignment for ingress/egress buffer addresses */ 6534ff6846SIoana Radulescu #define DPAA2_ETH_TX_BUF_ALIGN 64 6634ff6846SIoana Radulescu 6727c87486SIoana Ciocoi Radulescu #define DPAA2_ETH_RX_BUF_RAW_SIZE PAGE_SIZE 6827c87486SIoana Ciocoi Radulescu #define DPAA2_ETH_RX_BUF_TAILROOM \ 6927c87486SIoana Ciocoi Radulescu SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) 7027c87486SIoana Ciocoi Radulescu #define DPAA2_ETH_RX_BUF_SIZE \ 7127c87486SIoana Ciocoi Radulescu (DPAA2_ETH_RX_BUF_RAW_SIZE - DPAA2_ETH_RX_BUF_TAILROOM) 7234ff6846SIoana Radulescu 7334ff6846SIoana Radulescu /* Hardware annotation area in RX/TX buffers */ 7434ff6846SIoana Radulescu #define DPAA2_ETH_RX_HWA_SIZE 64 7534ff6846SIoana Radulescu #define DPAA2_ETH_TX_HWA_SIZE 128 7634ff6846SIoana Radulescu 7734ff6846SIoana Radulescu /* PTP nominal frequency 1GHz */ 7834ff6846SIoana Radulescu #define DPAA2_PTP_CLK_PERIOD_NS 1 7934ff6846SIoana Radulescu 8034ff6846SIoana Radulescu /* Due to a limitation in WRIOP 1.0.0, the RX buffer data must be aligned 8134ff6846SIoana Radulescu * to 256B. For newer revisions, the requirement is only for 64B alignment 8234ff6846SIoana Radulescu */ 8334ff6846SIoana Radulescu #define DPAA2_ETH_RX_BUF_ALIGN_REV1 256 8434ff6846SIoana Radulescu #define DPAA2_ETH_RX_BUF_ALIGN 64 8534ff6846SIoana Radulescu 8634ff6846SIoana Radulescu /* We are accommodating a skb backpointer and some S/G info 8734ff6846SIoana Radulescu * in the frame's software annotation. The hardware 8834ff6846SIoana Radulescu * options are either 0 or 64, so we choose the latter. 8934ff6846SIoana Radulescu */ 9034ff6846SIoana Radulescu #define DPAA2_ETH_SWA_SIZE 64 9134ff6846SIoana Radulescu 92*e3fdf6baSIoana Radulescu /* We store different information in the software annotation area of a Tx frame 93*e3fdf6baSIoana Radulescu * based on what type of frame it is 94*e3fdf6baSIoana Radulescu */ 95*e3fdf6baSIoana Radulescu enum dpaa2_eth_swa_type { 96*e3fdf6baSIoana Radulescu DPAA2_ETH_SWA_SINGLE, 97*e3fdf6baSIoana Radulescu DPAA2_ETH_SWA_SG, 98*e3fdf6baSIoana Radulescu }; 99*e3fdf6baSIoana Radulescu 10034ff6846SIoana Radulescu /* Must keep this struct smaller than DPAA2_ETH_SWA_SIZE */ 10134ff6846SIoana Radulescu struct dpaa2_eth_swa { 102*e3fdf6baSIoana Radulescu enum dpaa2_eth_swa_type type; 103*e3fdf6baSIoana Radulescu union { 104*e3fdf6baSIoana Radulescu struct { 105*e3fdf6baSIoana Radulescu struct sk_buff *skb; 106*e3fdf6baSIoana Radulescu } single; 107*e3fdf6baSIoana Radulescu struct { 10834ff6846SIoana Radulescu struct sk_buff *skb; 10934ff6846SIoana Radulescu struct scatterlist *scl; 11034ff6846SIoana Radulescu int num_sg; 11134ff6846SIoana Radulescu int sgt_size; 112*e3fdf6baSIoana Radulescu } sg; 113*e3fdf6baSIoana Radulescu }; 11434ff6846SIoana Radulescu }; 11534ff6846SIoana Radulescu 11634ff6846SIoana Radulescu /* Annotation valid bits in FD FRC */ 11734ff6846SIoana Radulescu #define DPAA2_FD_FRC_FASV 0x8000 11834ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAEADV 0x4000 11934ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAPRV 0x2000 12034ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAIADV 0x1000 12134ff6846SIoana Radulescu #define DPAA2_FD_FRC_FASWOV 0x0800 12234ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAICFDV 0x0400 12334ff6846SIoana Radulescu 12434ff6846SIoana Radulescu /* Error bits in FD CTRL */ 12534ff6846SIoana Radulescu #define DPAA2_FD_RX_ERR_MASK (FD_CTRL_SBE | FD_CTRL_FAERR) 12634ff6846SIoana Radulescu #define DPAA2_FD_TX_ERR_MASK (FD_CTRL_UFD | \ 12734ff6846SIoana Radulescu FD_CTRL_SBE | \ 12834ff6846SIoana Radulescu FD_CTRL_FSE | \ 12934ff6846SIoana Radulescu FD_CTRL_FAERR) 13034ff6846SIoana Radulescu 13134ff6846SIoana Radulescu /* Annotation bits in FD CTRL */ 13234ff6846SIoana Radulescu #define DPAA2_FD_CTRL_ASAL 0x00020000 /* ASAL = 128B */ 13334ff6846SIoana Radulescu 13434ff6846SIoana Radulescu /* Frame annotation status */ 13534ff6846SIoana Radulescu struct dpaa2_fas { 13634ff6846SIoana Radulescu u8 reserved; 13734ff6846SIoana Radulescu u8 ppid; 13834ff6846SIoana Radulescu __le16 ifpid; 13934ff6846SIoana Radulescu __le32 status; 14034ff6846SIoana Radulescu }; 14134ff6846SIoana Radulescu 14234ff6846SIoana Radulescu /* Frame annotation status word is located in the first 8 bytes 14334ff6846SIoana Radulescu * of the buffer's hardware annoatation area 14434ff6846SIoana Radulescu */ 14534ff6846SIoana Radulescu #define DPAA2_FAS_OFFSET 0 14634ff6846SIoana Radulescu #define DPAA2_FAS_SIZE (sizeof(struct dpaa2_fas)) 14734ff6846SIoana Radulescu 14834ff6846SIoana Radulescu /* Timestamp is located in the next 8 bytes of the buffer's 14934ff6846SIoana Radulescu * hardware annotation area 15034ff6846SIoana Radulescu */ 15134ff6846SIoana Radulescu #define DPAA2_TS_OFFSET 0x8 15234ff6846SIoana Radulescu 15334ff6846SIoana Radulescu /* Frame annotation egress action descriptor */ 15434ff6846SIoana Radulescu #define DPAA2_FAEAD_OFFSET 0x58 15534ff6846SIoana Radulescu 15634ff6846SIoana Radulescu struct dpaa2_faead { 15734ff6846SIoana Radulescu __le32 conf_fqid; 15834ff6846SIoana Radulescu __le32 ctrl; 15934ff6846SIoana Radulescu }; 16034ff6846SIoana Radulescu 16134ff6846SIoana Radulescu #define DPAA2_FAEAD_A2V 0x20000000 16299e43521SIoana Ciocoi Radulescu #define DPAA2_FAEAD_A4V 0x08000000 16334ff6846SIoana Radulescu #define DPAA2_FAEAD_UPDV 0x00001000 16499e43521SIoana Ciocoi Radulescu #define DPAA2_FAEAD_EBDDV 0x00002000 16534ff6846SIoana Radulescu #define DPAA2_FAEAD_UPD 0x00000010 16634ff6846SIoana Radulescu 16734ff6846SIoana Radulescu /* Accessors for the hardware annotation fields that we use */ 16834ff6846SIoana Radulescu static inline void *dpaa2_get_hwa(void *buf_addr, bool swa) 16934ff6846SIoana Radulescu { 17034ff6846SIoana Radulescu return buf_addr + (swa ? DPAA2_ETH_SWA_SIZE : 0); 17134ff6846SIoana Radulescu } 17234ff6846SIoana Radulescu 17334ff6846SIoana Radulescu static inline struct dpaa2_fas *dpaa2_get_fas(void *buf_addr, bool swa) 17434ff6846SIoana Radulescu { 17534ff6846SIoana Radulescu return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAS_OFFSET; 17634ff6846SIoana Radulescu } 17734ff6846SIoana Radulescu 17834ff6846SIoana Radulescu static inline __le64 *dpaa2_get_ts(void *buf_addr, bool swa) 17934ff6846SIoana Radulescu { 18034ff6846SIoana Radulescu return dpaa2_get_hwa(buf_addr, swa) + DPAA2_TS_OFFSET; 18134ff6846SIoana Radulescu } 18234ff6846SIoana Radulescu 18334ff6846SIoana Radulescu static inline struct dpaa2_faead *dpaa2_get_faead(void *buf_addr, bool swa) 18434ff6846SIoana Radulescu { 18534ff6846SIoana Radulescu return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAEAD_OFFSET; 18634ff6846SIoana Radulescu } 18734ff6846SIoana Radulescu 18834ff6846SIoana Radulescu /* Error and status bits in the frame annotation status word */ 18934ff6846SIoana Radulescu /* Debug frame, otherwise supposed to be discarded */ 19034ff6846SIoana Radulescu #define DPAA2_FAS_DISC 0x80000000 19134ff6846SIoana Radulescu /* MACSEC frame */ 19234ff6846SIoana Radulescu #define DPAA2_FAS_MS 0x40000000 19334ff6846SIoana Radulescu #define DPAA2_FAS_PTP 0x08000000 19434ff6846SIoana Radulescu /* Ethernet multicast frame */ 19534ff6846SIoana Radulescu #define DPAA2_FAS_MC 0x04000000 19634ff6846SIoana Radulescu /* Ethernet broadcast frame */ 19734ff6846SIoana Radulescu #define DPAA2_FAS_BC 0x02000000 19834ff6846SIoana Radulescu #define DPAA2_FAS_KSE 0x00040000 19934ff6846SIoana Radulescu #define DPAA2_FAS_EOFHE 0x00020000 20034ff6846SIoana Radulescu #define DPAA2_FAS_MNLE 0x00010000 20134ff6846SIoana Radulescu #define DPAA2_FAS_TIDE 0x00008000 20234ff6846SIoana Radulescu #define DPAA2_FAS_PIEE 0x00004000 20334ff6846SIoana Radulescu /* Frame length error */ 20434ff6846SIoana Radulescu #define DPAA2_FAS_FLE 0x00002000 20534ff6846SIoana Radulescu /* Frame physical error */ 20634ff6846SIoana Radulescu #define DPAA2_FAS_FPE 0x00001000 20734ff6846SIoana Radulescu #define DPAA2_FAS_PTE 0x00000080 20834ff6846SIoana Radulescu #define DPAA2_FAS_ISP 0x00000040 20934ff6846SIoana Radulescu #define DPAA2_FAS_PHE 0x00000020 21034ff6846SIoana Radulescu #define DPAA2_FAS_BLE 0x00000010 21134ff6846SIoana Radulescu /* L3 csum validation performed */ 21234ff6846SIoana Radulescu #define DPAA2_FAS_L3CV 0x00000008 21334ff6846SIoana Radulescu /* L3 csum error */ 21434ff6846SIoana Radulescu #define DPAA2_FAS_L3CE 0x00000004 21534ff6846SIoana Radulescu /* L4 csum validation performed */ 21634ff6846SIoana Radulescu #define DPAA2_FAS_L4CV 0x00000002 21734ff6846SIoana Radulescu /* L4 csum error */ 21834ff6846SIoana Radulescu #define DPAA2_FAS_L4CE 0x00000001 21934ff6846SIoana Radulescu /* Possible errors on the ingress path */ 22034ff6846SIoana Radulescu #define DPAA2_FAS_RX_ERR_MASK (DPAA2_FAS_KSE | \ 22134ff6846SIoana Radulescu DPAA2_FAS_EOFHE | \ 22234ff6846SIoana Radulescu DPAA2_FAS_MNLE | \ 22334ff6846SIoana Radulescu DPAA2_FAS_TIDE | \ 22434ff6846SIoana Radulescu DPAA2_FAS_PIEE | \ 22534ff6846SIoana Radulescu DPAA2_FAS_FLE | \ 22634ff6846SIoana Radulescu DPAA2_FAS_FPE | \ 22734ff6846SIoana Radulescu DPAA2_FAS_PTE | \ 22834ff6846SIoana Radulescu DPAA2_FAS_ISP | \ 22934ff6846SIoana Radulescu DPAA2_FAS_PHE | \ 23034ff6846SIoana Radulescu DPAA2_FAS_BLE | \ 23134ff6846SIoana Radulescu DPAA2_FAS_L3CE | \ 23234ff6846SIoana Radulescu DPAA2_FAS_L4CE) 23334ff6846SIoana Radulescu 23434ff6846SIoana Radulescu /* Time in milliseconds between link state updates */ 23534ff6846SIoana Radulescu #define DPAA2_ETH_LINK_STATE_REFRESH 1000 23634ff6846SIoana Radulescu 23734ff6846SIoana Radulescu /* Number of times to retry a frame enqueue before giving up. 23834ff6846SIoana Radulescu * Value determined empirically, in order to minimize the number 23934ff6846SIoana Radulescu * of frames dropped on Tx 24034ff6846SIoana Radulescu */ 24134ff6846SIoana Radulescu #define DPAA2_ETH_ENQUEUE_RETRIES 10 24234ff6846SIoana Radulescu 24334ff6846SIoana Radulescu /* Driver statistics, other than those in struct rtnl_link_stats64. 24434ff6846SIoana Radulescu * These are usually collected per-CPU and aggregated by ethtool. 24534ff6846SIoana Radulescu */ 24634ff6846SIoana Radulescu struct dpaa2_eth_drv_stats { 24734ff6846SIoana Radulescu __u64 tx_conf_frames; 24834ff6846SIoana Radulescu __u64 tx_conf_bytes; 24934ff6846SIoana Radulescu __u64 tx_sg_frames; 25034ff6846SIoana Radulescu __u64 tx_sg_bytes; 25134ff6846SIoana Radulescu __u64 tx_reallocs; 25234ff6846SIoana Radulescu __u64 rx_sg_frames; 25334ff6846SIoana Radulescu __u64 rx_sg_bytes; 25434ff6846SIoana Radulescu /* Enqueues retried due to portal busy */ 25534ff6846SIoana Radulescu __u64 tx_portal_busy; 25634ff6846SIoana Radulescu }; 25734ff6846SIoana Radulescu 25834ff6846SIoana Radulescu /* Per-FQ statistics */ 25934ff6846SIoana Radulescu struct dpaa2_eth_fq_stats { 26034ff6846SIoana Radulescu /* Number of frames received on this queue */ 26134ff6846SIoana Radulescu __u64 frames; 26234ff6846SIoana Radulescu }; 26334ff6846SIoana Radulescu 26434ff6846SIoana Radulescu /* Per-channel statistics */ 26534ff6846SIoana Radulescu struct dpaa2_eth_ch_stats { 26634ff6846SIoana Radulescu /* Volatile dequeues retried due to portal busy */ 26734ff6846SIoana Radulescu __u64 dequeue_portal_busy; 26834ff6846SIoana Radulescu /* Pull errors */ 26934ff6846SIoana Radulescu __u64 pull_err; 2700ff8f0aaSIoana Ciocoi Radulescu /* Number of CDANs; useful to estimate avg NAPI len */ 2710ff8f0aaSIoana Ciocoi Radulescu __u64 cdan; 272a4a7b762SIoana Ciocoi Radulescu /* XDP counters */ 273a4a7b762SIoana Ciocoi Radulescu __u64 xdp_drop; 274a4a7b762SIoana Ciocoi Radulescu __u64 xdp_tx; 275a4a7b762SIoana Ciocoi Radulescu __u64 xdp_tx_err; 27634ff6846SIoana Radulescu }; 27734ff6846SIoana Radulescu 27834ff6846SIoana Radulescu /* Maximum number of queues associated with a DPNI */ 27934ff6846SIoana Radulescu #define DPAA2_ETH_MAX_RX_QUEUES 16 28034ff6846SIoana Radulescu #define DPAA2_ETH_MAX_TX_QUEUES 16 28134ff6846SIoana Radulescu #define DPAA2_ETH_MAX_QUEUES (DPAA2_ETH_MAX_RX_QUEUES + \ 28234ff6846SIoana Radulescu DPAA2_ETH_MAX_TX_QUEUES) 28334ff6846SIoana Radulescu 28434ff6846SIoana Radulescu #define DPAA2_ETH_MAX_DPCONS 16 28534ff6846SIoana Radulescu 28634ff6846SIoana Radulescu enum dpaa2_eth_fq_type { 28734ff6846SIoana Radulescu DPAA2_RX_FQ = 0, 28834ff6846SIoana Radulescu DPAA2_TX_CONF_FQ, 28934ff6846SIoana Radulescu }; 29034ff6846SIoana Radulescu 29134ff6846SIoana Radulescu struct dpaa2_eth_priv; 29234ff6846SIoana Radulescu 29334ff6846SIoana Radulescu struct dpaa2_eth_fq { 29434ff6846SIoana Radulescu u32 fqid; 29534ff6846SIoana Radulescu u32 tx_qdbin; 2961fa0f68cSIoana Ciocoi Radulescu u32 tx_fqid; 29734ff6846SIoana Radulescu u16 flowid; 29834ff6846SIoana Radulescu int target_cpu; 299569dac6aSIoana Ciocoi Radulescu u32 dq_frames; 300569dac6aSIoana Ciocoi Radulescu u32 dq_bytes; 30134ff6846SIoana Radulescu struct dpaa2_eth_channel *channel; 30234ff6846SIoana Radulescu enum dpaa2_eth_fq_type type; 30334ff6846SIoana Radulescu 30434ff6846SIoana Radulescu void (*consume)(struct dpaa2_eth_priv *priv, 30534ff6846SIoana Radulescu struct dpaa2_eth_channel *ch, 30634ff6846SIoana Radulescu const struct dpaa2_fd *fd, 307dbcdf728SIoana Ciocoi Radulescu struct dpaa2_eth_fq *fq); 30834ff6846SIoana Radulescu struct dpaa2_eth_fq_stats stats; 30934ff6846SIoana Radulescu }; 31034ff6846SIoana Radulescu 3117e273a8eSIoana Ciocoi Radulescu struct dpaa2_eth_ch_xdp { 3127e273a8eSIoana Ciocoi Radulescu struct bpf_prog *prog; 3135d39dc21SIoana Ciocoi Radulescu u64 drop_bufs[DPAA2_ETH_BUFS_PER_CMD]; 3145d39dc21SIoana Ciocoi Radulescu int drop_cnt; 3157e273a8eSIoana Ciocoi Radulescu }; 3167e273a8eSIoana Ciocoi Radulescu 31734ff6846SIoana Radulescu struct dpaa2_eth_channel { 31834ff6846SIoana Radulescu struct dpaa2_io_notification_ctx nctx; 31934ff6846SIoana Radulescu struct fsl_mc_device *dpcon; 32034ff6846SIoana Radulescu int dpcon_id; 32134ff6846SIoana Radulescu int ch_id; 32234ff6846SIoana Radulescu struct napi_struct napi; 32334ff6846SIoana Radulescu struct dpaa2_io *dpio; 32434ff6846SIoana Radulescu struct dpaa2_io_store *store; 32534ff6846SIoana Radulescu struct dpaa2_eth_priv *priv; 32634ff6846SIoana Radulescu int buf_count; 32734ff6846SIoana Radulescu struct dpaa2_eth_ch_stats stats; 3287e273a8eSIoana Ciocoi Radulescu struct dpaa2_eth_ch_xdp xdp; 32934ff6846SIoana Radulescu }; 33034ff6846SIoana Radulescu 331f76c483aSIoana Radulescu struct dpaa2_eth_dist_fields { 33234ff6846SIoana Radulescu u64 rxnfc_field; 33334ff6846SIoana Radulescu enum net_prot cls_prot; 33434ff6846SIoana Radulescu int cls_field; 33534ff6846SIoana Radulescu int size; 33634ff6846SIoana Radulescu }; 33734ff6846SIoana Radulescu 338afb90dbbSIoana Radulescu struct dpaa2_eth_cls_rule { 339afb90dbbSIoana Radulescu struct ethtool_rx_flow_spec fs; 340afb90dbbSIoana Radulescu u8 in_use; 341afb90dbbSIoana Radulescu }; 342afb90dbbSIoana Radulescu 34334ff6846SIoana Radulescu /* Driver private data */ 34434ff6846SIoana Radulescu struct dpaa2_eth_priv { 34534ff6846SIoana Radulescu struct net_device *net_dev; 34634ff6846SIoana Radulescu 34734ff6846SIoana Radulescu u8 num_fqs; 34834ff6846SIoana Radulescu struct dpaa2_eth_fq fq[DPAA2_ETH_MAX_QUEUES]; 3491fa0f68cSIoana Ciocoi Radulescu int (*enqueue)(struct dpaa2_eth_priv *priv, 3501fa0f68cSIoana Ciocoi Radulescu struct dpaa2_eth_fq *fq, 3511fa0f68cSIoana Ciocoi Radulescu struct dpaa2_fd *fd, u8 prio); 35234ff6846SIoana Radulescu 35334ff6846SIoana Radulescu u8 num_channels; 35434ff6846SIoana Radulescu struct dpaa2_eth_channel *channel[DPAA2_ETH_MAX_DPCONS]; 35534ff6846SIoana Radulescu 35634ff6846SIoana Radulescu struct dpni_attr dpni_attrs; 35734ff6846SIoana Radulescu u16 dpni_ver_major; 35834ff6846SIoana Radulescu u16 dpni_ver_minor; 35934ff6846SIoana Radulescu u16 tx_data_offset; 36034ff6846SIoana Radulescu 36134ff6846SIoana Radulescu struct fsl_mc_device *dpbp_dev; 36234ff6846SIoana Radulescu u16 bpid; 36334ff6846SIoana Radulescu struct iommu_domain *iommu_domain; 36434ff6846SIoana Radulescu 36534ff6846SIoana Radulescu bool tx_tstamp; /* Tx timestamping enabled */ 36634ff6846SIoana Radulescu bool rx_tstamp; /* Rx timestamping enabled */ 36734ff6846SIoana Radulescu 36834ff6846SIoana Radulescu u16 tx_qdid; 36934ff6846SIoana Radulescu struct fsl_mc_io *mc_io; 37034ff6846SIoana Radulescu /* Cores which have an affine DPIO/DPCON. 37134ff6846SIoana Radulescu * This is the cpu set on which Rx and Tx conf frames are processed 37234ff6846SIoana Radulescu */ 37334ff6846SIoana Radulescu struct cpumask dpio_cpumask; 37434ff6846SIoana Radulescu 37534ff6846SIoana Radulescu /* Standard statistics */ 37634ff6846SIoana Radulescu struct rtnl_link_stats64 __percpu *percpu_stats; 37734ff6846SIoana Radulescu /* Extra stats, in addition to the ones known by the kernel */ 37834ff6846SIoana Radulescu struct dpaa2_eth_drv_stats __percpu *percpu_extras; 37934ff6846SIoana Radulescu 38034ff6846SIoana Radulescu u16 mc_token; 38134ff6846SIoana Radulescu 38234ff6846SIoana Radulescu struct dpni_link_state link_state; 38334ff6846SIoana Radulescu bool do_link_poll; 38434ff6846SIoana Radulescu struct task_struct *poll_thread; 38534ff6846SIoana Radulescu 38634ff6846SIoana Radulescu /* enabled ethtool hashing bits */ 38734ff6846SIoana Radulescu u64 rx_hash_fields; 388afb90dbbSIoana Radulescu struct dpaa2_eth_cls_rule *cls_rules; 3894aaaf9b9SIoana Radulescu u8 rx_cls_enabled; 3907e273a8eSIoana Ciocoi Radulescu struct bpf_prog *xdp_prog; 391091a19eaSIoana Radulescu #ifdef CONFIG_DEBUG_FS 392091a19eaSIoana Radulescu struct dpaa2_debugfs dbg; 393091a19eaSIoana Radulescu #endif 39434ff6846SIoana Radulescu }; 39534ff6846SIoana Radulescu 39634ff6846SIoana Radulescu #define DPAA2_RXH_SUPPORTED (RXH_L2DA | RXH_VLAN | RXH_L3_PROTO \ 39734ff6846SIoana Radulescu | RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 \ 39834ff6846SIoana Radulescu | RXH_L4_B_2_3) 39934ff6846SIoana Radulescu 40034ff6846SIoana Radulescu /* default Rx hash options, set during probing */ 40134ff6846SIoana Radulescu #define DPAA2_RXH_DEFAULT (RXH_L3_PROTO | RXH_IP_SRC | RXH_IP_DST | \ 40234ff6846SIoana Radulescu RXH_L4_B_0_1 | RXH_L4_B_2_3) 40334ff6846SIoana Radulescu 40434ff6846SIoana Radulescu #define dpaa2_eth_hash_enabled(priv) \ 40534ff6846SIoana Radulescu ((priv)->dpni_attrs.num_queues > 1) 40634ff6846SIoana Radulescu 40734ff6846SIoana Radulescu /* Required by struct dpni_rx_tc_dist_cfg::key_cfg_iova */ 40834ff6846SIoana Radulescu #define DPAA2_CLASSIFIER_DMA_SIZE 256 40934ff6846SIoana Radulescu 41034ff6846SIoana Radulescu extern const struct ethtool_ops dpaa2_ethtool_ops; 41134ff6846SIoana Radulescu extern int dpaa2_phc_index; 41234ff6846SIoana Radulescu 41334ff6846SIoana Radulescu static inline int dpaa2_eth_cmp_dpni_ver(struct dpaa2_eth_priv *priv, 41434ff6846SIoana Radulescu u16 ver_major, u16 ver_minor) 41534ff6846SIoana Radulescu { 41634ff6846SIoana Radulescu if (priv->dpni_ver_major == ver_major) 41734ff6846SIoana Radulescu return priv->dpni_ver_minor - ver_minor; 41834ff6846SIoana Radulescu return priv->dpni_ver_major - ver_major; 41934ff6846SIoana Radulescu } 42034ff6846SIoana Radulescu 421df85aeb9SIoana Radulescu /* Minimum firmware version that supports a more flexible API 422df85aeb9SIoana Radulescu * for configuring the Rx flow hash key 423df85aeb9SIoana Radulescu */ 424df85aeb9SIoana Radulescu #define DPNI_RX_DIST_KEY_VER_MAJOR 7 425df85aeb9SIoana Radulescu #define DPNI_RX_DIST_KEY_VER_MINOR 5 426df85aeb9SIoana Radulescu 427df85aeb9SIoana Radulescu #define dpaa2_eth_has_legacy_dist(priv) \ 428df85aeb9SIoana Radulescu (dpaa2_eth_cmp_dpni_ver((priv), DPNI_RX_DIST_KEY_VER_MAJOR, \ 429df85aeb9SIoana Radulescu DPNI_RX_DIST_KEY_VER_MINOR) < 0) 430df85aeb9SIoana Radulescu 431afb90dbbSIoana Radulescu #define dpaa2_eth_fs_count(priv) \ 432afb90dbbSIoana Radulescu ((priv)->dpni_attrs.fs_entries) 433afb90dbbSIoana Radulescu 434186f21beSIoana Ciornei /* We have exactly one {Rx, Tx conf} queue per channel */ 435186f21beSIoana Ciornei #define dpaa2_eth_queue_count(priv) \ 436186f21beSIoana Ciornei ((priv)->num_channels) 437186f21beSIoana Ciornei 4384aaaf9b9SIoana Radulescu enum dpaa2_eth_rx_dist { 4394aaaf9b9SIoana Radulescu DPAA2_ETH_RX_DIST_HASH, 4404aaaf9b9SIoana Radulescu DPAA2_ETH_RX_DIST_CLS 4414aaaf9b9SIoana Radulescu }; 4424aaaf9b9SIoana Radulescu 44334ff6846SIoana Radulescu static inline 44434ff6846SIoana Radulescu unsigned int dpaa2_eth_needed_headroom(struct dpaa2_eth_priv *priv, 44534ff6846SIoana Radulescu struct sk_buff *skb) 44634ff6846SIoana Radulescu { 44734ff6846SIoana Radulescu unsigned int headroom = DPAA2_ETH_SWA_SIZE; 44834ff6846SIoana Radulescu 44934ff6846SIoana Radulescu /* For non-linear skbs we have no headroom requirement, as we build a 45034ff6846SIoana Radulescu * SG frame with a newly allocated SGT buffer 45134ff6846SIoana Radulescu */ 45234ff6846SIoana Radulescu if (skb_is_nonlinear(skb)) 45334ff6846SIoana Radulescu return 0; 45434ff6846SIoana Radulescu 45534ff6846SIoana Radulescu /* If we have Tx timestamping, need 128B hardware annotation */ 45634ff6846SIoana Radulescu if (priv->tx_tstamp && skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) 45734ff6846SIoana Radulescu headroom += DPAA2_ETH_TX_HWA_SIZE; 45834ff6846SIoana Radulescu 45934ff6846SIoana Radulescu return headroom; 46034ff6846SIoana Radulescu } 46134ff6846SIoana Radulescu 46234ff6846SIoana Radulescu /* Extra headroom space requested to hardware, in order to make sure there's 46334ff6846SIoana Radulescu * no realloc'ing in forwarding scenarios 46434ff6846SIoana Radulescu */ 46534ff6846SIoana Radulescu static inline unsigned int dpaa2_eth_rx_head_room(struct dpaa2_eth_priv *priv) 46634ff6846SIoana Radulescu { 46727c87486SIoana Ciocoi Radulescu return priv->tx_data_offset - DPAA2_ETH_RX_HWA_SIZE; 46834ff6846SIoana Radulescu } 46934ff6846SIoana Radulescu 470edad8d26SIoana Ciocoi Radulescu int dpaa2_eth_set_hash(struct net_device *net_dev, u64 flags); 471afb90dbbSIoana Radulescu int dpaa2_eth_cls_key_size(void); 472afb90dbbSIoana Radulescu int dpaa2_eth_cls_fld_off(int prot, int field); 473edad8d26SIoana Ciocoi Radulescu 47434ff6846SIoana Radulescu #endif /* __DPAA2_H */ 475