134ff6846SIoana Radulescu /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */ 234ff6846SIoana Radulescu /* Copyright 2014-2016 Freescale Semiconductor Inc. 348c0481eSIoana Ciornei * Copyright 2016-2020 NXP 434ff6846SIoana Radulescu */ 534ff6846SIoana Radulescu 634ff6846SIoana Radulescu #ifndef __DPAA2_ETH_H 734ff6846SIoana Radulescu #define __DPAA2_ETH_H 834ff6846SIoana Radulescu 9f395b69fSIoana Ciornei #include <linux/dcbnl.h> 1034ff6846SIoana Radulescu #include <linux/netdevice.h> 1134ff6846SIoana Radulescu #include <linux/if_vlan.h> 1234ff6846SIoana Radulescu #include <linux/fsl/mc.h> 13*1cf773bdSYangbo Lu #include <linux/net_tstamp.h> 1434ff6846SIoana Radulescu 1534ff6846SIoana Radulescu #include <soc/fsl/dpaa2-io.h> 1634ff6846SIoana Radulescu #include <soc/fsl/dpaa2-fd.h> 1734ff6846SIoana Radulescu #include "dpni.h" 1834ff6846SIoana Radulescu #include "dpni-cmd.h" 1934ff6846SIoana Radulescu 2034ff6846SIoana Radulescu #include "dpaa2-eth-trace.h" 21091a19eaSIoana Radulescu #include "dpaa2-eth-debugfs.h" 2271947923SIoana Ciornei #include "dpaa2-mac.h" 2334ff6846SIoana Radulescu 2434ff6846SIoana Radulescu #define DPAA2_WRIOP_VERSION(x, y, z) ((x) << 10 | (y) << 5 | (z) << 0) 2534ff6846SIoana Radulescu 2634ff6846SIoana Radulescu #define DPAA2_ETH_STORE_SIZE 16 2734ff6846SIoana Radulescu 2834ff6846SIoana Radulescu /* Maximum number of scatter-gather entries in an ingress frame, 2934ff6846SIoana Radulescu * considering the maximum receive frame size is 64K 3034ff6846SIoana Radulescu */ 3134ff6846SIoana Radulescu #define DPAA2_ETH_MAX_SG_ENTRIES ((64 * 1024) / DPAA2_ETH_RX_BUF_SIZE) 3234ff6846SIoana Radulescu 3334ff6846SIoana Radulescu /* Maximum acceptable MTU value. It is in direct relation with the hardware 3434ff6846SIoana Radulescu * enforced Max Frame Length (currently 10k). 3534ff6846SIoana Radulescu */ 3634ff6846SIoana Radulescu #define DPAA2_ETH_MFL (10 * 1024) 3734ff6846SIoana Radulescu #define DPAA2_ETH_MAX_MTU (DPAA2_ETH_MFL - VLAN_ETH_HLEN) 3834ff6846SIoana Radulescu /* Convert L3 MTU to L2 MFL */ 3934ff6846SIoana Radulescu #define DPAA2_ETH_L2_MAX_FRM(mtu) ((mtu) + VLAN_ETH_HLEN) 4034ff6846SIoana Radulescu 413f8b826dSIoana Radulescu /* Set the taildrop threshold (in bytes) to allow the enqueue of a large 423f8b826dSIoana Radulescu * enough number of jumbo frames in the Rx queues (length of the current 433f8b826dSIoana Radulescu * frame is not taken into account when making the taildrop decision) 4434ff6846SIoana Radulescu */ 453f8b826dSIoana Radulescu #define DPAA2_ETH_FQ_TAILDROP_THRESH (1024 * 1024) 4634ff6846SIoana Radulescu 473657cdafSIoana Ciornei /* Maximum burst size value for Tx shaping */ 483657cdafSIoana Ciornei #define DPAA2_ETH_MAX_BURST_SIZE 0xF7FF 493657cdafSIoana Ciornei 5068049a5fSIoana Ciocoi Radulescu /* Maximum number of Tx confirmation frames to be processed 5168049a5fSIoana Ciocoi Radulescu * in a single NAPI call 5268049a5fSIoana Ciocoi Radulescu */ 5368049a5fSIoana Ciocoi Radulescu #define DPAA2_ETH_TXCONF_PER_NAPI 256 5468049a5fSIoana Ciocoi Radulescu 553f8b826dSIoana Radulescu /* Buffer qouta per channel. We want to keep in check number of ingress frames 563f8b826dSIoana Radulescu * in flight: for small sized frames, congestion group taildrop may kick in 573f8b826dSIoana Radulescu * first; for large sizes, Rx FQ taildrop threshold will ensure only a 583f8b826dSIoana Radulescu * reasonable number of frames will be pending at any given time. 593f8b826dSIoana Radulescu * Ingress frame drop due to buffer pool depletion should be a corner case only 6034ff6846SIoana Radulescu */ 613f8b826dSIoana Radulescu #define DPAA2_ETH_NUM_BUFS 1280 6220fb0572SIoana Ciocoi Radulescu #define DPAA2_ETH_REFILL_THRESH \ 6320fb0572SIoana Ciocoi Radulescu (DPAA2_ETH_NUM_BUFS - DPAA2_ETH_BUFS_PER_CMD) 6434ff6846SIoana Radulescu 652c8d1c8dSIoana Radulescu /* Congestion group taildrop threshold: number of frames allowed to accumulate 662c8d1c8dSIoana Radulescu * at any moment in a group of Rx queues belonging to the same traffic class. 672c8d1c8dSIoana Radulescu * Choose value such that we don't risk depleting the buffer pool before the 682c8d1c8dSIoana Radulescu * taildrop kicks in 692c8d1c8dSIoana Radulescu */ 702c8d1c8dSIoana Radulescu #define DPAA2_ETH_CG_TAILDROP_THRESH(priv) \ 713f8b826dSIoana Radulescu (1024 * dpaa2_eth_queue_count(priv) / dpaa2_eth_tc_count(priv)) 722c8d1c8dSIoana Radulescu 73f395b69fSIoana Ciornei /* Congestion group notification threshold: when this many frames accumulate 74f395b69fSIoana Ciornei * on the Rx queues belonging to the same TC, the MAC is instructed to send 75f395b69fSIoana Ciornei * PFC frames for that TC. 76f395b69fSIoana Ciornei * When number of pending frames drops below exit threshold transmission of 77f395b69fSIoana Ciornei * PFC frames is stopped. 78f395b69fSIoana Ciornei */ 79f395b69fSIoana Ciornei #define DPAA2_ETH_CN_THRESH_ENTRY(priv) \ 80f395b69fSIoana Ciornei (DPAA2_ETH_CG_TAILDROP_THRESH(priv) / 2) 81f395b69fSIoana Ciornei #define DPAA2_ETH_CN_THRESH_EXIT(priv) \ 82f395b69fSIoana Ciornei (DPAA2_ETH_CN_THRESH_ENTRY(priv) * 3 / 4) 83f395b69fSIoana Ciornei 8434ff6846SIoana Radulescu /* Maximum number of buffers that can be acquired/released through a single 8534ff6846SIoana Radulescu * QBMan command 8634ff6846SIoana Radulescu */ 8734ff6846SIoana Radulescu #define DPAA2_ETH_BUFS_PER_CMD 7 8834ff6846SIoana Radulescu 8934ff6846SIoana Radulescu /* Hardware requires alignment for ingress/egress buffer addresses */ 9034ff6846SIoana Radulescu #define DPAA2_ETH_TX_BUF_ALIGN 64 9134ff6846SIoana Radulescu 9227c87486SIoana Ciocoi Radulescu #define DPAA2_ETH_RX_BUF_RAW_SIZE PAGE_SIZE 9327c87486SIoana Ciocoi Radulescu #define DPAA2_ETH_RX_BUF_TAILROOM \ 9427c87486SIoana Ciocoi Radulescu SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) 9527c87486SIoana Ciocoi Radulescu #define DPAA2_ETH_RX_BUF_SIZE \ 9627c87486SIoana Ciocoi Radulescu (DPAA2_ETH_RX_BUF_RAW_SIZE - DPAA2_ETH_RX_BUF_TAILROOM) 9734ff6846SIoana Radulescu 9834ff6846SIoana Radulescu /* Hardware annotation area in RX/TX buffers */ 9934ff6846SIoana Radulescu #define DPAA2_ETH_RX_HWA_SIZE 64 10034ff6846SIoana Radulescu #define DPAA2_ETH_TX_HWA_SIZE 128 10134ff6846SIoana Radulescu 10234ff6846SIoana Radulescu /* PTP nominal frequency 1GHz */ 10334ff6846SIoana Radulescu #define DPAA2_PTP_CLK_PERIOD_NS 1 10434ff6846SIoana Radulescu 10534ff6846SIoana Radulescu /* Due to a limitation in WRIOP 1.0.0, the RX buffer data must be aligned 10634ff6846SIoana Radulescu * to 256B. For newer revisions, the requirement is only for 64B alignment 10734ff6846SIoana Radulescu */ 10834ff6846SIoana Radulescu #define DPAA2_ETH_RX_BUF_ALIGN_REV1 256 10934ff6846SIoana Radulescu #define DPAA2_ETH_RX_BUF_ALIGN 64 11034ff6846SIoana Radulescu 11134ff6846SIoana Radulescu /* We are accommodating a skb backpointer and some S/G info 11234ff6846SIoana Radulescu * in the frame's software annotation. The hardware 11334ff6846SIoana Radulescu * options are either 0 or 64, so we choose the latter. 11434ff6846SIoana Radulescu */ 11534ff6846SIoana Radulescu #define DPAA2_ETH_SWA_SIZE 64 11634ff6846SIoana Radulescu 117e3fdf6baSIoana Radulescu /* We store different information in the software annotation area of a Tx frame 118e3fdf6baSIoana Radulescu * based on what type of frame it is 119e3fdf6baSIoana Radulescu */ 120e3fdf6baSIoana Radulescu enum dpaa2_eth_swa_type { 121e3fdf6baSIoana Radulescu DPAA2_ETH_SWA_SINGLE, 122e3fdf6baSIoana Radulescu DPAA2_ETH_SWA_SG, 123d678be1dSIoana Radulescu DPAA2_ETH_SWA_XDP, 124e3fdf6baSIoana Radulescu }; 125e3fdf6baSIoana Radulescu 12634ff6846SIoana Radulescu /* Must keep this struct smaller than DPAA2_ETH_SWA_SIZE */ 12734ff6846SIoana Radulescu struct dpaa2_eth_swa { 128e3fdf6baSIoana Radulescu enum dpaa2_eth_swa_type type; 129e3fdf6baSIoana Radulescu union { 130e3fdf6baSIoana Radulescu struct { 131e3fdf6baSIoana Radulescu struct sk_buff *skb; 132d70446eeSIoana Ciornei int sgt_size; 133e3fdf6baSIoana Radulescu } single; 134e3fdf6baSIoana Radulescu struct { 13534ff6846SIoana Radulescu struct sk_buff *skb; 13634ff6846SIoana Radulescu struct scatterlist *scl; 13734ff6846SIoana Radulescu int num_sg; 13834ff6846SIoana Radulescu int sgt_size; 139e3fdf6baSIoana Radulescu } sg; 140d678be1dSIoana Radulescu struct { 141d678be1dSIoana Radulescu int dma_size; 142d678be1dSIoana Radulescu struct xdp_frame *xdpf; 143d678be1dSIoana Radulescu } xdp; 144e3fdf6baSIoana Radulescu }; 14534ff6846SIoana Radulescu }; 14634ff6846SIoana Radulescu 14734ff6846SIoana Radulescu /* Annotation valid bits in FD FRC */ 14834ff6846SIoana Radulescu #define DPAA2_FD_FRC_FASV 0x8000 14934ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAEADV 0x4000 15034ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAPRV 0x2000 15134ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAIADV 0x1000 15234ff6846SIoana Radulescu #define DPAA2_FD_FRC_FASWOV 0x0800 15334ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAICFDV 0x0400 15434ff6846SIoana Radulescu 15534ff6846SIoana Radulescu /* Error bits in FD CTRL */ 15634ff6846SIoana Radulescu #define DPAA2_FD_RX_ERR_MASK (FD_CTRL_SBE | FD_CTRL_FAERR) 15734ff6846SIoana Radulescu #define DPAA2_FD_TX_ERR_MASK (FD_CTRL_UFD | \ 15834ff6846SIoana Radulescu FD_CTRL_SBE | \ 15934ff6846SIoana Radulescu FD_CTRL_FSE | \ 16034ff6846SIoana Radulescu FD_CTRL_FAERR) 16134ff6846SIoana Radulescu 16234ff6846SIoana Radulescu /* Annotation bits in FD CTRL */ 16334ff6846SIoana Radulescu #define DPAA2_FD_CTRL_ASAL 0x00020000 /* ASAL = 128B */ 16434ff6846SIoana Radulescu 16534ff6846SIoana Radulescu /* Frame annotation status */ 16634ff6846SIoana Radulescu struct dpaa2_fas { 16734ff6846SIoana Radulescu u8 reserved; 16834ff6846SIoana Radulescu u8 ppid; 16934ff6846SIoana Radulescu __le16 ifpid; 17034ff6846SIoana Radulescu __le32 status; 17134ff6846SIoana Radulescu }; 17234ff6846SIoana Radulescu 17334ff6846SIoana Radulescu /* Frame annotation status word is located in the first 8 bytes 17434ff6846SIoana Radulescu * of the buffer's hardware annoatation area 17534ff6846SIoana Radulescu */ 17634ff6846SIoana Radulescu #define DPAA2_FAS_OFFSET 0 17734ff6846SIoana Radulescu #define DPAA2_FAS_SIZE (sizeof(struct dpaa2_fas)) 17834ff6846SIoana Radulescu 17934ff6846SIoana Radulescu /* Timestamp is located in the next 8 bytes of the buffer's 18034ff6846SIoana Radulescu * hardware annotation area 18134ff6846SIoana Radulescu */ 18234ff6846SIoana Radulescu #define DPAA2_TS_OFFSET 0x8 18334ff6846SIoana Radulescu 18434ff6846SIoana Radulescu /* Frame annotation egress action descriptor */ 18534ff6846SIoana Radulescu #define DPAA2_FAEAD_OFFSET 0x58 18634ff6846SIoana Radulescu 18734ff6846SIoana Radulescu struct dpaa2_faead { 18834ff6846SIoana Radulescu __le32 conf_fqid; 18934ff6846SIoana Radulescu __le32 ctrl; 19034ff6846SIoana Radulescu }; 19134ff6846SIoana Radulescu 19234ff6846SIoana Radulescu #define DPAA2_FAEAD_A2V 0x20000000 19399e43521SIoana Ciocoi Radulescu #define DPAA2_FAEAD_A4V 0x08000000 19434ff6846SIoana Radulescu #define DPAA2_FAEAD_UPDV 0x00001000 19599e43521SIoana Ciocoi Radulescu #define DPAA2_FAEAD_EBDDV 0x00002000 19634ff6846SIoana Radulescu #define DPAA2_FAEAD_UPD 0x00000010 19734ff6846SIoana Radulescu 19834ff6846SIoana Radulescu /* Accessors for the hardware annotation fields that we use */ 19934ff6846SIoana Radulescu static inline void *dpaa2_get_hwa(void *buf_addr, bool swa) 20034ff6846SIoana Radulescu { 20134ff6846SIoana Radulescu return buf_addr + (swa ? DPAA2_ETH_SWA_SIZE : 0); 20234ff6846SIoana Radulescu } 20334ff6846SIoana Radulescu 20434ff6846SIoana Radulescu static inline struct dpaa2_fas *dpaa2_get_fas(void *buf_addr, bool swa) 20534ff6846SIoana Radulescu { 20634ff6846SIoana Radulescu return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAS_OFFSET; 20734ff6846SIoana Radulescu } 20834ff6846SIoana Radulescu 20934ff6846SIoana Radulescu static inline __le64 *dpaa2_get_ts(void *buf_addr, bool swa) 21034ff6846SIoana Radulescu { 21134ff6846SIoana Radulescu return dpaa2_get_hwa(buf_addr, swa) + DPAA2_TS_OFFSET; 21234ff6846SIoana Radulescu } 21334ff6846SIoana Radulescu 21434ff6846SIoana Radulescu static inline struct dpaa2_faead *dpaa2_get_faead(void *buf_addr, bool swa) 21534ff6846SIoana Radulescu { 21634ff6846SIoana Radulescu return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAEAD_OFFSET; 21734ff6846SIoana Radulescu } 21834ff6846SIoana Radulescu 21934ff6846SIoana Radulescu /* Error and status bits in the frame annotation status word */ 22034ff6846SIoana Radulescu /* Debug frame, otherwise supposed to be discarded */ 22134ff6846SIoana Radulescu #define DPAA2_FAS_DISC 0x80000000 22234ff6846SIoana Radulescu /* MACSEC frame */ 22334ff6846SIoana Radulescu #define DPAA2_FAS_MS 0x40000000 22434ff6846SIoana Radulescu #define DPAA2_FAS_PTP 0x08000000 22534ff6846SIoana Radulescu /* Ethernet multicast frame */ 22634ff6846SIoana Radulescu #define DPAA2_FAS_MC 0x04000000 22734ff6846SIoana Radulescu /* Ethernet broadcast frame */ 22834ff6846SIoana Radulescu #define DPAA2_FAS_BC 0x02000000 22934ff6846SIoana Radulescu #define DPAA2_FAS_KSE 0x00040000 23034ff6846SIoana Radulescu #define DPAA2_FAS_EOFHE 0x00020000 23134ff6846SIoana Radulescu #define DPAA2_FAS_MNLE 0x00010000 23234ff6846SIoana Radulescu #define DPAA2_FAS_TIDE 0x00008000 23334ff6846SIoana Radulescu #define DPAA2_FAS_PIEE 0x00004000 23434ff6846SIoana Radulescu /* Frame length error */ 23534ff6846SIoana Radulescu #define DPAA2_FAS_FLE 0x00002000 23634ff6846SIoana Radulescu /* Frame physical error */ 23734ff6846SIoana Radulescu #define DPAA2_FAS_FPE 0x00001000 23834ff6846SIoana Radulescu #define DPAA2_FAS_PTE 0x00000080 23934ff6846SIoana Radulescu #define DPAA2_FAS_ISP 0x00000040 24034ff6846SIoana Radulescu #define DPAA2_FAS_PHE 0x00000020 24134ff6846SIoana Radulescu #define DPAA2_FAS_BLE 0x00000010 24234ff6846SIoana Radulescu /* L3 csum validation performed */ 24334ff6846SIoana Radulescu #define DPAA2_FAS_L3CV 0x00000008 24434ff6846SIoana Radulescu /* L3 csum error */ 24534ff6846SIoana Radulescu #define DPAA2_FAS_L3CE 0x00000004 24634ff6846SIoana Radulescu /* L4 csum validation performed */ 24734ff6846SIoana Radulescu #define DPAA2_FAS_L4CV 0x00000002 24834ff6846SIoana Radulescu /* L4 csum error */ 24934ff6846SIoana Radulescu #define DPAA2_FAS_L4CE 0x00000001 25034ff6846SIoana Radulescu /* Possible errors on the ingress path */ 25134ff6846SIoana Radulescu #define DPAA2_FAS_RX_ERR_MASK (DPAA2_FAS_KSE | \ 25234ff6846SIoana Radulescu DPAA2_FAS_EOFHE | \ 25334ff6846SIoana Radulescu DPAA2_FAS_MNLE | \ 25434ff6846SIoana Radulescu DPAA2_FAS_TIDE | \ 25534ff6846SIoana Radulescu DPAA2_FAS_PIEE | \ 25634ff6846SIoana Radulescu DPAA2_FAS_FLE | \ 25734ff6846SIoana Radulescu DPAA2_FAS_FPE | \ 25834ff6846SIoana Radulescu DPAA2_FAS_PTE | \ 25934ff6846SIoana Radulescu DPAA2_FAS_ISP | \ 26034ff6846SIoana Radulescu DPAA2_FAS_PHE | \ 26134ff6846SIoana Radulescu DPAA2_FAS_BLE | \ 26234ff6846SIoana Radulescu DPAA2_FAS_L3CE | \ 26334ff6846SIoana Radulescu DPAA2_FAS_L4CE) 26434ff6846SIoana Radulescu 26534ff6846SIoana Radulescu /* Time in milliseconds between link state updates */ 26634ff6846SIoana Radulescu #define DPAA2_ETH_LINK_STATE_REFRESH 1000 26734ff6846SIoana Radulescu 26834ff6846SIoana Radulescu /* Number of times to retry a frame enqueue before giving up. 26934ff6846SIoana Radulescu * Value determined empirically, in order to minimize the number 27034ff6846SIoana Radulescu * of frames dropped on Tx 27134ff6846SIoana Radulescu */ 27234ff6846SIoana Radulescu #define DPAA2_ETH_ENQUEUE_RETRIES 10 27334ff6846SIoana Radulescu 274ef17bd7cSIoana Radulescu /* Number of times to retry DPIO portal operations while waiting 275ef17bd7cSIoana Radulescu * for portal to finish executing current command and become 276ef17bd7cSIoana Radulescu * available. We want to avoid being stuck in a while loop in case 277ef17bd7cSIoana Radulescu * hardware becomes unresponsive, but not give up too easily if 278ef17bd7cSIoana Radulescu * the portal really is busy for valid reasons 279ef17bd7cSIoana Radulescu */ 280ef17bd7cSIoana Radulescu #define DPAA2_ETH_SWP_BUSY_RETRIES 1000 281ef17bd7cSIoana Radulescu 28234ff6846SIoana Radulescu /* Driver statistics, other than those in struct rtnl_link_stats64. 28334ff6846SIoana Radulescu * These are usually collected per-CPU and aggregated by ethtool. 28434ff6846SIoana Radulescu */ 28534ff6846SIoana Radulescu struct dpaa2_eth_drv_stats { 28634ff6846SIoana Radulescu __u64 tx_conf_frames; 28734ff6846SIoana Radulescu __u64 tx_conf_bytes; 28834ff6846SIoana Radulescu __u64 tx_sg_frames; 28934ff6846SIoana Radulescu __u64 tx_sg_bytes; 29034ff6846SIoana Radulescu __u64 rx_sg_frames; 29134ff6846SIoana Radulescu __u64 rx_sg_bytes; 2924c96c0acSIoana Ciornei /* Linear skbs sent as a S/G FD due to insufficient headroom */ 2934c96c0acSIoana Ciornei __u64 tx_converted_sg_frames; 2944c96c0acSIoana Ciornei __u64 tx_converted_sg_bytes; 29534ff6846SIoana Radulescu /* Enqueues retried due to portal busy */ 29634ff6846SIoana Radulescu __u64 tx_portal_busy; 29734ff6846SIoana Radulescu }; 29834ff6846SIoana Radulescu 29934ff6846SIoana Radulescu /* Per-FQ statistics */ 30034ff6846SIoana Radulescu struct dpaa2_eth_fq_stats { 30134ff6846SIoana Radulescu /* Number of frames received on this queue */ 30234ff6846SIoana Radulescu __u64 frames; 30334ff6846SIoana Radulescu }; 30434ff6846SIoana Radulescu 30534ff6846SIoana Radulescu /* Per-channel statistics */ 30634ff6846SIoana Radulescu struct dpaa2_eth_ch_stats { 30734ff6846SIoana Radulescu /* Volatile dequeues retried due to portal busy */ 30834ff6846SIoana Radulescu __u64 dequeue_portal_busy; 30934ff6846SIoana Radulescu /* Pull errors */ 31034ff6846SIoana Radulescu __u64 pull_err; 3110ff8f0aaSIoana Ciocoi Radulescu /* Number of CDANs; useful to estimate avg NAPI len */ 3120ff8f0aaSIoana Ciocoi Radulescu __u64 cdan; 313a4a7b762SIoana Ciocoi Radulescu /* XDP counters */ 314a4a7b762SIoana Ciocoi Radulescu __u64 xdp_drop; 315a4a7b762SIoana Ciocoi Radulescu __u64 xdp_tx; 316a4a7b762SIoana Ciocoi Radulescu __u64 xdp_tx_err; 317d678be1dSIoana Radulescu __u64 xdp_redirect; 318460fd830SIoana Ciornei /* Must be last, does not show up in ethtool stats */ 319460fd830SIoana Ciornei __u64 frames; 32034ff6846SIoana Radulescu }; 32134ff6846SIoana Radulescu 32234ff6846SIoana Radulescu /* Maximum number of queues associated with a DPNI */ 32315c87f6bSIoana Radulescu #define DPAA2_ETH_MAX_TCS 8 324685e39eaSIoana Radulescu #define DPAA2_ETH_MAX_RX_QUEUES_PER_TC 16 325685e39eaSIoana Radulescu #define DPAA2_ETH_MAX_RX_QUEUES \ 326685e39eaSIoana Radulescu (DPAA2_ETH_MAX_RX_QUEUES_PER_TC * DPAA2_ETH_MAX_TCS) 32734ff6846SIoana Radulescu #define DPAA2_ETH_MAX_TX_QUEUES 16 32834ff6846SIoana Radulescu #define DPAA2_ETH_MAX_QUEUES (DPAA2_ETH_MAX_RX_QUEUES + \ 32934ff6846SIoana Radulescu DPAA2_ETH_MAX_TX_QUEUES) 330ab1e6de2SIoana Radulescu #define DPAA2_ETH_MAX_NETDEV_QUEUES \ 331ab1e6de2SIoana Radulescu (DPAA2_ETH_MAX_TX_QUEUES * DPAA2_ETH_MAX_TCS) 33234ff6846SIoana Radulescu 33334ff6846SIoana Radulescu #define DPAA2_ETH_MAX_DPCONS 16 33434ff6846SIoana Radulescu 33534ff6846SIoana Radulescu enum dpaa2_eth_fq_type { 33634ff6846SIoana Radulescu DPAA2_RX_FQ = 0, 33734ff6846SIoana Radulescu DPAA2_TX_CONF_FQ, 33834ff6846SIoana Radulescu }; 33934ff6846SIoana Radulescu 34034ff6846SIoana Radulescu struct dpaa2_eth_priv; 34134ff6846SIoana Radulescu 34238c440b2SIoana Ciornei struct dpaa2_eth_xdp_fds { 34338c440b2SIoana Ciornei struct dpaa2_fd fds[DEV_MAP_BULK_SIZE]; 34438c440b2SIoana Ciornei ssize_t num; 34538c440b2SIoana Ciornei }; 34638c440b2SIoana Ciornei 34734ff6846SIoana Radulescu struct dpaa2_eth_fq { 34834ff6846SIoana Radulescu u32 fqid; 34934ff6846SIoana Radulescu u32 tx_qdbin; 35015c87f6bSIoana Radulescu u32 tx_fqid[DPAA2_ETH_MAX_TCS]; 35134ff6846SIoana Radulescu u16 flowid; 35215c87f6bSIoana Radulescu u8 tc; 35334ff6846SIoana Radulescu int target_cpu; 354569dac6aSIoana Ciocoi Radulescu u32 dq_frames; 355569dac6aSIoana Ciocoi Radulescu u32 dq_bytes; 35634ff6846SIoana Radulescu struct dpaa2_eth_channel *channel; 35734ff6846SIoana Radulescu enum dpaa2_eth_fq_type type; 35834ff6846SIoana Radulescu 35934ff6846SIoana Radulescu void (*consume)(struct dpaa2_eth_priv *priv, 36034ff6846SIoana Radulescu struct dpaa2_eth_channel *ch, 36134ff6846SIoana Radulescu const struct dpaa2_fd *fd, 362dbcdf728SIoana Ciocoi Radulescu struct dpaa2_eth_fq *fq); 36334ff6846SIoana Radulescu struct dpaa2_eth_fq_stats stats; 3648665d978SIoana Ciornei 36538c440b2SIoana Ciornei struct dpaa2_eth_xdp_fds xdp_redirect_fds; 36674a1c059SIoana Ciornei struct dpaa2_eth_xdp_fds xdp_tx_fds; 36734ff6846SIoana Radulescu }; 36834ff6846SIoana Radulescu 3697e273a8eSIoana Ciocoi Radulescu struct dpaa2_eth_ch_xdp { 3707e273a8eSIoana Ciocoi Radulescu struct bpf_prog *prog; 3715d39dc21SIoana Ciocoi Radulescu u64 drop_bufs[DPAA2_ETH_BUFS_PER_CMD]; 3725d39dc21SIoana Ciocoi Radulescu int drop_cnt; 373d678be1dSIoana Radulescu unsigned int res; 3747e273a8eSIoana Ciocoi Radulescu }; 3757e273a8eSIoana Ciocoi Radulescu 37634ff6846SIoana Radulescu struct dpaa2_eth_channel { 37734ff6846SIoana Radulescu struct dpaa2_io_notification_ctx nctx; 37834ff6846SIoana Radulescu struct fsl_mc_device *dpcon; 37934ff6846SIoana Radulescu int dpcon_id; 38034ff6846SIoana Radulescu int ch_id; 38134ff6846SIoana Radulescu struct napi_struct napi; 38234ff6846SIoana Radulescu struct dpaa2_io *dpio; 38334ff6846SIoana Radulescu struct dpaa2_io_store *store; 38434ff6846SIoana Radulescu struct dpaa2_eth_priv *priv; 38534ff6846SIoana Radulescu int buf_count; 38634ff6846SIoana Radulescu struct dpaa2_eth_ch_stats stats; 3877e273a8eSIoana Ciocoi Radulescu struct dpaa2_eth_ch_xdp xdp; 388d678be1dSIoana Radulescu struct xdp_rxq_info xdp_rxq; 3890a25d92cSIoana Ciornei struct list_head *rx_list; 39034ff6846SIoana Radulescu }; 39134ff6846SIoana Radulescu 392f76c483aSIoana Radulescu struct dpaa2_eth_dist_fields { 39334ff6846SIoana Radulescu u64 rxnfc_field; 39434ff6846SIoana Radulescu enum net_prot cls_prot; 39534ff6846SIoana Radulescu int cls_field; 39634ff6846SIoana Radulescu int size; 3973a1e6b84SIoana Ciocoi Radulescu u64 id; 39834ff6846SIoana Radulescu }; 39934ff6846SIoana Radulescu 400afb90dbbSIoana Radulescu struct dpaa2_eth_cls_rule { 401afb90dbbSIoana Radulescu struct ethtool_rx_flow_spec fs; 402afb90dbbSIoana Radulescu u8 in_use; 403afb90dbbSIoana Radulescu }; 404afb90dbbSIoana Radulescu 405d70446eeSIoana Ciornei #define DPAA2_ETH_SGT_CACHE_SIZE 256 406d70446eeSIoana Ciornei struct dpaa2_eth_sgt_cache { 407d70446eeSIoana Ciornei void *buf[DPAA2_ETH_SGT_CACHE_SIZE]; 408d70446eeSIoana Ciornei u16 count; 409d70446eeSIoana Ciornei }; 410d70446eeSIoana Ciornei 41134ff6846SIoana Radulescu /* Driver private data */ 41234ff6846SIoana Radulescu struct dpaa2_eth_priv { 41334ff6846SIoana Radulescu struct net_device *net_dev; 41434ff6846SIoana Radulescu 41534ff6846SIoana Radulescu u8 num_fqs; 41634ff6846SIoana Radulescu struct dpaa2_eth_fq fq[DPAA2_ETH_MAX_QUEUES]; 4171fa0f68cSIoana Ciocoi Radulescu int (*enqueue)(struct dpaa2_eth_priv *priv, 4181fa0f68cSIoana Ciocoi Radulescu struct dpaa2_eth_fq *fq, 41948c0481eSIoana Ciornei struct dpaa2_fd *fd, u8 prio, 4206ff80447SIoana Ciornei u32 num_frames, 42148c0481eSIoana Ciornei int *frames_enqueued); 42234ff6846SIoana Radulescu 42334ff6846SIoana Radulescu u8 num_channels; 42434ff6846SIoana Radulescu struct dpaa2_eth_channel *channel[DPAA2_ETH_MAX_DPCONS]; 425d70446eeSIoana Ciornei struct dpaa2_eth_sgt_cache __percpu *sgt_cache; 42634ff6846SIoana Radulescu 42734ff6846SIoana Radulescu struct dpni_attr dpni_attrs; 42834ff6846SIoana Radulescu u16 dpni_ver_major; 42934ff6846SIoana Radulescu u16 dpni_ver_minor; 43034ff6846SIoana Radulescu u16 tx_data_offset; 43134ff6846SIoana Radulescu 43234ff6846SIoana Radulescu struct fsl_mc_device *dpbp_dev; 433efa6a7d0SIoana Ciornei u16 rx_buf_size; 43434ff6846SIoana Radulescu u16 bpid; 43534ff6846SIoana Radulescu struct iommu_domain *iommu_domain; 43634ff6846SIoana Radulescu 437*1cf773bdSYangbo Lu enum hwtstamp_tx_types tx_tstamp_type; /* Tx timestamping type */ 43834ff6846SIoana Radulescu bool rx_tstamp; /* Rx timestamping enabled */ 43934ff6846SIoana Radulescu 44034ff6846SIoana Radulescu u16 tx_qdid; 44134ff6846SIoana Radulescu struct fsl_mc_io *mc_io; 44234ff6846SIoana Radulescu /* Cores which have an affine DPIO/DPCON. 44334ff6846SIoana Radulescu * This is the cpu set on which Rx and Tx conf frames are processed 44434ff6846SIoana Radulescu */ 44534ff6846SIoana Radulescu struct cpumask dpio_cpumask; 44634ff6846SIoana Radulescu 44734ff6846SIoana Radulescu /* Standard statistics */ 44834ff6846SIoana Radulescu struct rtnl_link_stats64 __percpu *percpu_stats; 44934ff6846SIoana Radulescu /* Extra stats, in addition to the ones known by the kernel */ 45034ff6846SIoana Radulescu struct dpaa2_eth_drv_stats __percpu *percpu_extras; 45134ff6846SIoana Radulescu 45234ff6846SIoana Radulescu u16 mc_token; 45307beb165SIoana Ciornei u8 rx_fqtd_enabled; 45407beb165SIoana Ciornei u8 rx_cgtd_enabled; 45534ff6846SIoana Radulescu 45634ff6846SIoana Radulescu struct dpni_link_state link_state; 45734ff6846SIoana Radulescu bool do_link_poll; 45834ff6846SIoana Radulescu struct task_struct *poll_thread; 45934ff6846SIoana Radulescu 46034ff6846SIoana Radulescu /* enabled ethtool hashing bits */ 46134ff6846SIoana Radulescu u64 rx_hash_fields; 4622d680237SIoana Ciocoi Radulescu u64 rx_cls_fields; 463afb90dbbSIoana Radulescu struct dpaa2_eth_cls_rule *cls_rules; 4644aaaf9b9SIoana Radulescu u8 rx_cls_enabled; 4656aa90fe2SIoana Radulescu u8 vlan_cls_enabled; 46607beb165SIoana Ciornei u8 pfc_enabled; 467f395b69fSIoana Ciornei #ifdef CONFIG_FSL_DPAA2_ETH_DCB 468f395b69fSIoana Ciornei u8 dcbx_mode; 469f395b69fSIoana Ciornei struct ieee_pfc pfc; 470f395b69fSIoana Ciornei #endif 4717e273a8eSIoana Ciocoi Radulescu struct bpf_prog *xdp_prog; 472091a19eaSIoana Radulescu #ifdef CONFIG_DEBUG_FS 473091a19eaSIoana Radulescu struct dpaa2_debugfs dbg; 474091a19eaSIoana Radulescu #endif 47571947923SIoana Ciornei 47671947923SIoana Ciornei struct dpaa2_mac *mac; 47734ff6846SIoana Radulescu }; 47834ff6846SIoana Radulescu 479*1cf773bdSYangbo Lu #define TX_TSTAMP 0x1 480*1cf773bdSYangbo Lu 48134ff6846SIoana Radulescu #define DPAA2_RXH_SUPPORTED (RXH_L2DA | RXH_VLAN | RXH_L3_PROTO \ 48234ff6846SIoana Radulescu | RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 \ 48334ff6846SIoana Radulescu | RXH_L4_B_2_3) 48434ff6846SIoana Radulescu 48534ff6846SIoana Radulescu /* default Rx hash options, set during probing */ 48634ff6846SIoana Radulescu #define DPAA2_RXH_DEFAULT (RXH_L3_PROTO | RXH_IP_SRC | RXH_IP_DST | \ 48734ff6846SIoana Radulescu RXH_L4_B_0_1 | RXH_L4_B_2_3) 48834ff6846SIoana Radulescu 48934ff6846SIoana Radulescu #define dpaa2_eth_hash_enabled(priv) \ 49034ff6846SIoana Radulescu ((priv)->dpni_attrs.num_queues > 1) 49134ff6846SIoana Radulescu 49234ff6846SIoana Radulescu /* Required by struct dpni_rx_tc_dist_cfg::key_cfg_iova */ 49334ff6846SIoana Radulescu #define DPAA2_CLASSIFIER_DMA_SIZE 256 49434ff6846SIoana Radulescu 49534ff6846SIoana Radulescu extern const struct ethtool_ops dpaa2_ethtool_ops; 49634ff6846SIoana Radulescu extern int dpaa2_phc_index; 497d21c784cSYangbo Lu extern struct ptp_qoriq *dpaa2_ptp; 49834ff6846SIoana Radulescu 49934ff6846SIoana Radulescu static inline int dpaa2_eth_cmp_dpni_ver(struct dpaa2_eth_priv *priv, 50034ff6846SIoana Radulescu u16 ver_major, u16 ver_minor) 50134ff6846SIoana Radulescu { 50234ff6846SIoana Radulescu if (priv->dpni_ver_major == ver_major) 50334ff6846SIoana Radulescu return priv->dpni_ver_minor - ver_minor; 50434ff6846SIoana Radulescu return priv->dpni_ver_major - ver_major; 50534ff6846SIoana Radulescu } 50634ff6846SIoana Radulescu 507df85aeb9SIoana Radulescu /* Minimum firmware version that supports a more flexible API 508df85aeb9SIoana Radulescu * for configuring the Rx flow hash key 509df85aeb9SIoana Radulescu */ 510df85aeb9SIoana Radulescu #define DPNI_RX_DIST_KEY_VER_MAJOR 7 511df85aeb9SIoana Radulescu #define DPNI_RX_DIST_KEY_VER_MINOR 5 512df85aeb9SIoana Radulescu 513df85aeb9SIoana Radulescu #define dpaa2_eth_has_legacy_dist(priv) \ 514df85aeb9SIoana Radulescu (dpaa2_eth_cmp_dpni_ver((priv), DPNI_RX_DIST_KEY_VER_MAJOR, \ 515df85aeb9SIoana Radulescu DPNI_RX_DIST_KEY_VER_MINOR) < 0) 516df85aeb9SIoana Radulescu 51761f9bf00SIoana Ciocoi Radulescu #define dpaa2_eth_fs_enabled(priv) \ 51861f9bf00SIoana Ciocoi Radulescu (!((priv)->dpni_attrs.options & DPNI_OPT_NO_FS)) 51961f9bf00SIoana Ciocoi Radulescu 52061f9bf00SIoana Ciocoi Radulescu #define dpaa2_eth_fs_mask_enabled(priv) \ 52161f9bf00SIoana Ciocoi Radulescu ((priv)->dpni_attrs.options & DPNI_OPT_HAS_KEY_MASKING) 52261f9bf00SIoana Ciocoi Radulescu 523afb90dbbSIoana Radulescu #define dpaa2_eth_fs_count(priv) \ 524afb90dbbSIoana Radulescu ((priv)->dpni_attrs.fs_entries) 525afb90dbbSIoana Radulescu 52615c87f6bSIoana Radulescu #define dpaa2_eth_tc_count(priv) \ 52715c87f6bSIoana Radulescu ((priv)->dpni_attrs.num_tcs) 52815c87f6bSIoana Radulescu 529186f21beSIoana Ciornei /* We have exactly one {Rx, Tx conf} queue per channel */ 530186f21beSIoana Ciornei #define dpaa2_eth_queue_count(priv) \ 531186f21beSIoana Ciornei ((priv)->num_channels) 532186f21beSIoana Ciornei 5334aaaf9b9SIoana Radulescu enum dpaa2_eth_rx_dist { 5344aaaf9b9SIoana Radulescu DPAA2_ETH_RX_DIST_HASH, 5354aaaf9b9SIoana Radulescu DPAA2_ETH_RX_DIST_CLS 5364aaaf9b9SIoana Radulescu }; 5374aaaf9b9SIoana Radulescu 5383a1e6b84SIoana Ciocoi Radulescu /* Unique IDs for the supported Rx classification header fields */ 5393a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_ETHDST BIT(0) 5403a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_ETHSRC BIT(1) 5413a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_ETHTYPE BIT(2) 5423a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_VLAN BIT(3) 5433a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_IPSRC BIT(4) 5443a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_IPDST BIT(5) 5453a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_IPPROTO BIT(6) 5463a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_L4SRC BIT(7) 5473a1e6b84SIoana Ciocoi Radulescu #define DPAA2_ETH_DIST_L4DST BIT(8) 5484ca6dee5SIoana Radulescu #define DPAA2_ETH_DIST_ALL (~0ULL) 5493a1e6b84SIoana Ciocoi Radulescu 5508eb3cef8SIoana Radulescu #define DPNI_PAUSE_VER_MAJOR 7 5518eb3cef8SIoana Radulescu #define DPNI_PAUSE_VER_MINOR 13 5528eb3cef8SIoana Radulescu #define dpaa2_eth_has_pause_support(priv) \ 5538eb3cef8SIoana Radulescu (dpaa2_eth_cmp_dpni_ver((priv), DPNI_PAUSE_VER_MAJOR, \ 5548eb3cef8SIoana Radulescu DPNI_PAUSE_VER_MINOR) >= 0) 5558eb3cef8SIoana Radulescu 556ad054f26SIoana Radulescu static inline bool dpaa2_eth_tx_pause_enabled(u64 link_options) 557ad054f26SIoana Radulescu { 558ad054f26SIoana Radulescu return !!(link_options & DPNI_LINK_OPT_PAUSE) ^ 559ad054f26SIoana Radulescu !!(link_options & DPNI_LINK_OPT_ASYM_PAUSE); 560ad054f26SIoana Radulescu } 561ad054f26SIoana Radulescu 562ad054f26SIoana Radulescu static inline bool dpaa2_eth_rx_pause_enabled(u64 link_options) 563ad054f26SIoana Radulescu { 564ad054f26SIoana Radulescu return !!(link_options & DPNI_LINK_OPT_PAUSE); 565ad054f26SIoana Radulescu } 566ad054f26SIoana Radulescu 567*1cf773bdSYangbo Lu static inline unsigned int dpaa2_eth_needed_headroom(struct sk_buff *skb) 56834ff6846SIoana Radulescu { 56934ff6846SIoana Radulescu unsigned int headroom = DPAA2_ETH_SWA_SIZE; 57034ff6846SIoana Radulescu 571d678be1dSIoana Radulescu /* If we don't have an skb (e.g. XDP buffer), we only need space for 572d678be1dSIoana Radulescu * the software annotation area 573d678be1dSIoana Radulescu */ 574d678be1dSIoana Radulescu if (!skb) 575d678be1dSIoana Radulescu return headroom; 576d678be1dSIoana Radulescu 57734ff6846SIoana Radulescu /* For non-linear skbs we have no headroom requirement, as we build a 57834ff6846SIoana Radulescu * SG frame with a newly allocated SGT buffer 57934ff6846SIoana Radulescu */ 58034ff6846SIoana Radulescu if (skb_is_nonlinear(skb)) 58134ff6846SIoana Radulescu return 0; 58234ff6846SIoana Radulescu 58334ff6846SIoana Radulescu /* If we have Tx timestamping, need 128B hardware annotation */ 584*1cf773bdSYangbo Lu if (skb->cb[0] == TX_TSTAMP) 58534ff6846SIoana Radulescu headroom += DPAA2_ETH_TX_HWA_SIZE; 58634ff6846SIoana Radulescu 58734ff6846SIoana Radulescu return headroom; 58834ff6846SIoana Radulescu } 58934ff6846SIoana Radulescu 59034ff6846SIoana Radulescu /* Extra headroom space requested to hardware, in order to make sure there's 59134ff6846SIoana Radulescu * no realloc'ing in forwarding scenarios 59234ff6846SIoana Radulescu */ 59334ff6846SIoana Radulescu static inline unsigned int dpaa2_eth_rx_head_room(struct dpaa2_eth_priv *priv) 59434ff6846SIoana Radulescu { 59527c87486SIoana Ciocoi Radulescu return priv->tx_data_offset - DPAA2_ETH_RX_HWA_SIZE; 59634ff6846SIoana Radulescu } 59734ff6846SIoana Radulescu 598edad8d26SIoana Ciocoi Radulescu int dpaa2_eth_set_hash(struct net_device *net_dev, u64 flags); 5992d680237SIoana Ciocoi Radulescu int dpaa2_eth_set_cls(struct net_device *net_dev, u64 key); 6002d680237SIoana Ciocoi Radulescu int dpaa2_eth_cls_key_size(u64 key); 601afb90dbbSIoana Radulescu int dpaa2_eth_cls_fld_off(int prot, int field); 6022d680237SIoana Ciocoi Radulescu void dpaa2_eth_cls_trim_rule(void *key_mem, u64 fields); 603edad8d26SIoana Ciocoi Radulescu 60407beb165SIoana Ciornei void dpaa2_eth_set_rx_taildrop(struct dpaa2_eth_priv *priv, 60507beb165SIoana Ciornei bool tx_pause, bool pfc); 60607beb165SIoana Ciornei 607f395b69fSIoana Ciornei extern const struct dcbnl_rtnl_ops dpaa2_eth_dcbnl_ops; 608f395b69fSIoana Ciornei 60934ff6846SIoana Radulescu #endif /* __DPAA2_H */ 610