xref: /openbmc/linux/drivers/net/ethernet/freescale/dpaa2/dpaa2-eth.h (revision 091a19ea6e34bf5ee52b46e265ad244b029d74d2)
134ff6846SIoana Radulescu /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */
234ff6846SIoana Radulescu /* Copyright 2014-2016 Freescale Semiconductor Inc.
334ff6846SIoana Radulescu  * Copyright 2016 NXP
434ff6846SIoana Radulescu  */
534ff6846SIoana Radulescu 
634ff6846SIoana Radulescu #ifndef __DPAA2_ETH_H
734ff6846SIoana Radulescu #define __DPAA2_ETH_H
834ff6846SIoana Radulescu 
934ff6846SIoana Radulescu #include <linux/netdevice.h>
1034ff6846SIoana Radulescu #include <linux/if_vlan.h>
1134ff6846SIoana Radulescu #include <linux/fsl/mc.h>
1234ff6846SIoana Radulescu 
1334ff6846SIoana Radulescu #include <soc/fsl/dpaa2-io.h>
1434ff6846SIoana Radulescu #include <soc/fsl/dpaa2-fd.h>
1534ff6846SIoana Radulescu #include "dpni.h"
1634ff6846SIoana Radulescu #include "dpni-cmd.h"
1734ff6846SIoana Radulescu 
1834ff6846SIoana Radulescu #include "dpaa2-eth-trace.h"
19*091a19eaSIoana Radulescu #include "dpaa2-eth-debugfs.h"
2034ff6846SIoana Radulescu 
2134ff6846SIoana Radulescu #define DPAA2_WRIOP_VERSION(x, y, z) ((x) << 10 | (y) << 5 | (z) << 0)
2234ff6846SIoana Radulescu 
2334ff6846SIoana Radulescu #define DPAA2_ETH_STORE_SIZE		16
2434ff6846SIoana Radulescu 
2534ff6846SIoana Radulescu /* Maximum number of scatter-gather entries in an ingress frame,
2634ff6846SIoana Radulescu  * considering the maximum receive frame size is 64K
2734ff6846SIoana Radulescu  */
2834ff6846SIoana Radulescu #define DPAA2_ETH_MAX_SG_ENTRIES	((64 * 1024) / DPAA2_ETH_RX_BUF_SIZE)
2934ff6846SIoana Radulescu 
3034ff6846SIoana Radulescu /* Maximum acceptable MTU value. It is in direct relation with the hardware
3134ff6846SIoana Radulescu  * enforced Max Frame Length (currently 10k).
3234ff6846SIoana Radulescu  */
3334ff6846SIoana Radulescu #define DPAA2_ETH_MFL			(10 * 1024)
3434ff6846SIoana Radulescu #define DPAA2_ETH_MAX_MTU		(DPAA2_ETH_MFL - VLAN_ETH_HLEN)
3534ff6846SIoana Radulescu /* Convert L3 MTU to L2 MFL */
3634ff6846SIoana Radulescu #define DPAA2_ETH_L2_MAX_FRM(mtu)	((mtu) + VLAN_ETH_HLEN)
3734ff6846SIoana Radulescu 
3834ff6846SIoana Radulescu /* Set the taildrop threshold (in bytes) to allow the enqueue of several jumbo
3934ff6846SIoana Radulescu  * frames in the Rx queues (length of the current frame is not
4034ff6846SIoana Radulescu  * taken into account when making the taildrop decision)
4134ff6846SIoana Radulescu  */
4234ff6846SIoana Radulescu #define DPAA2_ETH_TAILDROP_THRESH	(64 * 1024)
4334ff6846SIoana Radulescu 
4468049a5fSIoana Ciocoi Radulescu /* Maximum number of Tx confirmation frames to be processed
4568049a5fSIoana Ciocoi Radulescu  * in a single NAPI call
4668049a5fSIoana Ciocoi Radulescu  */
4768049a5fSIoana Ciocoi Radulescu #define DPAA2_ETH_TXCONF_PER_NAPI	256
4868049a5fSIoana Ciocoi Radulescu 
4934ff6846SIoana Radulescu /* Buffer quota per queue. Must be large enough such that for minimum sized
5034ff6846SIoana Radulescu  * frames taildrop kicks in before the bpool gets depleted, so we compute
5134ff6846SIoana Radulescu  * how many 64B frames fit inside the taildrop threshold and add a margin
5234ff6846SIoana Radulescu  * to accommodate the buffer refill delay.
5334ff6846SIoana Radulescu  */
5434ff6846SIoana Radulescu #define DPAA2_ETH_MAX_FRAMES_PER_QUEUE	(DPAA2_ETH_TAILDROP_THRESH / 64)
5534ff6846SIoana Radulescu #define DPAA2_ETH_NUM_BUFS		(DPAA2_ETH_MAX_FRAMES_PER_QUEUE + 256)
5634ff6846SIoana Radulescu #define DPAA2_ETH_REFILL_THRESH		DPAA2_ETH_MAX_FRAMES_PER_QUEUE
5734ff6846SIoana Radulescu 
5834ff6846SIoana Radulescu /* Maximum number of buffers that can be acquired/released through a single
5934ff6846SIoana Radulescu  * QBMan command
6034ff6846SIoana Radulescu  */
6134ff6846SIoana Radulescu #define DPAA2_ETH_BUFS_PER_CMD		7
6234ff6846SIoana Radulescu 
6334ff6846SIoana Radulescu /* Hardware requires alignment for ingress/egress buffer addresses */
6434ff6846SIoana Radulescu #define DPAA2_ETH_TX_BUF_ALIGN		64
6534ff6846SIoana Radulescu 
6634ff6846SIoana Radulescu #define DPAA2_ETH_RX_BUF_SIZE		2048
6734ff6846SIoana Radulescu #define DPAA2_ETH_SKB_SIZE \
6834ff6846SIoana Radulescu 	(DPAA2_ETH_RX_BUF_SIZE + SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
6934ff6846SIoana Radulescu 
7034ff6846SIoana Radulescu /* Hardware annotation area in RX/TX buffers */
7134ff6846SIoana Radulescu #define DPAA2_ETH_RX_HWA_SIZE		64
7234ff6846SIoana Radulescu #define DPAA2_ETH_TX_HWA_SIZE		128
7334ff6846SIoana Radulescu 
7434ff6846SIoana Radulescu /* PTP nominal frequency 1GHz */
7534ff6846SIoana Radulescu #define DPAA2_PTP_CLK_PERIOD_NS		1
7634ff6846SIoana Radulescu 
7734ff6846SIoana Radulescu /* Due to a limitation in WRIOP 1.0.0, the RX buffer data must be aligned
7834ff6846SIoana Radulescu  * to 256B. For newer revisions, the requirement is only for 64B alignment
7934ff6846SIoana Radulescu  */
8034ff6846SIoana Radulescu #define DPAA2_ETH_RX_BUF_ALIGN_REV1	256
8134ff6846SIoana Radulescu #define DPAA2_ETH_RX_BUF_ALIGN		64
8234ff6846SIoana Radulescu 
8334ff6846SIoana Radulescu /* We are accommodating a skb backpointer and some S/G info
8434ff6846SIoana Radulescu  * in the frame's software annotation. The hardware
8534ff6846SIoana Radulescu  * options are either 0 or 64, so we choose the latter.
8634ff6846SIoana Radulescu  */
8734ff6846SIoana Radulescu #define DPAA2_ETH_SWA_SIZE		64
8834ff6846SIoana Radulescu 
8934ff6846SIoana Radulescu /* Must keep this struct smaller than DPAA2_ETH_SWA_SIZE */
9034ff6846SIoana Radulescu struct dpaa2_eth_swa {
9134ff6846SIoana Radulescu 	struct sk_buff *skb;
9234ff6846SIoana Radulescu 	struct scatterlist *scl;
9334ff6846SIoana Radulescu 	int num_sg;
9434ff6846SIoana Radulescu 	int sgt_size;
9534ff6846SIoana Radulescu };
9634ff6846SIoana Radulescu 
9734ff6846SIoana Radulescu /* Annotation valid bits in FD FRC */
9834ff6846SIoana Radulescu #define DPAA2_FD_FRC_FASV		0x8000
9934ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAEADV		0x4000
10034ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAPRV		0x2000
10134ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAIADV		0x1000
10234ff6846SIoana Radulescu #define DPAA2_FD_FRC_FASWOV		0x0800
10334ff6846SIoana Radulescu #define DPAA2_FD_FRC_FAICFDV		0x0400
10434ff6846SIoana Radulescu 
10534ff6846SIoana Radulescu /* Error bits in FD CTRL */
10634ff6846SIoana Radulescu #define DPAA2_FD_RX_ERR_MASK		(FD_CTRL_SBE | FD_CTRL_FAERR)
10734ff6846SIoana Radulescu #define DPAA2_FD_TX_ERR_MASK		(FD_CTRL_UFD	| \
10834ff6846SIoana Radulescu 					 FD_CTRL_SBE	| \
10934ff6846SIoana Radulescu 					 FD_CTRL_FSE	| \
11034ff6846SIoana Radulescu 					 FD_CTRL_FAERR)
11134ff6846SIoana Radulescu 
11234ff6846SIoana Radulescu /* Annotation bits in FD CTRL */
11334ff6846SIoana Radulescu #define DPAA2_FD_CTRL_ASAL		0x00020000	/* ASAL = 128B */
11434ff6846SIoana Radulescu 
11534ff6846SIoana Radulescu /* Frame annotation status */
11634ff6846SIoana Radulescu struct dpaa2_fas {
11734ff6846SIoana Radulescu 	u8 reserved;
11834ff6846SIoana Radulescu 	u8 ppid;
11934ff6846SIoana Radulescu 	__le16 ifpid;
12034ff6846SIoana Radulescu 	__le32 status;
12134ff6846SIoana Radulescu };
12234ff6846SIoana Radulescu 
12334ff6846SIoana Radulescu /* Frame annotation status word is located in the first 8 bytes
12434ff6846SIoana Radulescu  * of the buffer's hardware annoatation area
12534ff6846SIoana Radulescu  */
12634ff6846SIoana Radulescu #define DPAA2_FAS_OFFSET		0
12734ff6846SIoana Radulescu #define DPAA2_FAS_SIZE			(sizeof(struct dpaa2_fas))
12834ff6846SIoana Radulescu 
12934ff6846SIoana Radulescu /* Timestamp is located in the next 8 bytes of the buffer's
13034ff6846SIoana Radulescu  * hardware annotation area
13134ff6846SIoana Radulescu  */
13234ff6846SIoana Radulescu #define DPAA2_TS_OFFSET			0x8
13334ff6846SIoana Radulescu 
13434ff6846SIoana Radulescu /* Frame annotation egress action descriptor */
13534ff6846SIoana Radulescu #define DPAA2_FAEAD_OFFSET		0x58
13634ff6846SIoana Radulescu 
13734ff6846SIoana Radulescu struct dpaa2_faead {
13834ff6846SIoana Radulescu 	__le32 conf_fqid;
13934ff6846SIoana Radulescu 	__le32 ctrl;
14034ff6846SIoana Radulescu };
14134ff6846SIoana Radulescu 
14234ff6846SIoana Radulescu #define DPAA2_FAEAD_A2V			0x20000000
14399e43521SIoana Ciocoi Radulescu #define DPAA2_FAEAD_A4V			0x08000000
14434ff6846SIoana Radulescu #define DPAA2_FAEAD_UPDV		0x00001000
14599e43521SIoana Ciocoi Radulescu #define DPAA2_FAEAD_EBDDV		0x00002000
14634ff6846SIoana Radulescu #define DPAA2_FAEAD_UPD			0x00000010
14734ff6846SIoana Radulescu 
14834ff6846SIoana Radulescu /* Accessors for the hardware annotation fields that we use */
14934ff6846SIoana Radulescu static inline void *dpaa2_get_hwa(void *buf_addr, bool swa)
15034ff6846SIoana Radulescu {
15134ff6846SIoana Radulescu 	return buf_addr + (swa ? DPAA2_ETH_SWA_SIZE : 0);
15234ff6846SIoana Radulescu }
15334ff6846SIoana Radulescu 
15434ff6846SIoana Radulescu static inline struct dpaa2_fas *dpaa2_get_fas(void *buf_addr, bool swa)
15534ff6846SIoana Radulescu {
15634ff6846SIoana Radulescu 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAS_OFFSET;
15734ff6846SIoana Radulescu }
15834ff6846SIoana Radulescu 
15934ff6846SIoana Radulescu static inline __le64 *dpaa2_get_ts(void *buf_addr, bool swa)
16034ff6846SIoana Radulescu {
16134ff6846SIoana Radulescu 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_TS_OFFSET;
16234ff6846SIoana Radulescu }
16334ff6846SIoana Radulescu 
16434ff6846SIoana Radulescu static inline struct dpaa2_faead *dpaa2_get_faead(void *buf_addr, bool swa)
16534ff6846SIoana Radulescu {
16634ff6846SIoana Radulescu 	return dpaa2_get_hwa(buf_addr, swa) + DPAA2_FAEAD_OFFSET;
16734ff6846SIoana Radulescu }
16834ff6846SIoana Radulescu 
16934ff6846SIoana Radulescu /* Error and status bits in the frame annotation status word */
17034ff6846SIoana Radulescu /* Debug frame, otherwise supposed to be discarded */
17134ff6846SIoana Radulescu #define DPAA2_FAS_DISC			0x80000000
17234ff6846SIoana Radulescu /* MACSEC frame */
17334ff6846SIoana Radulescu #define DPAA2_FAS_MS			0x40000000
17434ff6846SIoana Radulescu #define DPAA2_FAS_PTP			0x08000000
17534ff6846SIoana Radulescu /* Ethernet multicast frame */
17634ff6846SIoana Radulescu #define DPAA2_FAS_MC			0x04000000
17734ff6846SIoana Radulescu /* Ethernet broadcast frame */
17834ff6846SIoana Radulescu #define DPAA2_FAS_BC			0x02000000
17934ff6846SIoana Radulescu #define DPAA2_FAS_KSE			0x00040000
18034ff6846SIoana Radulescu #define DPAA2_FAS_EOFHE			0x00020000
18134ff6846SIoana Radulescu #define DPAA2_FAS_MNLE			0x00010000
18234ff6846SIoana Radulescu #define DPAA2_FAS_TIDE			0x00008000
18334ff6846SIoana Radulescu #define DPAA2_FAS_PIEE			0x00004000
18434ff6846SIoana Radulescu /* Frame length error */
18534ff6846SIoana Radulescu #define DPAA2_FAS_FLE			0x00002000
18634ff6846SIoana Radulescu /* Frame physical error */
18734ff6846SIoana Radulescu #define DPAA2_FAS_FPE			0x00001000
18834ff6846SIoana Radulescu #define DPAA2_FAS_PTE			0x00000080
18934ff6846SIoana Radulescu #define DPAA2_FAS_ISP			0x00000040
19034ff6846SIoana Radulescu #define DPAA2_FAS_PHE			0x00000020
19134ff6846SIoana Radulescu #define DPAA2_FAS_BLE			0x00000010
19234ff6846SIoana Radulescu /* L3 csum validation performed */
19334ff6846SIoana Radulescu #define DPAA2_FAS_L3CV			0x00000008
19434ff6846SIoana Radulescu /* L3 csum error */
19534ff6846SIoana Radulescu #define DPAA2_FAS_L3CE			0x00000004
19634ff6846SIoana Radulescu /* L4 csum validation performed */
19734ff6846SIoana Radulescu #define DPAA2_FAS_L4CV			0x00000002
19834ff6846SIoana Radulescu /* L4 csum error */
19934ff6846SIoana Radulescu #define DPAA2_FAS_L4CE			0x00000001
20034ff6846SIoana Radulescu /* Possible errors on the ingress path */
20134ff6846SIoana Radulescu #define DPAA2_FAS_RX_ERR_MASK		(DPAA2_FAS_KSE		| \
20234ff6846SIoana Radulescu 					 DPAA2_FAS_EOFHE	| \
20334ff6846SIoana Radulescu 					 DPAA2_FAS_MNLE		| \
20434ff6846SIoana Radulescu 					 DPAA2_FAS_TIDE		| \
20534ff6846SIoana Radulescu 					 DPAA2_FAS_PIEE		| \
20634ff6846SIoana Radulescu 					 DPAA2_FAS_FLE		| \
20734ff6846SIoana Radulescu 					 DPAA2_FAS_FPE		| \
20834ff6846SIoana Radulescu 					 DPAA2_FAS_PTE		| \
20934ff6846SIoana Radulescu 					 DPAA2_FAS_ISP		| \
21034ff6846SIoana Radulescu 					 DPAA2_FAS_PHE		| \
21134ff6846SIoana Radulescu 					 DPAA2_FAS_BLE		| \
21234ff6846SIoana Radulescu 					 DPAA2_FAS_L3CE		| \
21334ff6846SIoana Radulescu 					 DPAA2_FAS_L4CE)
21434ff6846SIoana Radulescu 
21534ff6846SIoana Radulescu /* Time in milliseconds between link state updates */
21634ff6846SIoana Radulescu #define DPAA2_ETH_LINK_STATE_REFRESH	1000
21734ff6846SIoana Radulescu 
21834ff6846SIoana Radulescu /* Number of times to retry a frame enqueue before giving up.
21934ff6846SIoana Radulescu  * Value determined empirically, in order to minimize the number
22034ff6846SIoana Radulescu  * of frames dropped on Tx
22134ff6846SIoana Radulescu  */
22234ff6846SIoana Radulescu #define DPAA2_ETH_ENQUEUE_RETRIES	10
22334ff6846SIoana Radulescu 
22434ff6846SIoana Radulescu /* Driver statistics, other than those in struct rtnl_link_stats64.
22534ff6846SIoana Radulescu  * These are usually collected per-CPU and aggregated by ethtool.
22634ff6846SIoana Radulescu  */
22734ff6846SIoana Radulescu struct dpaa2_eth_drv_stats {
22834ff6846SIoana Radulescu 	__u64	tx_conf_frames;
22934ff6846SIoana Radulescu 	__u64	tx_conf_bytes;
23034ff6846SIoana Radulescu 	__u64	tx_sg_frames;
23134ff6846SIoana Radulescu 	__u64	tx_sg_bytes;
23234ff6846SIoana Radulescu 	__u64	tx_reallocs;
23334ff6846SIoana Radulescu 	__u64	rx_sg_frames;
23434ff6846SIoana Radulescu 	__u64	rx_sg_bytes;
23534ff6846SIoana Radulescu 	/* Enqueues retried due to portal busy */
23634ff6846SIoana Radulescu 	__u64	tx_portal_busy;
23734ff6846SIoana Radulescu };
23834ff6846SIoana Radulescu 
23934ff6846SIoana Radulescu /* Per-FQ statistics */
24034ff6846SIoana Radulescu struct dpaa2_eth_fq_stats {
24134ff6846SIoana Radulescu 	/* Number of frames received on this queue */
24234ff6846SIoana Radulescu 	__u64 frames;
24334ff6846SIoana Radulescu };
24434ff6846SIoana Radulescu 
24534ff6846SIoana Radulescu /* Per-channel statistics */
24634ff6846SIoana Radulescu struct dpaa2_eth_ch_stats {
24734ff6846SIoana Radulescu 	/* Volatile dequeues retried due to portal busy */
24834ff6846SIoana Radulescu 	__u64 dequeue_portal_busy;
24934ff6846SIoana Radulescu 	/* Pull errors */
25034ff6846SIoana Radulescu 	__u64 pull_err;
2510ff8f0aaSIoana Ciocoi Radulescu 	/* Number of CDANs; useful to estimate avg NAPI len */
2520ff8f0aaSIoana Ciocoi Radulescu 	__u64 cdan;
253a4a7b762SIoana Ciocoi Radulescu 	/* XDP counters */
254a4a7b762SIoana Ciocoi Radulescu 	__u64 xdp_drop;
255a4a7b762SIoana Ciocoi Radulescu 	__u64 xdp_tx;
256a4a7b762SIoana Ciocoi Radulescu 	__u64 xdp_tx_err;
25734ff6846SIoana Radulescu };
25834ff6846SIoana Radulescu 
25934ff6846SIoana Radulescu /* Maximum number of queues associated with a DPNI */
26034ff6846SIoana Radulescu #define DPAA2_ETH_MAX_RX_QUEUES		16
26134ff6846SIoana Radulescu #define DPAA2_ETH_MAX_TX_QUEUES		16
26234ff6846SIoana Radulescu #define DPAA2_ETH_MAX_QUEUES		(DPAA2_ETH_MAX_RX_QUEUES + \
26334ff6846SIoana Radulescu 					DPAA2_ETH_MAX_TX_QUEUES)
26434ff6846SIoana Radulescu 
26534ff6846SIoana Radulescu #define DPAA2_ETH_MAX_DPCONS		16
26634ff6846SIoana Radulescu 
26734ff6846SIoana Radulescu enum dpaa2_eth_fq_type {
26834ff6846SIoana Radulescu 	DPAA2_RX_FQ = 0,
26934ff6846SIoana Radulescu 	DPAA2_TX_CONF_FQ,
27034ff6846SIoana Radulescu };
27134ff6846SIoana Radulescu 
27234ff6846SIoana Radulescu struct dpaa2_eth_priv;
27334ff6846SIoana Radulescu 
27434ff6846SIoana Radulescu struct dpaa2_eth_fq {
27534ff6846SIoana Radulescu 	u32 fqid;
27634ff6846SIoana Radulescu 	u32 tx_qdbin;
27734ff6846SIoana Radulescu 	u16 flowid;
27834ff6846SIoana Radulescu 	int target_cpu;
279569dac6aSIoana Ciocoi Radulescu 	u32 dq_frames;
280569dac6aSIoana Ciocoi Radulescu 	u32 dq_bytes;
28134ff6846SIoana Radulescu 	struct dpaa2_eth_channel *channel;
28234ff6846SIoana Radulescu 	enum dpaa2_eth_fq_type type;
28334ff6846SIoana Radulescu 
28434ff6846SIoana Radulescu 	void (*consume)(struct dpaa2_eth_priv *priv,
28534ff6846SIoana Radulescu 			struct dpaa2_eth_channel *ch,
28634ff6846SIoana Radulescu 			const struct dpaa2_fd *fd,
287dbcdf728SIoana Ciocoi Radulescu 			struct dpaa2_eth_fq *fq);
28834ff6846SIoana Radulescu 	struct dpaa2_eth_fq_stats stats;
28934ff6846SIoana Radulescu };
29034ff6846SIoana Radulescu 
2917e273a8eSIoana Ciocoi Radulescu struct dpaa2_eth_ch_xdp {
2927e273a8eSIoana Ciocoi Radulescu 	struct bpf_prog *prog;
2935d39dc21SIoana Ciocoi Radulescu 	u64 drop_bufs[DPAA2_ETH_BUFS_PER_CMD];
2945d39dc21SIoana Ciocoi Radulescu 	int drop_cnt;
2957e273a8eSIoana Ciocoi Radulescu };
2967e273a8eSIoana Ciocoi Radulescu 
29734ff6846SIoana Radulescu struct dpaa2_eth_channel {
29834ff6846SIoana Radulescu 	struct dpaa2_io_notification_ctx nctx;
29934ff6846SIoana Radulescu 	struct fsl_mc_device *dpcon;
30034ff6846SIoana Radulescu 	int dpcon_id;
30134ff6846SIoana Radulescu 	int ch_id;
30234ff6846SIoana Radulescu 	struct napi_struct napi;
30334ff6846SIoana Radulescu 	struct dpaa2_io *dpio;
30434ff6846SIoana Radulescu 	struct dpaa2_io_store *store;
30534ff6846SIoana Radulescu 	struct dpaa2_eth_priv *priv;
30634ff6846SIoana Radulescu 	int buf_count;
30734ff6846SIoana Radulescu 	struct dpaa2_eth_ch_stats stats;
3087e273a8eSIoana Ciocoi Radulescu 	struct dpaa2_eth_ch_xdp xdp;
30934ff6846SIoana Radulescu };
31034ff6846SIoana Radulescu 
311f76c483aSIoana Radulescu struct dpaa2_eth_dist_fields {
31234ff6846SIoana Radulescu 	u64 rxnfc_field;
31334ff6846SIoana Radulescu 	enum net_prot cls_prot;
31434ff6846SIoana Radulescu 	int cls_field;
31534ff6846SIoana Radulescu 	int size;
31634ff6846SIoana Radulescu };
31734ff6846SIoana Radulescu 
318afb90dbbSIoana Radulescu struct dpaa2_eth_cls_rule {
319afb90dbbSIoana Radulescu 	struct ethtool_rx_flow_spec fs;
320afb90dbbSIoana Radulescu 	u8 in_use;
321afb90dbbSIoana Radulescu };
322afb90dbbSIoana Radulescu 
32334ff6846SIoana Radulescu /* Driver private data */
32434ff6846SIoana Radulescu struct dpaa2_eth_priv {
32534ff6846SIoana Radulescu 	struct net_device *net_dev;
32634ff6846SIoana Radulescu 
32734ff6846SIoana Radulescu 	u8 num_fqs;
32834ff6846SIoana Radulescu 	struct dpaa2_eth_fq fq[DPAA2_ETH_MAX_QUEUES];
32934ff6846SIoana Radulescu 
33034ff6846SIoana Radulescu 	u8 num_channels;
33134ff6846SIoana Radulescu 	struct dpaa2_eth_channel *channel[DPAA2_ETH_MAX_DPCONS];
33234ff6846SIoana Radulescu 
33334ff6846SIoana Radulescu 	struct dpni_attr dpni_attrs;
33434ff6846SIoana Radulescu 	u16 dpni_ver_major;
33534ff6846SIoana Radulescu 	u16 dpni_ver_minor;
33634ff6846SIoana Radulescu 	u16 tx_data_offset;
33734ff6846SIoana Radulescu 
33834ff6846SIoana Radulescu 	struct fsl_mc_device *dpbp_dev;
33934ff6846SIoana Radulescu 	u16 bpid;
34034ff6846SIoana Radulescu 	struct iommu_domain *iommu_domain;
34134ff6846SIoana Radulescu 
34234ff6846SIoana Radulescu 	bool tx_tstamp; /* Tx timestamping enabled */
34334ff6846SIoana Radulescu 	bool rx_tstamp; /* Rx timestamping enabled */
34434ff6846SIoana Radulescu 
34534ff6846SIoana Radulescu 	u16 tx_qdid;
34634ff6846SIoana Radulescu 	u16 rx_buf_align;
34734ff6846SIoana Radulescu 	struct fsl_mc_io *mc_io;
34834ff6846SIoana Radulescu 	/* Cores which have an affine DPIO/DPCON.
34934ff6846SIoana Radulescu 	 * This is the cpu set on which Rx and Tx conf frames are processed
35034ff6846SIoana Radulescu 	 */
35134ff6846SIoana Radulescu 	struct cpumask dpio_cpumask;
35234ff6846SIoana Radulescu 
35334ff6846SIoana Radulescu 	/* Standard statistics */
35434ff6846SIoana Radulescu 	struct rtnl_link_stats64 __percpu *percpu_stats;
35534ff6846SIoana Radulescu 	/* Extra stats, in addition to the ones known by the kernel */
35634ff6846SIoana Radulescu 	struct dpaa2_eth_drv_stats __percpu *percpu_extras;
35734ff6846SIoana Radulescu 
35834ff6846SIoana Radulescu 	u16 mc_token;
35934ff6846SIoana Radulescu 
36034ff6846SIoana Radulescu 	struct dpni_link_state link_state;
36134ff6846SIoana Radulescu 	bool do_link_poll;
36234ff6846SIoana Radulescu 	struct task_struct *poll_thread;
36334ff6846SIoana Radulescu 
36434ff6846SIoana Radulescu 	/* enabled ethtool hashing bits */
36534ff6846SIoana Radulescu 	u64 rx_hash_fields;
366afb90dbbSIoana Radulescu 	struct dpaa2_eth_cls_rule *cls_rules;
3674aaaf9b9SIoana Radulescu 	u8 rx_cls_enabled;
3687e273a8eSIoana Ciocoi Radulescu 	struct bpf_prog *xdp_prog;
369*091a19eaSIoana Radulescu #ifdef CONFIG_DEBUG_FS
370*091a19eaSIoana Radulescu 	struct dpaa2_debugfs dbg;
371*091a19eaSIoana Radulescu #endif
37234ff6846SIoana Radulescu };
37334ff6846SIoana Radulescu 
37434ff6846SIoana Radulescu #define DPAA2_RXH_SUPPORTED	(RXH_L2DA | RXH_VLAN | RXH_L3_PROTO \
37534ff6846SIoana Radulescu 				| RXH_IP_SRC | RXH_IP_DST | RXH_L4_B_0_1 \
37634ff6846SIoana Radulescu 				| RXH_L4_B_2_3)
37734ff6846SIoana Radulescu 
37834ff6846SIoana Radulescu /* default Rx hash options, set during probing */
37934ff6846SIoana Radulescu #define DPAA2_RXH_DEFAULT	(RXH_L3_PROTO | RXH_IP_SRC | RXH_IP_DST | \
38034ff6846SIoana Radulescu 				 RXH_L4_B_0_1 | RXH_L4_B_2_3)
38134ff6846SIoana Radulescu 
38234ff6846SIoana Radulescu #define dpaa2_eth_hash_enabled(priv)	\
38334ff6846SIoana Radulescu 	((priv)->dpni_attrs.num_queues > 1)
38434ff6846SIoana Radulescu 
38534ff6846SIoana Radulescu /* Required by struct dpni_rx_tc_dist_cfg::key_cfg_iova */
38634ff6846SIoana Radulescu #define DPAA2_CLASSIFIER_DMA_SIZE 256
38734ff6846SIoana Radulescu 
38834ff6846SIoana Radulescu extern const struct ethtool_ops dpaa2_ethtool_ops;
38934ff6846SIoana Radulescu extern int dpaa2_phc_index;
39034ff6846SIoana Radulescu 
39134ff6846SIoana Radulescu static inline int dpaa2_eth_cmp_dpni_ver(struct dpaa2_eth_priv *priv,
39234ff6846SIoana Radulescu 					 u16 ver_major, u16 ver_minor)
39334ff6846SIoana Radulescu {
39434ff6846SIoana Radulescu 	if (priv->dpni_ver_major == ver_major)
39534ff6846SIoana Radulescu 		return priv->dpni_ver_minor - ver_minor;
39634ff6846SIoana Radulescu 	return priv->dpni_ver_major - ver_major;
39734ff6846SIoana Radulescu }
39834ff6846SIoana Radulescu 
399df85aeb9SIoana Radulescu /* Minimum firmware version that supports a more flexible API
400df85aeb9SIoana Radulescu  * for configuring the Rx flow hash key
401df85aeb9SIoana Radulescu  */
402df85aeb9SIoana Radulescu #define DPNI_RX_DIST_KEY_VER_MAJOR	7
403df85aeb9SIoana Radulescu #define DPNI_RX_DIST_KEY_VER_MINOR	5
404df85aeb9SIoana Radulescu 
405df85aeb9SIoana Radulescu #define dpaa2_eth_has_legacy_dist(priv)					\
406df85aeb9SIoana Radulescu 	(dpaa2_eth_cmp_dpni_ver((priv), DPNI_RX_DIST_KEY_VER_MAJOR,	\
407df85aeb9SIoana Radulescu 				DPNI_RX_DIST_KEY_VER_MINOR) < 0)
408df85aeb9SIoana Radulescu 
409afb90dbbSIoana Radulescu #define dpaa2_eth_fs_count(priv)        \
410afb90dbbSIoana Radulescu 	((priv)->dpni_attrs.fs_entries)
411afb90dbbSIoana Radulescu 
412186f21beSIoana Ciornei /* We have exactly one {Rx, Tx conf} queue per channel */
413186f21beSIoana Ciornei #define dpaa2_eth_queue_count(priv)     \
414186f21beSIoana Ciornei 	((priv)->num_channels)
415186f21beSIoana Ciornei 
4164aaaf9b9SIoana Radulescu enum dpaa2_eth_rx_dist {
4174aaaf9b9SIoana Radulescu 	DPAA2_ETH_RX_DIST_HASH,
4184aaaf9b9SIoana Radulescu 	DPAA2_ETH_RX_DIST_CLS
4194aaaf9b9SIoana Radulescu };
4204aaaf9b9SIoana Radulescu 
42134ff6846SIoana Radulescu /* Hardware only sees DPAA2_ETH_RX_BUF_SIZE, but the skb built around
42234ff6846SIoana Radulescu  * the buffer also needs space for its shared info struct, and we need
42334ff6846SIoana Radulescu  * to allocate enough to accommodate hardware alignment restrictions
42434ff6846SIoana Radulescu  */
42534ff6846SIoana Radulescu static inline unsigned int dpaa2_eth_buf_raw_size(struct dpaa2_eth_priv *priv)
42634ff6846SIoana Radulescu {
42734ff6846SIoana Radulescu 	return DPAA2_ETH_SKB_SIZE + priv->rx_buf_align;
42834ff6846SIoana Radulescu }
42934ff6846SIoana Radulescu 
43034ff6846SIoana Radulescu static inline
43134ff6846SIoana Radulescu unsigned int dpaa2_eth_needed_headroom(struct dpaa2_eth_priv *priv,
43234ff6846SIoana Radulescu 				       struct sk_buff *skb)
43334ff6846SIoana Radulescu {
43434ff6846SIoana Radulescu 	unsigned int headroom = DPAA2_ETH_SWA_SIZE;
43534ff6846SIoana Radulescu 
43634ff6846SIoana Radulescu 	/* For non-linear skbs we have no headroom requirement, as we build a
43734ff6846SIoana Radulescu 	 * SG frame with a newly allocated SGT buffer
43834ff6846SIoana Radulescu 	 */
43934ff6846SIoana Radulescu 	if (skb_is_nonlinear(skb))
44034ff6846SIoana Radulescu 		return 0;
44134ff6846SIoana Radulescu 
44234ff6846SIoana Radulescu 	/* If we have Tx timestamping, need 128B hardware annotation */
44334ff6846SIoana Radulescu 	if (priv->tx_tstamp && skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)
44434ff6846SIoana Radulescu 		headroom += DPAA2_ETH_TX_HWA_SIZE;
44534ff6846SIoana Radulescu 
44634ff6846SIoana Radulescu 	return headroom;
44734ff6846SIoana Radulescu }
44834ff6846SIoana Radulescu 
44934ff6846SIoana Radulescu /* Extra headroom space requested to hardware, in order to make sure there's
45034ff6846SIoana Radulescu  * no realloc'ing in forwarding scenarios
45134ff6846SIoana Radulescu  */
45234ff6846SIoana Radulescu static inline unsigned int dpaa2_eth_rx_head_room(struct dpaa2_eth_priv *priv)
45334ff6846SIoana Radulescu {
45434ff6846SIoana Radulescu 	return priv->tx_data_offset + DPAA2_ETH_TX_BUF_ALIGN -
45534ff6846SIoana Radulescu 	       DPAA2_ETH_RX_HWA_SIZE;
45634ff6846SIoana Radulescu }
45734ff6846SIoana Radulescu 
458edad8d26SIoana Ciocoi Radulescu int dpaa2_eth_set_hash(struct net_device *net_dev, u64 flags);
459afb90dbbSIoana Radulescu int dpaa2_eth_cls_key_size(void);
460afb90dbbSIoana Radulescu int dpaa2_eth_cls_fld_off(int prot, int field);
461edad8d26SIoana Ciocoi Radulescu 
46234ff6846SIoana Radulescu #endif	/* __DPAA2_H */
463