1d17d0540SDan Williams // SPDX-License-Identifier: GPL-2.0-only
2d17d0540SDan Williams /* Copyright(c) 2022 Intel Corporation. All rights reserved. */
3cc2a4878SDan Williams #include <linux/seq_file.h>
4d17d0540SDan Williams #include <linux/device.h>
5d17d0540SDan Williams #include <linux/delay.h>
6d17d0540SDan Williams
7d17d0540SDan Williams #include "cxlmem.h"
8d17d0540SDan Williams #include "core.h"
9d17d0540SDan Williams
10d17d0540SDan Williams /**
11d17d0540SDan Williams * DOC: cxl core hdm
12d17d0540SDan Williams *
13d17d0540SDan Williams * Compute Express Link Host Managed Device Memory, starting with the
14d17d0540SDan Williams * CXL 2.0 specification, is managed by an array of HDM Decoder register
15d17d0540SDan Williams * instances per CXL port and per CXL endpoint. Define common helpers
16d17d0540SDan Williams * for enumerating these registers and capabilities.
17d17d0540SDan Williams */
18d17d0540SDan Williams
19b9686e8cSDan Williams DECLARE_RWSEM(cxl_dpa_rwsem);
20cc2a4878SDan Williams
add_hdm_decoder(struct cxl_port * port,struct cxl_decoder * cxld,int * target_map)21d17d0540SDan Williams static int add_hdm_decoder(struct cxl_port *port, struct cxl_decoder *cxld,
22d17d0540SDan Williams int *target_map)
23d17d0540SDan Williams {
24d17d0540SDan Williams int rc;
25d17d0540SDan Williams
26d17d0540SDan Williams rc = cxl_decoder_add_locked(cxld, target_map);
27d17d0540SDan Williams if (rc) {
28d17d0540SDan Williams put_device(&cxld->dev);
29d17d0540SDan Williams dev_err(&port->dev, "Failed to add decoder\n");
30d17d0540SDan Williams return rc;
31d17d0540SDan Williams }
32d17d0540SDan Williams
33d17d0540SDan Williams rc = cxl_decoder_autoremove(&port->dev, cxld);
34d17d0540SDan Williams if (rc)
35d17d0540SDan Williams return rc;
36d17d0540SDan Williams
37d17d0540SDan Williams dev_dbg(&cxld->dev, "Added to port %s\n", dev_name(&port->dev));
38d17d0540SDan Williams
39d17d0540SDan Williams return 0;
40d17d0540SDan Williams }
41d17d0540SDan Williams
42d17d0540SDan Williams /*
43d17d0540SDan Williams * Per the CXL specification (8.2.5.12 CXL HDM Decoder Capability Structure)
44d17d0540SDan Williams * single ported host-bridges need not publish a decoder capability when a
45d17d0540SDan Williams * passthrough decode can be assumed, i.e. all transactions that the uport sees
46d17d0540SDan Williams * are claimed and passed to the single dport. Disable the range until the first
47d17d0540SDan Williams * CXL region is enumerated / activated.
48d17d0540SDan Williams */
devm_cxl_add_passthrough_decoder(struct cxl_port * port)49664bf115SDan Williams int devm_cxl_add_passthrough_decoder(struct cxl_port *port)
50d17d0540SDan Williams {
51e636479eSDan Williams struct cxl_switch_decoder *cxlsd;
5239178585SDan Williams struct cxl_dport *dport = NULL;
53d17d0540SDan Williams int single_port_map[1];
5439178585SDan Williams unsigned long index;
55843836bfSYao Xingtao struct cxl_hdm *cxlhdm = dev_get_drvdata(&port->dev);
56843836bfSYao Xingtao
57843836bfSYao Xingtao /*
58843836bfSYao Xingtao * Capability checks are moot for passthrough decoders, support
59843836bfSYao Xingtao * any and all possibilities.
60843836bfSYao Xingtao */
61843836bfSYao Xingtao cxlhdm->interleave_mask = ~0U;
62843836bfSYao Xingtao cxlhdm->iw_cap_mask = ~0UL;
63d17d0540SDan Williams
64e636479eSDan Williams cxlsd = cxl_switch_decoder_alloc(port, 1);
65e636479eSDan Williams if (IS_ERR(cxlsd))
66e636479eSDan Williams return PTR_ERR(cxlsd);
67d17d0540SDan Williams
68d17d0540SDan Williams device_lock_assert(&port->dev);
69d17d0540SDan Williams
7039178585SDan Williams xa_for_each(&port->dports, index, dport)
7139178585SDan Williams break;
72d17d0540SDan Williams single_port_map[0] = dport->port_id;
73d17d0540SDan Williams
74e636479eSDan Williams return add_hdm_decoder(port, &cxlsd->cxld, single_port_map);
75d17d0540SDan Williams }
76d17d0540SDan Williams EXPORT_SYMBOL_NS_GPL(devm_cxl_add_passthrough_decoder, CXL);
77d17d0540SDan Williams
parse_hdm_decoder_caps(struct cxl_hdm * cxlhdm)78d17d0540SDan Williams static void parse_hdm_decoder_caps(struct cxl_hdm *cxlhdm)
79d17d0540SDan Williams {
80d17d0540SDan Williams u32 hdm_cap;
81d17d0540SDan Williams
82d17d0540SDan Williams hdm_cap = readl(cxlhdm->regs.hdm_decoder + CXL_HDM_DECODER_CAP_OFFSET);
83d17d0540SDan Williams cxlhdm->decoder_count = cxl_hdm_decoder_count(hdm_cap);
84d17d0540SDan Williams cxlhdm->target_count =
85d17d0540SDan Williams FIELD_GET(CXL_HDM_DECODER_TARGET_COUNT_MASK, hdm_cap);
86d17d0540SDan Williams if (FIELD_GET(CXL_HDM_DECODER_INTERLEAVE_11_8, hdm_cap))
87d17d0540SDan Williams cxlhdm->interleave_mask |= GENMASK(11, 8);
88d17d0540SDan Williams if (FIELD_GET(CXL_HDM_DECODER_INTERLEAVE_14_12, hdm_cap))
89d17d0540SDan Williams cxlhdm->interleave_mask |= GENMASK(14, 12);
90843836bfSYao Xingtao cxlhdm->iw_cap_mask = BIT(1) | BIT(2) | BIT(4) | BIT(8);
91843836bfSYao Xingtao if (FIELD_GET(CXL_HDM_DECODER_INTERLEAVE_3_6_12_WAY, hdm_cap))
92843836bfSYao Xingtao cxlhdm->iw_cap_mask |= BIT(3) | BIT(6) | BIT(12);
93843836bfSYao Xingtao if (FIELD_GET(CXL_HDM_DECODER_INTERLEAVE_16_WAY, hdm_cap))
94843836bfSYao Xingtao cxlhdm->iw_cap_mask |= BIT(16);
95d17d0540SDan Williams }
96d17d0540SDan Williams
map_hdm_decoder_regs(struct cxl_port * port,void __iomem * crb,struct cxl_component_regs * regs)97920d8d2cSDan Williams static int map_hdm_decoder_regs(struct cxl_port *port, void __iomem *crb,
98920d8d2cSDan Williams struct cxl_component_regs *regs)
99d17d0540SDan Williams {
100920d8d2cSDan Williams struct cxl_register_map map = {
1010fc37ec1SRobert Richter .host = &port->dev,
102920d8d2cSDan Williams .resource = port->component_reg_phys,
103920d8d2cSDan Williams .base = crb,
104920d8d2cSDan Williams .max_size = CXL_COMPONENT_REG_BLOCK_SIZE,
105920d8d2cSDan Williams };
106d17d0540SDan Williams
107920d8d2cSDan Williams cxl_probe_component_regs(&port->dev, crb, &map.component_map);
108920d8d2cSDan Williams if (!map.component_map.hdm_decoder.valid) {
1097bba261eSDan Williams dev_dbg(&port->dev, "HDM decoder registers not implemented\n");
1107bba261eSDan Williams /* unique error code to indicate no HDM decoder capability */
1117bba261eSDan Williams return -ENODEV;
112d17d0540SDan Williams }
113d17d0540SDan Williams
11457340804SRobert Richter return cxl_map_component_regs(&map, regs, BIT(CXL_CM_CAP_CAP_ID_HDM));
115d17d0540SDan Williams }
116d17d0540SDan Williams
should_emulate_decoders(struct cxl_endpoint_dvsec_info * info)11752cc48adSDan Williams static bool should_emulate_decoders(struct cxl_endpoint_dvsec_info *info)
11852cc48adSDan Williams {
11952cc48adSDan Williams struct cxl_hdm *cxlhdm;
12052cc48adSDan Williams void __iomem *hdm;
12152cc48adSDan Williams u32 ctrl;
12252cc48adSDan Williams int i;
12352cc48adSDan Williams
12452cc48adSDan Williams if (!info)
12552cc48adSDan Williams return false;
12652cc48adSDan Williams
12752cc48adSDan Williams cxlhdm = dev_get_drvdata(&info->port->dev);
12852cc48adSDan Williams hdm = cxlhdm->regs.hdm_decoder;
12952cc48adSDan Williams
13052cc48adSDan Williams if (!hdm)
13152cc48adSDan Williams return true;
13252cc48adSDan Williams
13352cc48adSDan Williams /*
13452cc48adSDan Williams * If HDM decoders are present and the driver is in control of
13552cc48adSDan Williams * Mem_Enable skip DVSEC based emulation
13652cc48adSDan Williams */
13752cc48adSDan Williams if (!info->mem_enabled)
13852cc48adSDan Williams return false;
13952cc48adSDan Williams
14052cc48adSDan Williams /*
14152cc48adSDan Williams * If any decoders are committed already, there should not be any
14252cc48adSDan Williams * emulated DVSEC decoders.
14352cc48adSDan Williams */
14452cc48adSDan Williams for (i = 0; i < cxlhdm->decoder_count; i++) {
14552cc48adSDan Williams ctrl = readl(hdm + CXL_HDM_DECODER0_CTRL_OFFSET(i));
146c841ecd8SDan Williams dev_dbg(&info->port->dev,
147c841ecd8SDan Williams "decoder%d.%d: committed: %ld base: %#x_%.8x size: %#x_%.8x\n",
148c841ecd8SDan Williams info->port->id, i,
149c841ecd8SDan Williams FIELD_GET(CXL_HDM_DECODER0_CTRL_COMMITTED, ctrl),
150c841ecd8SDan Williams readl(hdm + CXL_HDM_DECODER0_BASE_HIGH_OFFSET(i)),
151c841ecd8SDan Williams readl(hdm + CXL_HDM_DECODER0_BASE_LOW_OFFSET(i)),
152c841ecd8SDan Williams readl(hdm + CXL_HDM_DECODER0_SIZE_HIGH_OFFSET(i)),
153c841ecd8SDan Williams readl(hdm + CXL_HDM_DECODER0_SIZE_LOW_OFFSET(i)));
15452cc48adSDan Williams if (FIELD_GET(CXL_HDM_DECODER0_CTRL_COMMITTED, ctrl))
15552cc48adSDan Williams return false;
15652cc48adSDan Williams }
15752cc48adSDan Williams
15852cc48adSDan Williams return true;
15952cc48adSDan Williams }
16052cc48adSDan Williams
161d17d0540SDan Williams /**
162d17d0540SDan Williams * devm_cxl_setup_hdm - map HDM decoder component registers
163d17d0540SDan Williams * @port: cxl_port to map
1644474ce56SDave Jiang * @info: cached DVSEC range register info
165d17d0540SDan Williams */
devm_cxl_setup_hdm(struct cxl_port * port,struct cxl_endpoint_dvsec_info * info)1664474ce56SDave Jiang struct cxl_hdm *devm_cxl_setup_hdm(struct cxl_port *port,
1674474ce56SDave Jiang struct cxl_endpoint_dvsec_info *info)
168d17d0540SDan Williams {
169d17d0540SDan Williams struct device *dev = &port->dev;
170d17d0540SDan Williams struct cxl_hdm *cxlhdm;
171920d8d2cSDan Williams void __iomem *crb;
172920d8d2cSDan Williams int rc;
173d17d0540SDan Williams
174664bf115SDan Williams cxlhdm = devm_kzalloc(dev, sizeof(*cxlhdm), GFP_KERNEL);
175d17d0540SDan Williams if (!cxlhdm)
176d17d0540SDan Williams return ERR_PTR(-ENOMEM);
177d17d0540SDan Williams cxlhdm->port = port;
17882f0832aSDan Williams dev_set_drvdata(dev, cxlhdm);
1794474ce56SDave Jiang
18082f0832aSDan Williams crb = ioremap(port->component_reg_phys, CXL_COMPONENT_REG_BLOCK_SIZE);
18182f0832aSDan Williams if (!crb && info && info->mem_enabled) {
18282f0832aSDan Williams cxlhdm->decoder_count = info->ranges;
18382f0832aSDan Williams return cxlhdm;
18482f0832aSDan Williams } else if (!crb) {
185d17d0540SDan Williams dev_err(dev, "No component registers mapped\n");
186d17d0540SDan Williams return ERR_PTR(-ENXIO);
187d17d0540SDan Williams }
188d17d0540SDan Williams
189920d8d2cSDan Williams rc = map_hdm_decoder_regs(port, crb, &cxlhdm->regs);
190920d8d2cSDan Williams iounmap(crb);
191920d8d2cSDan Williams if (rc)
192920d8d2cSDan Williams return ERR_PTR(rc);
193d17d0540SDan Williams
194d17d0540SDan Williams parse_hdm_decoder_caps(cxlhdm);
195d17d0540SDan Williams if (cxlhdm->decoder_count == 0) {
196d17d0540SDan Williams dev_err(dev, "Spec violation. Caps invalid\n");
197d17d0540SDan Williams return ERR_PTR(-ENXIO);
198d17d0540SDan Williams }
199d17d0540SDan Williams
20052cc48adSDan Williams /*
20152cc48adSDan Williams * Now that the hdm capability is parsed, decide if range
20252cc48adSDan Williams * register emulation is needed and fixup cxlhdm accordingly.
20352cc48adSDan Williams */
20452cc48adSDan Williams if (should_emulate_decoders(info)) {
20552cc48adSDan Williams dev_dbg(dev, "Fallback map %d range register%s\n", info->ranges,
20652cc48adSDan Williams info->ranges > 1 ? "s" : "");
20752cc48adSDan Williams cxlhdm->decoder_count = info->ranges;
20852cc48adSDan Williams }
20952cc48adSDan Williams
210d17d0540SDan Williams return cxlhdm;
211d17d0540SDan Williams }
212d17d0540SDan Williams EXPORT_SYMBOL_NS_GPL(devm_cxl_setup_hdm, CXL);
213d17d0540SDan Williams
__cxl_dpa_debug(struct seq_file * file,struct resource * r,int depth)214cc2a4878SDan Williams static void __cxl_dpa_debug(struct seq_file *file, struct resource *r, int depth)
215cc2a4878SDan Williams {
216cc2a4878SDan Williams unsigned long long start = r->start, end = r->end;
217cc2a4878SDan Williams
218cc2a4878SDan Williams seq_printf(file, "%*s%08llx-%08llx : %s\n", depth * 2, "", start, end,
219cc2a4878SDan Williams r->name);
220cc2a4878SDan Williams }
221cc2a4878SDan Williams
cxl_dpa_debug(struct seq_file * file,struct cxl_dev_state * cxlds)222cc2a4878SDan Williams void cxl_dpa_debug(struct seq_file *file, struct cxl_dev_state *cxlds)
223cc2a4878SDan Williams {
224cc2a4878SDan Williams struct resource *p1, *p2;
225cc2a4878SDan Williams
226cc2a4878SDan Williams down_read(&cxl_dpa_rwsem);
227cc2a4878SDan Williams for (p1 = cxlds->dpa_res.child; p1; p1 = p1->sibling) {
228cc2a4878SDan Williams __cxl_dpa_debug(file, p1, 0);
229cc2a4878SDan Williams for (p2 = p1->child; p2; p2 = p2->sibling)
230cc2a4878SDan Williams __cxl_dpa_debug(file, p2, 1);
231cc2a4878SDan Williams }
232cc2a4878SDan Williams up_read(&cxl_dpa_rwsem);
233cc2a4878SDan Williams }
234cc2a4878SDan Williams EXPORT_SYMBOL_NS_GPL(cxl_dpa_debug, CXL);
235cc2a4878SDan Williams
2369c57cde0SDan Williams /*
2379c57cde0SDan Williams * Must be called in a context that synchronizes against this decoder's
2389c57cde0SDan Williams * port ->remove() callback (like an endpoint decoder sysfs attribute)
2399c57cde0SDan Williams */
__cxl_dpa_release(struct cxl_endpoint_decoder * cxled)2409c57cde0SDan Williams static void __cxl_dpa_release(struct cxl_endpoint_decoder *cxled)
241d17d0540SDan Williams {
2429c57cde0SDan Williams struct cxl_memdev *cxlmd = cxled_to_memdev(cxled);
2430c33b393SDan Williams struct cxl_port *port = cxled_to_port(cxled);
2449c57cde0SDan Williams struct cxl_dev_state *cxlds = cxlmd->cxlds;
2459c57cde0SDan Williams struct resource *res = cxled->dpa_res;
2469c57cde0SDan Williams resource_size_t skip_start;
2479c57cde0SDan Williams
2489c57cde0SDan Williams lockdep_assert_held_write(&cxl_dpa_rwsem);
2499c57cde0SDan Williams
2509c57cde0SDan Williams /* save @skip_start, before @res is released */
2519c57cde0SDan Williams skip_start = res->start - cxled->skip;
2529c57cde0SDan Williams __release_region(&cxlds->dpa_res, res->start, resource_size(res));
2539c57cde0SDan Williams if (cxled->skip)
2549c57cde0SDan Williams __release_region(&cxlds->dpa_res, skip_start, cxled->skip);
2559c57cde0SDan Williams cxled->skip = 0;
2569c57cde0SDan Williams cxled->dpa_res = NULL;
2574d5c42a8SDan Williams put_device(&cxled->cxld.dev);
2580c33b393SDan Williams port->hdm_end--;
2599c57cde0SDan Williams }
2609c57cde0SDan Williams
cxl_dpa_release(void * cxled)2619c57cde0SDan Williams static void cxl_dpa_release(void *cxled)
2629c57cde0SDan Williams {
2639c57cde0SDan Williams down_write(&cxl_dpa_rwsem);
2649c57cde0SDan Williams __cxl_dpa_release(cxled);
2659c57cde0SDan Williams up_write(&cxl_dpa_rwsem);
2669c57cde0SDan Williams }
2679c57cde0SDan Williams
268cf880423SDan Williams /*
269cf880423SDan Williams * Must be called from context that will not race port device
270cf880423SDan Williams * unregistration, like decoder sysfs attribute methods
271cf880423SDan Williams */
devm_cxl_dpa_release(struct cxl_endpoint_decoder * cxled)272cf880423SDan Williams static void devm_cxl_dpa_release(struct cxl_endpoint_decoder *cxled)
273cf880423SDan Williams {
274cf880423SDan Williams struct cxl_port *port = cxled_to_port(cxled);
275cf880423SDan Williams
276cf880423SDan Williams lockdep_assert_held_write(&cxl_dpa_rwsem);
277cf880423SDan Williams devm_remove_action(&port->dev, cxl_dpa_release, cxled);
278cf880423SDan Williams __cxl_dpa_release(cxled);
279cf880423SDan Williams }
280cf880423SDan Williams
__cxl_dpa_reserve(struct cxl_endpoint_decoder * cxled,resource_size_t base,resource_size_t len,resource_size_t skipped)2819c57cde0SDan Williams static int __cxl_dpa_reserve(struct cxl_endpoint_decoder *cxled,
2829c57cde0SDan Williams resource_size_t base, resource_size_t len,
2839c57cde0SDan Williams resource_size_t skipped)
2849c57cde0SDan Williams {
2859c57cde0SDan Williams struct cxl_memdev *cxlmd = cxled_to_memdev(cxled);
2869c57cde0SDan Williams struct cxl_port *port = cxled_to_port(cxled);
2879c57cde0SDan Williams struct cxl_dev_state *cxlds = cxlmd->cxlds;
2889c57cde0SDan Williams struct device *dev = &port->dev;
2899c57cde0SDan Williams struct resource *res;
2909c57cde0SDan Williams
2919c57cde0SDan Williams lockdep_assert_held_write(&cxl_dpa_rwsem);
2929c57cde0SDan Williams
2937701c8beSDan Williams if (!len) {
2947701c8beSDan Williams dev_warn(dev, "decoder%d.%d: empty reservation attempted\n",
2957701c8beSDan Williams port->id, cxled->cxld.id);
2967701c8beSDan Williams return -EINVAL;
2977701c8beSDan Williams }
2989c57cde0SDan Williams
2999c57cde0SDan Williams if (cxled->dpa_res) {
3009c57cde0SDan Williams dev_dbg(dev, "decoder%d.%d: existing allocation %pr assigned\n",
3019c57cde0SDan Williams port->id, cxled->cxld.id, cxled->dpa_res);
3029c57cde0SDan Williams return -EBUSY;
3039c57cde0SDan Williams }
3049c57cde0SDan Williams
3050c33b393SDan Williams if (port->hdm_end + 1 != cxled->cxld.id) {
3060c33b393SDan Williams /*
3070c33b393SDan Williams * Assumes alloc and commit order is always in hardware instance
3080c33b393SDan Williams * order per expectations from 8.2.5.12.20 Committing Decoder
3090c33b393SDan Williams * Programming that enforce decoder[m] committed before
3100c33b393SDan Williams * decoder[m+1] commit start.
3110c33b393SDan Williams */
3120c33b393SDan Williams dev_dbg(dev, "decoder%d.%d: expected decoder%d.%d\n", port->id,
3130c33b393SDan Williams cxled->cxld.id, port->id, port->hdm_end + 1);
3140c33b393SDan Williams return -EBUSY;
3150c33b393SDan Williams }
3160c33b393SDan Williams
3179c57cde0SDan Williams if (skipped) {
3189c57cde0SDan Williams res = __request_region(&cxlds->dpa_res, base - skipped, skipped,
3199c57cde0SDan Williams dev_name(&cxled->cxld.dev), 0);
3209c57cde0SDan Williams if (!res) {
3219c57cde0SDan Williams dev_dbg(dev,
3229c57cde0SDan Williams "decoder%d.%d: failed to reserve skipped space\n",
3239c57cde0SDan Williams port->id, cxled->cxld.id);
3249c57cde0SDan Williams return -EBUSY;
3259c57cde0SDan Williams }
3269c57cde0SDan Williams }
3279c57cde0SDan Williams res = __request_region(&cxlds->dpa_res, base, len,
3289c57cde0SDan Williams dev_name(&cxled->cxld.dev), 0);
3299c57cde0SDan Williams if (!res) {
3309c57cde0SDan Williams dev_dbg(dev, "decoder%d.%d: failed to reserve allocation\n",
3319c57cde0SDan Williams port->id, cxled->cxld.id);
3329c57cde0SDan Williams if (skipped)
3339c57cde0SDan Williams __release_region(&cxlds->dpa_res, base - skipped,
3349c57cde0SDan Williams skipped);
3359c57cde0SDan Williams return -EBUSY;
3369c57cde0SDan Williams }
3379c57cde0SDan Williams cxled->dpa_res = res;
3389c57cde0SDan Williams cxled->skip = skipped;
3399c57cde0SDan Williams
3402c866903SDan Williams if (resource_contains(&cxlds->pmem_res, res))
3412c866903SDan Williams cxled->mode = CXL_DECODER_PMEM;
3422c866903SDan Williams else if (resource_contains(&cxlds->ram_res, res))
3432c866903SDan Williams cxled->mode = CXL_DECODER_RAM;
3442c866903SDan Williams else {
3452c866903SDan Williams dev_dbg(dev, "decoder%d.%d: %pr mixed\n", port->id,
3462c866903SDan Williams cxled->cxld.id, cxled->dpa_res);
3472c866903SDan Williams cxled->mode = CXL_DECODER_MIXED;
3482c866903SDan Williams }
3492c866903SDan Williams
3504d5c42a8SDan Williams port->hdm_end++;
3514d5c42a8SDan Williams get_device(&cxled->cxld.dev);
3529c57cde0SDan Williams return 0;
3539c57cde0SDan Williams }
3549c57cde0SDan Williams
devm_cxl_dpa_reserve(struct cxl_endpoint_decoder * cxled,resource_size_t base,resource_size_t len,resource_size_t skipped)3553d8f7ccaSDan Williams int devm_cxl_dpa_reserve(struct cxl_endpoint_decoder *cxled,
3569c57cde0SDan Williams resource_size_t base, resource_size_t len,
3579c57cde0SDan Williams resource_size_t skipped)
3589c57cde0SDan Williams {
3599c57cde0SDan Williams struct cxl_port *port = cxled_to_port(cxled);
3609c57cde0SDan Williams int rc;
3619c57cde0SDan Williams
3629c57cde0SDan Williams down_write(&cxl_dpa_rwsem);
3639c57cde0SDan Williams rc = __cxl_dpa_reserve(cxled, base, len, skipped);
3649c57cde0SDan Williams up_write(&cxl_dpa_rwsem);
3659c57cde0SDan Williams
3669c57cde0SDan Williams if (rc)
3679c57cde0SDan Williams return rc;
3689c57cde0SDan Williams
3699c57cde0SDan Williams return devm_add_action_or_reset(&port->dev, cxl_dpa_release, cxled);
3709c57cde0SDan Williams }
3713d8f7ccaSDan Williams EXPORT_SYMBOL_NS_GPL(devm_cxl_dpa_reserve, CXL);
3729c57cde0SDan Williams
cxl_dpa_size(struct cxl_endpoint_decoder * cxled)373cf880423SDan Williams resource_size_t cxl_dpa_size(struct cxl_endpoint_decoder *cxled)
374cf880423SDan Williams {
375cf880423SDan Williams resource_size_t size = 0;
376cf880423SDan Williams
377cf880423SDan Williams down_read(&cxl_dpa_rwsem);
378cf880423SDan Williams if (cxled->dpa_res)
379cf880423SDan Williams size = resource_size(cxled->dpa_res);
380cf880423SDan Williams up_read(&cxl_dpa_rwsem);
381cf880423SDan Williams
382cf880423SDan Williams return size;
383cf880423SDan Williams }
384cf880423SDan Williams
cxl_dpa_resource_start(struct cxl_endpoint_decoder * cxled)385cf880423SDan Williams resource_size_t cxl_dpa_resource_start(struct cxl_endpoint_decoder *cxled)
386cf880423SDan Williams {
387cf880423SDan Williams resource_size_t base = -1;
388cf880423SDan Williams
389c1d2d084SDan Williams lockdep_assert_held(&cxl_dpa_rwsem);
390cf880423SDan Williams if (cxled->dpa_res)
391cf880423SDan Williams base = cxled->dpa_res->start;
392cf880423SDan Williams
393cf880423SDan Williams return base;
394cf880423SDan Williams }
395cf880423SDan Williams
cxl_dpa_free(struct cxl_endpoint_decoder * cxled)396cf880423SDan Williams int cxl_dpa_free(struct cxl_endpoint_decoder *cxled)
397cf880423SDan Williams {
398cf880423SDan Williams struct cxl_port *port = cxled_to_port(cxled);
399cf880423SDan Williams struct device *dev = &cxled->cxld.dev;
400cf880423SDan Williams int rc;
401cf880423SDan Williams
402cf880423SDan Williams down_write(&cxl_dpa_rwsem);
403cf880423SDan Williams if (!cxled->dpa_res) {
404cf880423SDan Williams rc = 0;
405cf880423SDan Williams goto out;
406cf880423SDan Williams }
407b9686e8cSDan Williams if (cxled->cxld.region) {
408b9686e8cSDan Williams dev_dbg(dev, "decoder assigned to: %s\n",
409b9686e8cSDan Williams dev_name(&cxled->cxld.region->dev));
410b9686e8cSDan Williams rc = -EBUSY;
411b9686e8cSDan Williams goto out;
412b9686e8cSDan Williams }
413cf880423SDan Williams if (cxled->cxld.flags & CXL_DECODER_F_ENABLE) {
414cf880423SDan Williams dev_dbg(dev, "decoder enabled\n");
415cf880423SDan Williams rc = -EBUSY;
416cf880423SDan Williams goto out;
417cf880423SDan Williams }
418cf880423SDan Williams if (cxled->cxld.id != port->hdm_end) {
419cf880423SDan Williams dev_dbg(dev, "expected decoder%d.%d\n", port->id,
420cf880423SDan Williams port->hdm_end);
421cf880423SDan Williams rc = -EBUSY;
422cf880423SDan Williams goto out;
423cf880423SDan Williams }
424cf880423SDan Williams devm_cxl_dpa_release(cxled);
425cf880423SDan Williams rc = 0;
426cf880423SDan Williams out:
427cf880423SDan Williams up_write(&cxl_dpa_rwsem);
428cf880423SDan Williams return rc;
429cf880423SDan Williams }
430cf880423SDan Williams
cxl_dpa_set_mode(struct cxl_endpoint_decoder * cxled,enum cxl_decoder_mode mode)431cf880423SDan Williams int cxl_dpa_set_mode(struct cxl_endpoint_decoder *cxled,
432cf880423SDan Williams enum cxl_decoder_mode mode)
433cf880423SDan Williams {
434cf880423SDan Williams struct cxl_memdev *cxlmd = cxled_to_memdev(cxled);
435cf880423SDan Williams struct cxl_dev_state *cxlds = cxlmd->cxlds;
436cf880423SDan Williams struct device *dev = &cxled->cxld.dev;
437cf880423SDan Williams int rc;
438cf880423SDan Williams
439cf880423SDan Williams switch (mode) {
440cf880423SDan Williams case CXL_DECODER_RAM:
441cf880423SDan Williams case CXL_DECODER_PMEM:
442cf880423SDan Williams break;
443cf880423SDan Williams default:
444cf880423SDan Williams dev_dbg(dev, "unsupported mode: %d\n", mode);
445cf880423SDan Williams return -EINVAL;
446cf880423SDan Williams }
447cf880423SDan Williams
448cf880423SDan Williams down_write(&cxl_dpa_rwsem);
449cf880423SDan Williams if (cxled->cxld.flags & CXL_DECODER_F_ENABLE) {
450cf880423SDan Williams rc = -EBUSY;
451cf880423SDan Williams goto out;
452cf880423SDan Williams }
453cf880423SDan Williams
454cf880423SDan Williams /*
455cf880423SDan Williams * Only allow modes that are supported by the current partition
456cf880423SDan Williams * configuration
457cf880423SDan Williams */
458cf880423SDan Williams if (mode == CXL_DECODER_PMEM && !resource_size(&cxlds->pmem_res)) {
459cf880423SDan Williams dev_dbg(dev, "no available pmem capacity\n");
460cf880423SDan Williams rc = -ENXIO;
461cf880423SDan Williams goto out;
462cf880423SDan Williams }
463cf880423SDan Williams if (mode == CXL_DECODER_RAM && !resource_size(&cxlds->ram_res)) {
464cf880423SDan Williams dev_dbg(dev, "no available ram capacity\n");
465cf880423SDan Williams rc = -ENXIO;
466cf880423SDan Williams goto out;
467cf880423SDan Williams }
468cf880423SDan Williams
469cf880423SDan Williams cxled->mode = mode;
470cf880423SDan Williams rc = 0;
471cf880423SDan Williams out:
472cf880423SDan Williams up_write(&cxl_dpa_rwsem);
473cf880423SDan Williams
474cf880423SDan Williams return rc;
475cf880423SDan Williams }
476cf880423SDan Williams
cxl_dpa_alloc(struct cxl_endpoint_decoder * cxled,unsigned long long size)477cf880423SDan Williams int cxl_dpa_alloc(struct cxl_endpoint_decoder *cxled, unsigned long long size)
478cf880423SDan Williams {
479cf880423SDan Williams struct cxl_memdev *cxlmd = cxled_to_memdev(cxled);
480cf880423SDan Williams resource_size_t free_ram_start, free_pmem_start;
481cf880423SDan Williams struct cxl_port *port = cxled_to_port(cxled);
482cf880423SDan Williams struct cxl_dev_state *cxlds = cxlmd->cxlds;
483cf880423SDan Williams struct device *dev = &cxled->cxld.dev;
484cf880423SDan Williams resource_size_t start, avail, skip;
485cf880423SDan Williams struct resource *p, *last;
486cf880423SDan Williams int rc;
487cf880423SDan Williams
488cf880423SDan Williams down_write(&cxl_dpa_rwsem);
489b9686e8cSDan Williams if (cxled->cxld.region) {
490b9686e8cSDan Williams dev_dbg(dev, "decoder attached to %s\n",
491b9686e8cSDan Williams dev_name(&cxled->cxld.region->dev));
492b9686e8cSDan Williams rc = -EBUSY;
493b9686e8cSDan Williams goto out;
494b9686e8cSDan Williams }
495b9686e8cSDan Williams
496cf880423SDan Williams if (cxled->cxld.flags & CXL_DECODER_F_ENABLE) {
497cf880423SDan Williams dev_dbg(dev, "decoder enabled\n");
498cf880423SDan Williams rc = -EBUSY;
499cf880423SDan Williams goto out;
500cf880423SDan Williams }
501cf880423SDan Williams
502cf880423SDan Williams for (p = cxlds->ram_res.child, last = NULL; p; p = p->sibling)
503cf880423SDan Williams last = p;
504cf880423SDan Williams if (last)
505cf880423SDan Williams free_ram_start = last->end + 1;
506cf880423SDan Williams else
507cf880423SDan Williams free_ram_start = cxlds->ram_res.start;
508cf880423SDan Williams
509cf880423SDan Williams for (p = cxlds->pmem_res.child, last = NULL; p; p = p->sibling)
510cf880423SDan Williams last = p;
511cf880423SDan Williams if (last)
512cf880423SDan Williams free_pmem_start = last->end + 1;
513cf880423SDan Williams else
514cf880423SDan Williams free_pmem_start = cxlds->pmem_res.start;
515cf880423SDan Williams
516cf880423SDan Williams if (cxled->mode == CXL_DECODER_RAM) {
517cf880423SDan Williams start = free_ram_start;
518cf880423SDan Williams avail = cxlds->ram_res.end - start + 1;
519cf880423SDan Williams skip = 0;
520cf880423SDan Williams } else if (cxled->mode == CXL_DECODER_PMEM) {
521cf880423SDan Williams resource_size_t skip_start, skip_end;
522cf880423SDan Williams
523cf880423SDan Williams start = free_pmem_start;
524cf880423SDan Williams avail = cxlds->pmem_res.end - start + 1;
525cf880423SDan Williams skip_start = free_ram_start;
5261cd8a253SDan Williams
5271cd8a253SDan Williams /*
5281cd8a253SDan Williams * If some pmem is already allocated, then that allocation
5291cd8a253SDan Williams * already handled the skip.
5301cd8a253SDan Williams */
5311cd8a253SDan Williams if (cxlds->pmem_res.child &&
5321cd8a253SDan Williams skip_start == cxlds->pmem_res.child->start)
5331cd8a253SDan Williams skip_end = skip_start - 1;
5341cd8a253SDan Williams else
535cf880423SDan Williams skip_end = start - 1;
536cf880423SDan Williams skip = skip_end - skip_start + 1;
537cf880423SDan Williams } else {
538cf880423SDan Williams dev_dbg(dev, "mode not set\n");
539cf880423SDan Williams rc = -EINVAL;
540cf880423SDan Williams goto out;
541cf880423SDan Williams }
542cf880423SDan Williams
543cf880423SDan Williams if (size > avail) {
544cf880423SDan Williams dev_dbg(dev, "%pa exceeds available %s capacity: %pa\n", &size,
545cf880423SDan Williams cxled->mode == CXL_DECODER_RAM ? "ram" : "pmem",
546cf880423SDan Williams &avail);
547cf880423SDan Williams rc = -ENOSPC;
548cf880423SDan Williams goto out;
549cf880423SDan Williams }
550cf880423SDan Williams
551cf880423SDan Williams rc = __cxl_dpa_reserve(cxled, start, size, skip);
552cf880423SDan Williams out:
553cf880423SDan Williams up_write(&cxl_dpa_rwsem);
554cf880423SDan Williams
555cf880423SDan Williams if (rc)
556cf880423SDan Williams return rc;
557cf880423SDan Williams
558cf880423SDan Williams return devm_add_action_or_reset(&port->dev, cxl_dpa_release, cxled);
559cf880423SDan Williams }
560cf880423SDan Williams
cxld_set_interleave(struct cxl_decoder * cxld,u32 * ctrl)561176baefbSDan Williams static void cxld_set_interleave(struct cxl_decoder *cxld, u32 *ctrl)
562176baefbSDan Williams {
563176baefbSDan Williams u16 eig;
564176baefbSDan Williams u8 eiw;
565176baefbSDan Williams
566176baefbSDan Williams /*
567176baefbSDan Williams * Input validation ensures these warns never fire, but otherwise
568176baefbSDan Williams * suppress unititalized variable usage warnings.
569176baefbSDan Williams */
570c99b2e8cSDave Jiang if (WARN_ONCE(ways_to_eiw(cxld->interleave_ways, &eiw),
571176baefbSDan Williams "invalid interleave_ways: %d\n", cxld->interleave_ways))
572176baefbSDan Williams return;
57383351ddbSDave Jiang if (WARN_ONCE(granularity_to_eig(cxld->interleave_granularity, &eig),
574176baefbSDan Williams "invalid interleave_granularity: %d\n",
575176baefbSDan Williams cxld->interleave_granularity))
576176baefbSDan Williams return;
577176baefbSDan Williams
578176baefbSDan Williams u32p_replace_bits(ctrl, eig, CXL_HDM_DECODER0_CTRL_IG_MASK);
579176baefbSDan Williams u32p_replace_bits(ctrl, eiw, CXL_HDM_DECODER0_CTRL_IW_MASK);
580176baefbSDan Williams *ctrl |= CXL_HDM_DECODER0_CTRL_COMMIT;
581176baefbSDan Williams }
582176baefbSDan Williams
cxld_set_type(struct cxl_decoder * cxld,u32 * ctrl)583176baefbSDan Williams static void cxld_set_type(struct cxl_decoder *cxld, u32 *ctrl)
584176baefbSDan Williams {
5855aa39a91SDan Williams u32p_replace_bits(ctrl,
5865aa39a91SDan Williams !!(cxld->target_type == CXL_DECODER_HOSTONLYMEM),
587cecbb5daSDan Williams CXL_HDM_DECODER0_CTRL_HOSTONLY);
588176baefbSDan Williams }
589176baefbSDan Williams
cxlsd_set_targets(struct cxl_switch_decoder * cxlsd,u64 * tgt)5906723e58dSDan Williams static void cxlsd_set_targets(struct cxl_switch_decoder *cxlsd, u64 *tgt)
591176baefbSDan Williams {
592176baefbSDan Williams struct cxl_dport **t = &cxlsd->target[0];
593176baefbSDan Williams int ways = cxlsd->cxld.interleave_ways;
594176baefbSDan Williams
595176baefbSDan Williams *tgt = FIELD_PREP(GENMASK(7, 0), t[0]->port_id);
596176baefbSDan Williams if (ways > 1)
597176baefbSDan Williams *tgt |= FIELD_PREP(GENMASK(15, 8), t[1]->port_id);
598176baefbSDan Williams if (ways > 2)
599176baefbSDan Williams *tgt |= FIELD_PREP(GENMASK(23, 16), t[2]->port_id);
600176baefbSDan Williams if (ways > 3)
601176baefbSDan Williams *tgt |= FIELD_PREP(GENMASK(31, 24), t[3]->port_id);
602176baefbSDan Williams if (ways > 4)
603176baefbSDan Williams *tgt |= FIELD_PREP(GENMASK_ULL(39, 32), t[4]->port_id);
604176baefbSDan Williams if (ways > 5)
605176baefbSDan Williams *tgt |= FIELD_PREP(GENMASK_ULL(47, 40), t[5]->port_id);
606176baefbSDan Williams if (ways > 6)
607176baefbSDan Williams *tgt |= FIELD_PREP(GENMASK_ULL(55, 48), t[6]->port_id);
608176baefbSDan Williams if (ways > 7)
609176baefbSDan Williams *tgt |= FIELD_PREP(GENMASK_ULL(63, 56), t[7]->port_id);
610176baefbSDan Williams }
611176baefbSDan Williams
612176baefbSDan Williams /*
613176baefbSDan Williams * Per CXL 2.0 8.2.5.12.20 Committing Decoder Programming, hardware must set
614176baefbSDan Williams * committed or error within 10ms, but just be generous with 20ms to account for
615176baefbSDan Williams * clock skew and other marginal behavior
616176baefbSDan Williams */
617176baefbSDan Williams #define COMMIT_TIMEOUT_MS 20
cxld_await_commit(void __iomem * hdm,int id)618176baefbSDan Williams static int cxld_await_commit(void __iomem *hdm, int id)
619176baefbSDan Williams {
620176baefbSDan Williams u32 ctrl;
621176baefbSDan Williams int i;
622176baefbSDan Williams
623176baefbSDan Williams for (i = 0; i < COMMIT_TIMEOUT_MS; i++) {
624176baefbSDan Williams ctrl = readl(hdm + CXL_HDM_DECODER0_CTRL_OFFSET(id));
625176baefbSDan Williams if (FIELD_GET(CXL_HDM_DECODER0_CTRL_COMMIT_ERROR, ctrl)) {
626176baefbSDan Williams ctrl &= ~CXL_HDM_DECODER0_CTRL_COMMIT;
627176baefbSDan Williams writel(ctrl, hdm + CXL_HDM_DECODER0_CTRL_OFFSET(id));
628176baefbSDan Williams return -EIO;
629176baefbSDan Williams }
630176baefbSDan Williams if (FIELD_GET(CXL_HDM_DECODER0_CTRL_COMMITTED, ctrl))
631176baefbSDan Williams return 0;
632176baefbSDan Williams fsleep(1000);
633176baefbSDan Williams }
634176baefbSDan Williams
635176baefbSDan Williams return -ETIMEDOUT;
636176baefbSDan Williams }
637176baefbSDan Williams
cxl_decoder_commit(struct cxl_decoder * cxld)638176baefbSDan Williams static int cxl_decoder_commit(struct cxl_decoder *cxld)
639176baefbSDan Williams {
640176baefbSDan Williams struct cxl_port *port = to_cxl_port(cxld->dev.parent);
641176baefbSDan Williams struct cxl_hdm *cxlhdm = dev_get_drvdata(&port->dev);
642176baefbSDan Williams void __iomem *hdm = cxlhdm->regs.hdm_decoder;
643176baefbSDan Williams int id = cxld->id, rc;
644176baefbSDan Williams u64 base, size;
645176baefbSDan Williams u32 ctrl;
646176baefbSDan Williams
647176baefbSDan Williams if (cxld->flags & CXL_DECODER_F_ENABLE)
648176baefbSDan Williams return 0;
649176baefbSDan Williams
65007f9a20bSDave Jiang if (cxl_num_decoders_committed(port) != id) {
651176baefbSDan Williams dev_dbg(&port->dev,
652176baefbSDan Williams "%s: out of order commit, expected decoder%d.%d\n",
65307f9a20bSDave Jiang dev_name(&cxld->dev), port->id,
65407f9a20bSDave Jiang cxl_num_decoders_committed(port));
655176baefbSDan Williams return -EBUSY;
656176baefbSDan Williams }
657176baefbSDan Williams
658d1d13a09SDan Williams /*
659d1d13a09SDan Williams * For endpoint decoders hosted on CXL memory devices that
660d1d13a09SDan Williams * support the sanitize operation, make sure sanitize is not in-flight.
661d1d13a09SDan Williams */
662d1d13a09SDan Williams if (is_endpoint_decoder(&cxld->dev)) {
663d1d13a09SDan Williams struct cxl_endpoint_decoder *cxled =
664d1d13a09SDan Williams to_cxl_endpoint_decoder(&cxld->dev);
665d1d13a09SDan Williams struct cxl_memdev *cxlmd = cxled_to_memdev(cxled);
666d1d13a09SDan Williams struct cxl_memdev_state *mds =
667d1d13a09SDan Williams to_cxl_memdev_state(cxlmd->cxlds);
668d1d13a09SDan Williams
669d1d13a09SDan Williams if (mds && mds->security.sanitize_active) {
670d1d13a09SDan Williams dev_dbg(&cxlmd->dev,
671d1d13a09SDan Williams "attempted to commit %s during sanitize\n",
672d1d13a09SDan Williams dev_name(&cxld->dev));
673d1d13a09SDan Williams return -EBUSY;
674d1d13a09SDan Williams }
675d1d13a09SDan Williams }
676d1d13a09SDan Williams
677176baefbSDan Williams down_read(&cxl_dpa_rwsem);
678176baefbSDan Williams /* common decoder settings */
679176baefbSDan Williams ctrl = readl(hdm + CXL_HDM_DECODER0_CTRL_OFFSET(cxld->id));
680176baefbSDan Williams cxld_set_interleave(cxld, &ctrl);
681176baefbSDan Williams cxld_set_type(cxld, &ctrl);
682910bc55dSDan Williams base = cxld->hpa_range.start;
683910bc55dSDan Williams size = range_len(&cxld->hpa_range);
684176baefbSDan Williams
685176baefbSDan Williams writel(upper_32_bits(base), hdm + CXL_HDM_DECODER0_BASE_HIGH_OFFSET(id));
686176baefbSDan Williams writel(lower_32_bits(base), hdm + CXL_HDM_DECODER0_BASE_LOW_OFFSET(id));
687176baefbSDan Williams writel(upper_32_bits(size), hdm + CXL_HDM_DECODER0_SIZE_HIGH_OFFSET(id));
688176baefbSDan Williams writel(lower_32_bits(size), hdm + CXL_HDM_DECODER0_SIZE_LOW_OFFSET(id));
689176baefbSDan Williams
690176baefbSDan Williams if (is_switch_decoder(&cxld->dev)) {
691176baefbSDan Williams struct cxl_switch_decoder *cxlsd =
692176baefbSDan Williams to_cxl_switch_decoder(&cxld->dev);
693176baefbSDan Williams void __iomem *tl_hi = hdm + CXL_HDM_DECODER0_TL_HIGH(id);
694176baefbSDan Williams void __iomem *tl_lo = hdm + CXL_HDM_DECODER0_TL_LOW(id);
695176baefbSDan Williams u64 targets;
696176baefbSDan Williams
6976723e58dSDan Williams cxlsd_set_targets(cxlsd, &targets);
698176baefbSDan Williams writel(upper_32_bits(targets), tl_hi);
699176baefbSDan Williams writel(lower_32_bits(targets), tl_lo);
700176baefbSDan Williams } else {
701176baefbSDan Williams struct cxl_endpoint_decoder *cxled =
702176baefbSDan Williams to_cxl_endpoint_decoder(&cxld->dev);
703176baefbSDan Williams void __iomem *sk_hi = hdm + CXL_HDM_DECODER0_SKIP_HIGH(id);
704176baefbSDan Williams void __iomem *sk_lo = hdm + CXL_HDM_DECODER0_SKIP_LOW(id);
705176baefbSDan Williams
706176baefbSDan Williams writel(upper_32_bits(cxled->skip), sk_hi);
707176baefbSDan Williams writel(lower_32_bits(cxled->skip), sk_lo);
708176baefbSDan Williams }
709176baefbSDan Williams
710176baefbSDan Williams writel(ctrl, hdm + CXL_HDM_DECODER0_CTRL_OFFSET(id));
711176baefbSDan Williams up_read(&cxl_dpa_rwsem);
712176baefbSDan Williams
713176baefbSDan Williams port->commit_end++;
714176baefbSDan Williams rc = cxld_await_commit(hdm, cxld->id);
715176baefbSDan Williams if (rc) {
716176baefbSDan Williams dev_dbg(&port->dev, "%s: error %d committing decoder\n",
717176baefbSDan Williams dev_name(&cxld->dev), rc);
718176baefbSDan Williams cxld->reset(cxld);
719176baefbSDan Williams return rc;
720176baefbSDan Williams }
721176baefbSDan Williams cxld->flags |= CXL_DECODER_F_ENABLE;
722176baefbSDan Williams
723176baefbSDan Williams return 0;
724176baefbSDan Williams }
725176baefbSDan Williams
commit_reap(struct device * dev,const void * data)726*8e1b52c1SDan Williams static int commit_reap(struct device *dev, const void *data)
727*8e1b52c1SDan Williams {
728*8e1b52c1SDan Williams struct cxl_port *port = to_cxl_port(dev->parent);
729*8e1b52c1SDan Williams struct cxl_decoder *cxld;
730*8e1b52c1SDan Williams
731*8e1b52c1SDan Williams if (!is_switch_decoder(dev) && !is_endpoint_decoder(dev))
732*8e1b52c1SDan Williams return 0;
733*8e1b52c1SDan Williams
734*8e1b52c1SDan Williams cxld = to_cxl_decoder(dev);
735*8e1b52c1SDan Williams if (port->commit_end == cxld->id &&
736*8e1b52c1SDan Williams ((cxld->flags & CXL_DECODER_F_ENABLE) == 0)) {
737*8e1b52c1SDan Williams port->commit_end--;
738*8e1b52c1SDan Williams dev_dbg(&port->dev, "reap: %s commit_end: %d\n",
739*8e1b52c1SDan Williams dev_name(&cxld->dev), port->commit_end);
740*8e1b52c1SDan Williams }
741*8e1b52c1SDan Williams
742*8e1b52c1SDan Williams return 0;
743*8e1b52c1SDan Williams }
744*8e1b52c1SDan Williams
cxl_port_commit_reap(struct cxl_decoder * cxld)745*8e1b52c1SDan Williams void cxl_port_commit_reap(struct cxl_decoder *cxld)
746*8e1b52c1SDan Williams {
747*8e1b52c1SDan Williams struct cxl_port *port = to_cxl_port(cxld->dev.parent);
748*8e1b52c1SDan Williams
749*8e1b52c1SDan Williams lockdep_assert_held_write(&cxl_region_rwsem);
750*8e1b52c1SDan Williams
751*8e1b52c1SDan Williams /*
752*8e1b52c1SDan Williams * Once the highest committed decoder is disabled, free any other
753*8e1b52c1SDan Williams * decoders that were pinned allocated by out-of-order release.
754*8e1b52c1SDan Williams */
755*8e1b52c1SDan Williams port->commit_end--;
756*8e1b52c1SDan Williams dev_dbg(&port->dev, "reap: %s commit_end: %d\n", dev_name(&cxld->dev),
757*8e1b52c1SDan Williams port->commit_end);
758*8e1b52c1SDan Williams device_for_each_child_reverse_from(&port->dev, &cxld->dev, NULL,
759*8e1b52c1SDan Williams commit_reap);
760*8e1b52c1SDan Williams }
761*8e1b52c1SDan Williams EXPORT_SYMBOL_NS_GPL(cxl_port_commit_reap, CXL);
762*8e1b52c1SDan Williams
cxl_decoder_reset(struct cxl_decoder * cxld)763*8e1b52c1SDan Williams static void cxl_decoder_reset(struct cxl_decoder *cxld)
764176baefbSDan Williams {
765176baefbSDan Williams struct cxl_port *port = to_cxl_port(cxld->dev.parent);
766176baefbSDan Williams struct cxl_hdm *cxlhdm = dev_get_drvdata(&port->dev);
767176baefbSDan Williams void __iomem *hdm = cxlhdm->regs.hdm_decoder;
768176baefbSDan Williams int id = cxld->id;
769176baefbSDan Williams u32 ctrl;
770176baefbSDan Williams
771176baefbSDan Williams if ((cxld->flags & CXL_DECODER_F_ENABLE) == 0)
772*8e1b52c1SDan Williams return;
773176baefbSDan Williams
774*8e1b52c1SDan Williams if (port->commit_end == id)
775*8e1b52c1SDan Williams cxl_port_commit_reap(cxld);
776*8e1b52c1SDan Williams else
777176baefbSDan Williams dev_dbg(&port->dev,
778176baefbSDan Williams "%s: out of order reset, expected decoder%d.%d\n",
779176baefbSDan Williams dev_name(&cxld->dev), port->id, port->commit_end);
780176baefbSDan Williams
781176baefbSDan Williams down_read(&cxl_dpa_rwsem);
782176baefbSDan Williams ctrl = readl(hdm + CXL_HDM_DECODER0_CTRL_OFFSET(id));
783176baefbSDan Williams ctrl &= ~CXL_HDM_DECODER0_CTRL_COMMIT;
784176baefbSDan Williams writel(ctrl, hdm + CXL_HDM_DECODER0_CTRL_OFFSET(id));
785176baefbSDan Williams
786176baefbSDan Williams writel(0, hdm + CXL_HDM_DECODER0_SIZE_HIGH_OFFSET(id));
787176baefbSDan Williams writel(0, hdm + CXL_HDM_DECODER0_SIZE_LOW_OFFSET(id));
788176baefbSDan Williams writel(0, hdm + CXL_HDM_DECODER0_BASE_HIGH_OFFSET(id));
789176baefbSDan Williams writel(0, hdm + CXL_HDM_DECODER0_BASE_LOW_OFFSET(id));
790176baefbSDan Williams up_read(&cxl_dpa_rwsem);
791176baefbSDan Williams
792176baefbSDan Williams cxld->flags &= ~CXL_DECODER_F_ENABLE;
793176baefbSDan Williams
794a32320b7SDan Williams /* Userspace is now responsible for reconfiguring this decoder */
795a32320b7SDan Williams if (is_endpoint_decoder(&cxld->dev)) {
796a32320b7SDan Williams struct cxl_endpoint_decoder *cxled;
797a32320b7SDan Williams
798a32320b7SDan Williams cxled = to_cxl_endpoint_decoder(&cxld->dev);
799a32320b7SDan Williams cxled->state = CXL_DECODER_STATE_MANUAL;
800a32320b7SDan Williams }
801176baefbSDan Williams }
802176baefbSDan Williams
cxl_setup_hdm_decoder_from_dvsec(struct cxl_port * port,struct cxl_decoder * cxld,u64 * dpa_base,int which,struct cxl_endpoint_dvsec_info * info)80324b18197SDan Williams static int cxl_setup_hdm_decoder_from_dvsec(
80424b18197SDan Williams struct cxl_port *port, struct cxl_decoder *cxld, u64 *dpa_base,
80524b18197SDan Williams int which, struct cxl_endpoint_dvsec_info *info)
806b777e9beSDave Jiang {
80724b18197SDan Williams struct cxl_endpoint_decoder *cxled;
80824b18197SDan Williams u64 len;
80924b18197SDan Williams int rc;
81024b18197SDan Williams
811b777e9beSDave Jiang if (!is_cxl_endpoint(port))
812b777e9beSDave Jiang return -EOPNOTSUPP;
813b777e9beSDave Jiang
81424b18197SDan Williams cxled = to_cxl_endpoint_decoder(&cxld->dev);
81524b18197SDan Williams len = range_len(&info->dvsec_range[which]);
81624b18197SDan Williams if (!len)
817b777e9beSDave Jiang return -ENOENT;
818b777e9beSDave Jiang
8195aa39a91SDan Williams cxld->target_type = CXL_DECODER_HOSTONLYMEM;
820b777e9beSDave Jiang cxld->commit = NULL;
821b777e9beSDave Jiang cxld->reset = NULL;
822b777e9beSDave Jiang cxld->hpa_range = info->dvsec_range[which];
823b777e9beSDave Jiang
824b777e9beSDave Jiang /*
825b777e9beSDave Jiang * Set the emulated decoder as locked pending additional support to
826b777e9beSDave Jiang * change the range registers at run time.
827b777e9beSDave Jiang */
828b777e9beSDave Jiang cxld->flags |= CXL_DECODER_F_ENABLE | CXL_DECODER_F_LOCK;
829b777e9beSDave Jiang port->commit_end = cxld->id;
830b777e9beSDave Jiang
83124b18197SDan Williams rc = devm_cxl_dpa_reserve(cxled, *dpa_base, len, 0);
83224b18197SDan Williams if (rc) {
83324b18197SDan Williams dev_err(&port->dev,
83424b18197SDan Williams "decoder%d.%d: Failed to reserve DPA range %#llx - %#llx\n (%d)",
83524b18197SDan Williams port->id, cxld->id, *dpa_base, *dpa_base + len - 1, rc);
83624b18197SDan Williams return rc;
83724b18197SDan Williams }
83824b18197SDan Williams *dpa_base += len;
83924b18197SDan Williams cxled->state = CXL_DECODER_STATE_AUTO;
84024b18197SDan Williams
841b777e9beSDave Jiang return 0;
842b777e9beSDave Jiang }
843b777e9beSDave Jiang
init_hdm_decoder(struct cxl_port * port,struct cxl_decoder * cxld,int * target_map,void __iomem * hdm,int which,u64 * dpa_base,struct cxl_endpoint_dvsec_info * info)8449c57cde0SDan Williams static int init_hdm_decoder(struct cxl_port *port, struct cxl_decoder *cxld,
8459c57cde0SDan Williams int *target_map, void __iomem *hdm, int which,
846b777e9beSDave Jiang u64 *dpa_base, struct cxl_endpoint_dvsec_info *info)
8479c57cde0SDan Williams {
848cecbb5daSDan Williams struct cxl_endpoint_decoder *cxled = NULL;
8491423885cSDan Williams u64 size, base, skip, dpa_size, lo, hi;
8509c57cde0SDan Williams bool committed;
8519c57cde0SDan Williams u32 remainder;
852419af595SDan Williams int i, rc;
853d17d0540SDan Williams u32 ctrl;
854d17d0540SDan Williams union {
855d17d0540SDan Williams u64 value;
856d17d0540SDan Williams unsigned char target_id[8];
857d17d0540SDan Williams } target_list;
858d17d0540SDan Williams
859b70c2cf9SDan Williams if (should_emulate_decoders(info))
86024b18197SDan Williams return cxl_setup_hdm_decoder_from_dvsec(port, cxld, dpa_base,
86124b18197SDan Williams which, info);
862d7a21537SDave Jiang
863d17d0540SDan Williams ctrl = readl(hdm + CXL_HDM_DECODER0_CTRL_OFFSET(which));
8641423885cSDan Williams lo = readl(hdm + CXL_HDM_DECODER0_BASE_LOW_OFFSET(which));
8651423885cSDan Williams hi = readl(hdm + CXL_HDM_DECODER0_BASE_HIGH_OFFSET(which));
8661423885cSDan Williams base = (hi << 32) + lo;
8671423885cSDan Williams lo = readl(hdm + CXL_HDM_DECODER0_SIZE_LOW_OFFSET(which));
8681423885cSDan Williams hi = readl(hdm + CXL_HDM_DECODER0_SIZE_HIGH_OFFSET(which));
8691423885cSDan Williams size = (hi << 32) + lo;
8709c57cde0SDan Williams committed = !!(ctrl & CXL_HDM_DECODER0_CTRL_COMMITTED);
871176baefbSDan Williams cxld->commit = cxl_decoder_commit;
872176baefbSDan Williams cxld->reset = cxl_decoder_reset;
873d17d0540SDan Williams
8749c57cde0SDan Williams if (!committed)
875d17d0540SDan Williams size = 0;
8767004cc9dSDan Williams if (base == U64_MAX || size == U64_MAX) {
8777004cc9dSDan Williams dev_warn(&port->dev, "decoder%d.%d: Invalid resource range\n",
8787004cc9dSDan Williams port->id, cxld->id);
8797004cc9dSDan Williams return -ENXIO;
8807004cc9dSDan Williams }
881d17d0540SDan Williams
882cecbb5daSDan Williams if (info)
883cecbb5daSDan Williams cxled = to_cxl_endpoint_decoder(&cxld->dev);
884e8b7ea58SDan Williams cxld->hpa_range = (struct range) {
885d17d0540SDan Williams .start = base,
886d17d0540SDan Williams .end = base + size - 1,
887d17d0540SDan Williams };
888d17d0540SDan Williams
8899c57cde0SDan Williams /* decoders are enabled if committed */
8909c57cde0SDan Williams if (committed) {
891d17d0540SDan Williams cxld->flags |= CXL_DECODER_F_ENABLE;
892d17d0540SDan Williams if (ctrl & CXL_HDM_DECODER0_CTRL_LOCK)
893d17d0540SDan Williams cxld->flags |= CXL_DECODER_F_LOCK;
894cecbb5daSDan Williams if (FIELD_GET(CXL_HDM_DECODER0_CTRL_HOSTONLY, ctrl))
8955aa39a91SDan Williams cxld->target_type = CXL_DECODER_HOSTONLYMEM;
8969e9e4401SDan Williams else
8975aa39a91SDan Williams cxld->target_type = CXL_DECODER_DEVMEM;
8980a460481SDave Jiang
8990a460481SDave Jiang guard(rwsem_write)(&cxl_region_rwsem);
90007f9a20bSDave Jiang if (cxld->id != cxl_num_decoders_committed(port)) {
901176baefbSDan Williams dev_warn(&port->dev,
902176baefbSDan Williams "decoder%d.%d: Committed out of order\n",
903176baefbSDan Williams port->id, cxld->id);
904176baefbSDan Williams return -ENXIO;
905176baefbSDan Williams }
9067701c8beSDan Williams
9077701c8beSDan Williams if (size == 0) {
9087701c8beSDan Williams dev_warn(&port->dev,
9097701c8beSDan Williams "decoder%d.%d: Committed with zero size\n",
9107701c8beSDan Williams port->id, cxld->id);
9117701c8beSDan Williams return -ENXIO;
9127701c8beSDan Williams }
913176baefbSDan Williams port->commit_end = cxld->id;
9149e9e4401SDan Williams } else {
915cecbb5daSDan Williams if (cxled) {
916cecbb5daSDan Williams struct cxl_memdev *cxlmd = cxled_to_memdev(cxled);
917cecbb5daSDan Williams struct cxl_dev_state *cxlds = cxlmd->cxlds;
918cecbb5daSDan Williams
919cecbb5daSDan Williams /*
920cecbb5daSDan Williams * Default by devtype until a device arrives that needs
921cecbb5daSDan Williams * more precision.
922cecbb5daSDan Williams */
923cecbb5daSDan Williams if (cxlds->type == CXL_DEVTYPE_CLASSMEM)
924cecbb5daSDan Williams cxld->target_type = CXL_DECODER_HOSTONLYMEM;
925cecbb5daSDan Williams else
926cecbb5daSDan Williams cxld->target_type = CXL_DECODER_DEVMEM;
927cecbb5daSDan Williams } else {
928cecbb5daSDan Williams /* To be overridden by region type at commit time */
929cecbb5daSDan Williams cxld->target_type = CXL_DECODER_HOSTONLYMEM;
930cecbb5daSDan Williams }
931cecbb5daSDan Williams
932cecbb5daSDan Williams if (!FIELD_GET(CXL_HDM_DECODER0_CTRL_HOSTONLY, ctrl) &&
933cecbb5daSDan Williams cxld->target_type == CXL_DECODER_HOSTONLYMEM) {
934cecbb5daSDan Williams ctrl |= CXL_HDM_DECODER0_CTRL_HOSTONLY;
9359e9e4401SDan Williams writel(ctrl, hdm + CXL_HDM_DECODER0_CTRL_OFFSET(which));
9369e9e4401SDan Williams }
937d17d0540SDan Williams }
938c99b2e8cSDave Jiang rc = eiw_to_ways(FIELD_GET(CXL_HDM_DECODER0_CTRL_IW_MASK, ctrl),
939419af595SDan Williams &cxld->interleave_ways);
940419af595SDan Williams if (rc) {
9417004cc9dSDan Williams dev_warn(&port->dev,
9427004cc9dSDan Williams "decoder%d.%d: Invalid interleave ways (ctrl: %#x)\n",
9437004cc9dSDan Williams port->id, cxld->id, ctrl);
944419af595SDan Williams return rc;
9457004cc9dSDan Williams }
94683351ddbSDave Jiang rc = eig_to_granularity(FIELD_GET(CXL_HDM_DECODER0_CTRL_IG_MASK, ctrl),
947419af595SDan Williams &cxld->interleave_granularity);
948419af595SDan Williams if (rc)
949419af595SDan Williams return rc;
950d17d0540SDan Williams
951c841ecd8SDan Williams dev_dbg(&port->dev, "decoder%d.%d: range: %#llx-%#llx iw: %d ig: %d\n",
952c841ecd8SDan Williams port->id, cxld->id, cxld->hpa_range.start, cxld->hpa_range.end,
953c841ecd8SDan Williams cxld->interleave_ways, cxld->interleave_granularity);
954c841ecd8SDan Williams
955cecbb5daSDan Williams if (!cxled) {
9561423885cSDan Williams lo = readl(hdm + CXL_HDM_DECODER0_TL_LOW(which));
9571423885cSDan Williams hi = readl(hdm + CXL_HDM_DECODER0_TL_HIGH(which));
9581423885cSDan Williams target_list.value = (hi << 32) + lo;
959d17d0540SDan Williams for (i = 0; i < cxld->interleave_ways; i++)
960d17d0540SDan Williams target_map[i] = target_list.target_id[i];
9617004cc9dSDan Williams
9627004cc9dSDan Williams return 0;
963d17d0540SDan Williams }
964d17d0540SDan Williams
9659c57cde0SDan Williams if (!committed)
9669c57cde0SDan Williams return 0;
9679c57cde0SDan Williams
9689c57cde0SDan Williams dpa_size = div_u64_rem(size, cxld->interleave_ways, &remainder);
9699c57cde0SDan Williams if (remainder) {
9709c57cde0SDan Williams dev_err(&port->dev,
9719c57cde0SDan Williams "decoder%d.%d: invalid committed configuration size: %#llx ways: %d\n",
9729c57cde0SDan Williams port->id, cxld->id, size, cxld->interleave_ways);
9739c57cde0SDan Williams return -ENXIO;
9749c57cde0SDan Williams }
9751423885cSDan Williams lo = readl(hdm + CXL_HDM_DECODER0_SKIP_LOW(which));
9761423885cSDan Williams hi = readl(hdm + CXL_HDM_DECODER0_SKIP_HIGH(which));
9771423885cSDan Williams skip = (hi << 32) + lo;
9789c57cde0SDan Williams rc = devm_cxl_dpa_reserve(cxled, *dpa_base + skip, dpa_size, skip);
9799c57cde0SDan Williams if (rc) {
9809c57cde0SDan Williams dev_err(&port->dev,
9819c57cde0SDan Williams "decoder%d.%d: Failed to reserve DPA range %#llx - %#llx\n (%d)",
9829c57cde0SDan Williams port->id, cxld->id, *dpa_base,
9839c57cde0SDan Williams *dpa_base + dpa_size + skip - 1, rc);
9849c57cde0SDan Williams return rc;
9859c57cde0SDan Williams }
9869c57cde0SDan Williams *dpa_base += dpa_size + skip;
987a32320b7SDan Williams
988a32320b7SDan Williams cxled->state = CXL_DECODER_STATE_AUTO;
989a32320b7SDan Williams
9909c57cde0SDan Williams return 0;
9919c57cde0SDan Williams }
9929c57cde0SDan Williams
cxl_settle_decoders(struct cxl_hdm * cxlhdm)9934474ce56SDave Jiang static void cxl_settle_decoders(struct cxl_hdm *cxlhdm)
994d17d0540SDan Williams {
995d17d0540SDan Williams void __iomem *hdm = cxlhdm->regs.hdm_decoder;
9964474ce56SDave Jiang int committed, i;
997d17d0540SDan Williams u32 ctrl;
998d17d0540SDan Williams
9994474ce56SDave Jiang if (!hdm)
10004474ce56SDave Jiang return;
10014474ce56SDave Jiang
1002d17d0540SDan Williams /*
1003d17d0540SDan Williams * Since the register resource was recently claimed via request_region()
1004d17d0540SDan Williams * be careful about trusting the "not-committed" status until the commit
1005d17d0540SDan Williams * timeout has elapsed. The commit timeout is 10ms (CXL 2.0
1006d17d0540SDan Williams * 8.2.5.12.20), but double it to be tolerant of any clock skew between
1007d17d0540SDan Williams * host and target.
1008d17d0540SDan Williams */
1009d17d0540SDan Williams for (i = 0, committed = 0; i < cxlhdm->decoder_count; i++) {
1010d17d0540SDan Williams ctrl = readl(hdm + CXL_HDM_DECODER0_CTRL_OFFSET(i));
1011d17d0540SDan Williams if (ctrl & CXL_HDM_DECODER0_CTRL_COMMITTED)
1012d17d0540SDan Williams committed++;
1013d17d0540SDan Williams }
1014d17d0540SDan Williams
1015d17d0540SDan Williams /* ensure that future checks of committed can be trusted */
1016d17d0540SDan Williams if (committed != cxlhdm->decoder_count)
1017d17d0540SDan Williams msleep(20);
10184474ce56SDave Jiang }
10194474ce56SDave Jiang
10204474ce56SDave Jiang /**
10214474ce56SDave Jiang * devm_cxl_enumerate_decoders - add decoder objects per HDM register set
10224474ce56SDave Jiang * @cxlhdm: Structure to populate with HDM capabilities
10234474ce56SDave Jiang * @info: cached DVSEC range register info
10244474ce56SDave Jiang */
devm_cxl_enumerate_decoders(struct cxl_hdm * cxlhdm,struct cxl_endpoint_dvsec_info * info)10254474ce56SDave Jiang int devm_cxl_enumerate_decoders(struct cxl_hdm *cxlhdm,
10264474ce56SDave Jiang struct cxl_endpoint_dvsec_info *info)
10274474ce56SDave Jiang {
10284474ce56SDave Jiang void __iomem *hdm = cxlhdm->regs.hdm_decoder;
10294474ce56SDave Jiang struct cxl_port *port = cxlhdm->port;
10304474ce56SDave Jiang int i;
10314474ce56SDave Jiang u64 dpa_base = 0;
10324474ce56SDave Jiang
10334474ce56SDave Jiang cxl_settle_decoders(cxlhdm);
1034d17d0540SDan Williams
103514e473e1SBen Widawsky for (i = 0; i < cxlhdm->decoder_count; i++) {
1036d17d0540SDan Williams int target_map[CXL_DECODER_MAX_INTERLEAVE] = { 0 };
1037d17d0540SDan Williams int rc, target_count = cxlhdm->target_count;
1038d17d0540SDan Williams struct cxl_decoder *cxld;
1039d17d0540SDan Williams
1040e636479eSDan Williams if (is_cxl_endpoint(port)) {
10413bf65915SDan Williams struct cxl_endpoint_decoder *cxled;
10423bf65915SDan Williams
10433bf65915SDan Williams cxled = cxl_endpoint_decoder_alloc(port);
10443bf65915SDan Williams if (IS_ERR(cxled)) {
1045d17d0540SDan Williams dev_warn(&port->dev,
104632ce3f18SDan Williams "Failed to allocate decoder%d.%d\n",
104732ce3f18SDan Williams port->id, i);
10483bf65915SDan Williams return PTR_ERR(cxled);
1049d17d0540SDan Williams }
10503bf65915SDan Williams cxld = &cxled->cxld;
1051e636479eSDan Williams } else {
1052e636479eSDan Williams struct cxl_switch_decoder *cxlsd;
1053e636479eSDan Williams
1054e636479eSDan Williams cxlsd = cxl_switch_decoder_alloc(port, target_count);
1055e636479eSDan Williams if (IS_ERR(cxlsd)) {
1056e636479eSDan Williams dev_warn(&port->dev,
105732ce3f18SDan Williams "Failed to allocate decoder%d.%d\n",
105832ce3f18SDan Williams port->id, i);
1059e636479eSDan Williams return PTR_ERR(cxlsd);
1060e636479eSDan Williams }
1061e636479eSDan Williams cxld = &cxlsd->cxld;
1062e636479eSDan Williams }
1063d17d0540SDan Williams
1064b777e9beSDave Jiang rc = init_hdm_decoder(port, cxld, target_map, hdm, i,
1065b777e9beSDave Jiang &dpa_base, info);
10667004cc9dSDan Williams if (rc) {
106732ce3f18SDan Williams dev_warn(&port->dev,
106832ce3f18SDan Williams "Failed to initialize decoder%d.%d\n",
106932ce3f18SDan Williams port->id, i);
10707004cc9dSDan Williams put_device(&cxld->dev);
107114e473e1SBen Widawsky return rc;
10727004cc9dSDan Williams }
1073d17d0540SDan Williams rc = add_hdm_decoder(port, cxld, target_map);
1074d17d0540SDan Williams if (rc) {
1075d17d0540SDan Williams dev_warn(&port->dev,
107632ce3f18SDan Williams "Failed to add decoder%d.%d\n", port->id, i);
1077d17d0540SDan Williams return rc;
1078d17d0540SDan Williams }
1079d17d0540SDan Williams }
1080d17d0540SDan Williams
1081d17d0540SDan Williams return 0;
1082d17d0540SDan Williams }
1083d17d0540SDan Williams EXPORT_SYMBOL_NS_GPL(devm_cxl_enumerate_decoders, CXL);
1084