1b2441318SGreg Kroah-Hartman/* SPDX-License-Identifier: GPL-2.0 */ 2250c2277SThomas Gleixner/* 35b171e82SAlexander Kuleshov * linux/arch/x86/kernel/head_64.S -- start in 32bit and switch to 64bit 4250c2277SThomas Gleixner * 5250c2277SThomas Gleixner * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE 6250c2277SThomas Gleixner * Copyright (C) 2000 Pavel Machek <pavel@suse.cz> 7250c2277SThomas Gleixner * Copyright (C) 2000 Karsten Keil <kkeil@suse.de> 8250c2277SThomas Gleixner * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de> 9250c2277SThomas Gleixner * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com> 10250c2277SThomas Gleixner */ 11250c2277SThomas Gleixner 12250c2277SThomas Gleixner 13250c2277SThomas Gleixner#include <linux/linkage.h> 14250c2277SThomas Gleixner#include <linux/threads.h> 15250c2277SThomas Gleixner#include <linux/init.h> 16250c2277SThomas Gleixner#include <asm/segment.h> 17250c2277SThomas Gleixner#include <asm/pgtable.h> 18250c2277SThomas Gleixner#include <asm/page.h> 19250c2277SThomas Gleixner#include <asm/msr.h> 20250c2277SThomas Gleixner#include <asm/cache.h> 21369101daSCyrill Gorcunov#include <asm/processor-flags.h> 22b12d8db8STejun Heo#include <asm/percpu.h> 239900aa2fSH. Peter Anvin#include <asm/nops.h> 247bbcdb1cSAndy Lutomirski#include "../entry/calling.h" 25784d5699SAl Viro#include <asm/export.h> 26*bd89004fSPeter Zijlstra#include <asm/nospec-branch.h> 27250c2277SThomas Gleixner 2849a69787SGlauber de Oliveira Costa#ifdef CONFIG_PARAVIRT 2949a69787SGlauber de Oliveira Costa#include <asm/asm-offsets.h> 3049a69787SGlauber de Oliveira Costa#include <asm/paravirt.h> 31ffc4bc9cSH. Peter Anvin#define GET_CR2_INTO(reg) GET_CR2_INTO_RAX ; movq %rax, reg 3249a69787SGlauber de Oliveira Costa#else 33ffc4bc9cSH. Peter Anvin#define GET_CR2_INTO(reg) movq %cr2, reg 349900aa2fSH. Peter Anvin#define INTERRUPT_RETURN iretq 3549a69787SGlauber de Oliveira Costa#endif 3649a69787SGlauber de Oliveira Costa 373ad2f3fbSDaniel Mack/* we are not able to switch in one step to the final KERNEL ADDRESS SPACE 38250c2277SThomas Gleixner * because we need identity-mapped pages. 39250c2277SThomas Gleixner * 40250c2277SThomas Gleixner */ 41250c2277SThomas Gleixner 42a6523748SEduardo Habkost#define pud_index(x) (((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1)) 43a6523748SEduardo Habkost 444375c299SKirill A. Shutemov#if defined(CONFIG_XEN_PV) || defined(CONFIG_XEN_PVH) 45032370b9SKirill A. ShutemovPGD_PAGE_OFFSET = pgd_index(__PAGE_OFFSET_BASE) 46032370b9SKirill A. ShutemovPGD_START_KERNEL = pgd_index(__START_KERNEL_map) 474375c299SKirill A. Shutemov#endif 48a6523748SEduardo HabkostL3_START_KERNEL = pud_index(__START_KERNEL_map) 49a6523748SEduardo Habkost 50250c2277SThomas Gleixner .text 514ae59b91STim Abbott __HEAD 52250c2277SThomas Gleixner .code64 53250c2277SThomas Gleixner .globl startup_64 54250c2277SThomas Gleixnerstartup_64: 552704fbb6SJosh Poimboeuf UNWIND_HINT_EMPTY 56250c2277SThomas Gleixner /* 571256276cSKonrad Rzeszutek Wilk * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0, 58250c2277SThomas Gleixner * and someone has loaded an identity mapped page table 59250c2277SThomas Gleixner * for us. These identity mapped page tables map all of the 60250c2277SThomas Gleixner * kernel pages and possibly all of memory. 61250c2277SThomas Gleixner * 628170e6beSH. Peter Anvin * %rsi holds a physical pointer to real_mode_data. 63250c2277SThomas Gleixner * 64250c2277SThomas Gleixner * We come here either directly from a 64bit bootloader, or from 655b171e82SAlexander Kuleshov * arch/x86/boot/compressed/head_64.S. 66250c2277SThomas Gleixner * 67250c2277SThomas Gleixner * We only come here initially at boot nothing else comes here. 68250c2277SThomas Gleixner * 69250c2277SThomas Gleixner * Since we may be loaded at an address different from what we were 70250c2277SThomas Gleixner * compiled to run at we first fixup the physical addresses in our page 71250c2277SThomas Gleixner * tables and then reload them. 72250c2277SThomas Gleixner */ 73250c2277SThomas Gleixner 7422dc3918SJosh Poimboeuf /* Set up the stack for verify_cpu(), similar to initial_stack below */ 7522dc3918SJosh Poimboeuf leaq (__end_init_task - SIZEOF_PTREGS)(%rip), %rsp 7691ed140dSBorislav Petkov 7704633df0SBorislav Petkov /* Sanitize CPU configuration */ 7804633df0SBorislav Petkov call verify_cpu 7904633df0SBorislav Petkov 805868f365STom Lendacky /* 815868f365STom Lendacky * Perform pagetable fixups. Additionally, if SME is active, encrypt 825868f365STom Lendacky * the kernel and retrieve the modifier (SME encryption mask if SME 835868f365STom Lendacky * is active) to be added to the initial pgdir entry that will be 845868f365STom Lendacky * programmed into CR3. 855868f365STom Lendacky */ 86250c2277SThomas Gleixner leaq _text(%rip), %rdi 87c88d7150SKirill A. Shutemov pushq %rsi 88c88d7150SKirill A. Shutemov call __startup_64 89c88d7150SKirill A. Shutemov popq %rsi 90250c2277SThomas Gleixner 915868f365STom Lendacky /* Form the CR3 value being sure to include the CR3 modifier */ 925868f365STom Lendacky addq $(early_top_pgt - __START_KERNEL_map), %rax 938170e6beSH. Peter Anvin jmp 1f 94250c2277SThomas GleixnerENTRY(secondary_startup_64) 952704fbb6SJosh Poimboeuf UNWIND_HINT_EMPTY 96250c2277SThomas Gleixner /* 971256276cSKonrad Rzeszutek Wilk * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0, 98250c2277SThomas Gleixner * and someone has loaded a mapped page table. 99250c2277SThomas Gleixner * 1008170e6beSH. Peter Anvin * %rsi holds a physical pointer to real_mode_data. 101250c2277SThomas Gleixner * 102250c2277SThomas Gleixner * We come here either from startup_64 (using physical addresses) 103250c2277SThomas Gleixner * or from trampoline.S (using virtual addresses). 104250c2277SThomas Gleixner * 105250c2277SThomas Gleixner * Using virtual addresses from trampoline.S removes the need 106250c2277SThomas Gleixner * to have any identity mapped pages in the kernel page table 107250c2277SThomas Gleixner * after the boot processor executes this code. 108250c2277SThomas Gleixner */ 109250c2277SThomas Gleixner 11004633df0SBorislav Petkov /* Sanitize CPU configuration */ 11104633df0SBorislav Petkov call verify_cpu 11204633df0SBorislav Petkov 1135868f365STom Lendacky /* 1145868f365STom Lendacky * Retrieve the modifier (SME encryption mask if SME is active) to be 1155868f365STom Lendacky * added to the initial pgdir entry that will be programmed into CR3. 1165868f365STom Lendacky */ 1175868f365STom Lendacky pushq %rsi 1185868f365STom Lendacky call __startup_secondary_64 1195868f365STom Lendacky popq %rsi 1205868f365STom Lendacky 1215868f365STom Lendacky /* Form the CR3 value being sure to include the CR3 modifier */ 1225868f365STom Lendacky addq $(init_top_pgt - __START_KERNEL_map), %rax 1238170e6beSH. Peter Anvin1: 1248170e6beSH. Peter Anvin 125032370b9SKirill A. Shutemov /* Enable PAE mode, PGE and LA57 */ 1268170e6beSH. Peter Anvin movl $(X86_CR4_PAE | X86_CR4_PGE), %ecx 127032370b9SKirill A. Shutemov#ifdef CONFIG_X86_5LEVEL 128032370b9SKirill A. Shutemov orl $X86_CR4_LA57, %ecx 129032370b9SKirill A. Shutemov#endif 1308170e6beSH. Peter Anvin movq %rcx, %cr4 131250c2277SThomas Gleixner 132032370b9SKirill A. Shutemov /* Setup early boot stage 4-/5-level pagetables. */ 133250c2277SThomas Gleixner addq phys_base(%rip), %rax 134250c2277SThomas Gleixner movq %rax, %cr3 135250c2277SThomas Gleixner 136250c2277SThomas Gleixner /* Ensure I am executing from virtual addresses */ 137250c2277SThomas Gleixner movq $1f, %rax 138*bd89004fSPeter Zijlstra ANNOTATE_RETPOLINE_SAFE 139250c2277SThomas Gleixner jmp *%rax 140250c2277SThomas Gleixner1: 1412704fbb6SJosh Poimboeuf UNWIND_HINT_EMPTY 142250c2277SThomas Gleixner 143250c2277SThomas Gleixner /* Check if nx is implemented */ 144250c2277SThomas Gleixner movl $0x80000001, %eax 145250c2277SThomas Gleixner cpuid 146250c2277SThomas Gleixner movl %edx,%edi 147250c2277SThomas Gleixner 148250c2277SThomas Gleixner /* Setup EFER (Extended Feature Enable Register) */ 149250c2277SThomas Gleixner movl $MSR_EFER, %ecx 150250c2277SThomas Gleixner rdmsr 151250c2277SThomas Gleixner btsl $_EFER_SCE, %eax /* Enable System Call */ 152250c2277SThomas Gleixner btl $20,%edi /* No Execute supported? */ 153250c2277SThomas Gleixner jnc 1f 154250c2277SThomas Gleixner btsl $_EFER_NX, %eax 15578d77df7SH. Peter Anvin btsq $_PAGE_BIT_NX,early_pmd_flags(%rip) 156250c2277SThomas Gleixner1: wrmsr /* Make changes effective */ 157250c2277SThomas Gleixner 158250c2277SThomas Gleixner /* Setup cr0 */ 159369101daSCyrill Gorcunov movl $CR0_STATE, %eax 160250c2277SThomas Gleixner /* Make changes effective */ 161250c2277SThomas Gleixner movq %rax, %cr0 162250c2277SThomas Gleixner 163250c2277SThomas Gleixner /* Setup a boot time stack */ 164b32f96c7SJosh Poimboeuf movq initial_stack(%rip), %rsp 165250c2277SThomas Gleixner 166250c2277SThomas Gleixner /* zero EFLAGS after setting rsp */ 167250c2277SThomas Gleixner pushq $0 168250c2277SThomas Gleixner popfq 169250c2277SThomas Gleixner 170250c2277SThomas Gleixner /* 171250c2277SThomas Gleixner * We must switch to a new descriptor in kernel space for the GDT 172250c2277SThomas Gleixner * because soon the kernel won't have access anymore to the userspace 173250c2277SThomas Gleixner * addresses where we're currently running on. We have to do that here 174250c2277SThomas Gleixner * because in 32bit we couldn't load a 64bit linear address. 175250c2277SThomas Gleixner */ 176a939098aSGlauber Costa lgdt early_gdt_descr(%rip) 177250c2277SThomas Gleixner 1788ec6993dSBrian Gerst /* set up data segments */ 1798ec6993dSBrian Gerst xorl %eax,%eax 180250c2277SThomas Gleixner movl %eax,%ds 181250c2277SThomas Gleixner movl %eax,%ss 182250c2277SThomas Gleixner movl %eax,%es 183250c2277SThomas Gleixner 184250c2277SThomas Gleixner /* 185250c2277SThomas Gleixner * We don't really need to load %fs or %gs, but load them anyway 186250c2277SThomas Gleixner * to kill any stale realmode selectors. This allows execution 187250c2277SThomas Gleixner * under VT hardware. 188250c2277SThomas Gleixner */ 189250c2277SThomas Gleixner movl %eax,%fs 190250c2277SThomas Gleixner movl %eax,%gs 191250c2277SThomas Gleixner 192f32ff538STejun Heo /* Set up %gs. 193f32ff538STejun Heo * 194947e76cdSBrian Gerst * The base of %gs always points to the bottom of the irqstack 195947e76cdSBrian Gerst * union. If the stack protector canary is enabled, it is 196947e76cdSBrian Gerst * located at %gs:40. Note that, on SMP, the boot cpu uses 197947e76cdSBrian Gerst * init data section till per cpu areas are set up. 198250c2277SThomas Gleixner */ 199250c2277SThomas Gleixner movl $MSR_GS_BASE,%ecx 200650fb439SBrian Gerst movl initial_gs(%rip),%eax 201650fb439SBrian Gerst movl initial_gs+4(%rip),%edx 202250c2277SThomas Gleixner wrmsr 203250c2277SThomas Gleixner 2048170e6beSH. Peter Anvin /* rsi is pointer to real mode structure with interesting info. 205250c2277SThomas Gleixner pass it to C */ 2068170e6beSH. Peter Anvin movq %rsi, %rdi 207250c2277SThomas Gleixner 20879d243a0SBorislav Petkov.Ljump_to_C_code: 209a9468df5SJosh Poimboeuf /* 210a9468df5SJosh Poimboeuf * Jump to run C code and to be on a real kernel address. 211250c2277SThomas Gleixner * Since we are running on identity-mapped space we have to jump 212250c2277SThomas Gleixner * to the full 64bit address, this is only possible as indirect 213250c2277SThomas Gleixner * jump. In addition we need to ensure %cs is set so we make this 214250c2277SThomas Gleixner * a far return. 2158170e6beSH. Peter Anvin * 2168170e6beSH. Peter Anvin * Note: do not change to far jump indirect with 64bit offset. 2178170e6beSH. Peter Anvin * 2188170e6beSH. Peter Anvin * AMD does not support far jump indirect with 64bit offset. 2198170e6beSH. Peter Anvin * AMD64 Architecture Programmer's Manual, Volume 3: states only 2208170e6beSH. Peter Anvin * JMP FAR mem16:16 FF /5 Far jump indirect, 2218170e6beSH. Peter Anvin * with the target specified by a far pointer in memory. 2228170e6beSH. Peter Anvin * JMP FAR mem16:32 FF /5 Far jump indirect, 2238170e6beSH. Peter Anvin * with the target specified by a far pointer in memory. 2248170e6beSH. Peter Anvin * 2258170e6beSH. Peter Anvin * Intel64 does support 64bit offset. 2268170e6beSH. Peter Anvin * Software Developer Manual Vol 2: states: 2278170e6beSH. Peter Anvin * FF /5 JMP m16:16 Jump far, absolute indirect, 2288170e6beSH. Peter Anvin * address given in m16:16 2298170e6beSH. Peter Anvin * FF /5 JMP m16:32 Jump far, absolute indirect, 2308170e6beSH. Peter Anvin * address given in m16:32. 2318170e6beSH. Peter Anvin * REX.W + FF /5 JMP m16:64 Jump far, absolute indirect, 2328170e6beSH. Peter Anvin * address given in m16:64. 233250c2277SThomas Gleixner */ 23431dcfec1SJosh Poimboeuf pushq $.Lafter_lret # put return address on stack for unwinder 23531dcfec1SJosh Poimboeuf xorq %rbp, %rbp # clear frame pointer 236250c2277SThomas Gleixner movq initial_code(%rip), %rax 237250c2277SThomas Gleixner pushq $__KERNEL_CS # set correct cs 238250c2277SThomas Gleixner pushq %rax # target address in negative space 239250c2277SThomas Gleixner lretq 24031dcfec1SJosh Poimboeuf.Lafter_lret: 241015a2ea5SJosh PoimboeufEND(secondary_startup_64) 242250c2277SThomas Gleixner 24304633df0SBorislav Petkov#include "verify_cpu.S" 24404633df0SBorislav Petkov 24542e78e97SFenghua Yu#ifdef CONFIG_HOTPLUG_CPU 24642e78e97SFenghua Yu/* 24742e78e97SFenghua Yu * Boot CPU0 entry point. It's called from play_dead(). Everything has been set 24842e78e97SFenghua Yu * up already except stack. We just set up stack here. Then call 24979d243a0SBorislav Petkov * start_secondary() via .Ljump_to_C_code. 25042e78e97SFenghua Yu */ 25142e78e97SFenghua YuENTRY(start_cpu0) 252b32f96c7SJosh Poimboeuf movq initial_stack(%rip), %rsp 2532704fbb6SJosh Poimboeuf UNWIND_HINT_EMPTY 25479d243a0SBorislav Petkov jmp .Ljump_to_C_code 25542e78e97SFenghua YuENDPROC(start_cpu0) 25642e78e97SFenghua Yu#endif 25742e78e97SFenghua Yu 258b32f96c7SJosh Poimboeuf /* Both SMP bootup and ACPI suspend change these variables */ 259da5968aeSSam Ravnborg __REFDATA 2608170e6beSH. Peter Anvin .balign 8 2618170e6beSH. Peter Anvin GLOBAL(initial_code) 262250c2277SThomas Gleixner .quad x86_64_start_kernel 2638170e6beSH. Peter Anvin GLOBAL(initial_gs) 2642add8e23SBrian Gerst .quad INIT_PER_CPU_VAR(irq_stack_union) 265b32f96c7SJosh Poimboeuf GLOBAL(initial_stack) 26622dc3918SJosh Poimboeuf /* 26722dc3918SJosh Poimboeuf * The SIZEOF_PTREGS gap is a convention which helps the in-kernel 26822dc3918SJosh Poimboeuf * unwinder reliably detect the end of the stack. 26922dc3918SJosh Poimboeuf */ 27022dc3918SJosh Poimboeuf .quad init_thread_union + THREAD_SIZE - SIZEOF_PTREGS 271b9af7c0dSSuresh Siddha __FINITDATA 272250c2277SThomas Gleixner 2738170e6beSH. Peter Anvin __INIT 274cdeb6048SAndy LutomirskiENTRY(early_idt_handler_array) 275749c970aSAndi Kleen i = 0 276749c970aSAndi Kleen .rept NUM_EXCEPTION_VECTORS 27782c62fa0SJosh Poimboeuf .if ((EXCEPTION_ERRCODE_MASK >> i) & 1) == 0 2782704fbb6SJosh Poimboeuf UNWIND_HINT_IRET_REGS 2799900aa2fSH. Peter Anvin pushq $0 # Dummy error code, to make stack frame uniform 2802704fbb6SJosh Poimboeuf .else 2812704fbb6SJosh Poimboeuf UNWIND_HINT_IRET_REGS offset=8 2829900aa2fSH. Peter Anvin .endif 2839900aa2fSH. Peter Anvin pushq $i # 72(%rsp) Vector number 284cdeb6048SAndy Lutomirski jmp early_idt_handler_common 2852704fbb6SJosh Poimboeuf UNWIND_HINT_IRET_REGS 286749c970aSAndi Kleen i = i + 1 287cdeb6048SAndy Lutomirski .fill early_idt_handler_array + i*EARLY_IDT_HANDLER_SIZE - ., 1, 0xcc 288749c970aSAndi Kleen .endr 2892704fbb6SJosh Poimboeuf UNWIND_HINT_IRET_REGS offset=16 290015a2ea5SJosh PoimboeufEND(early_idt_handler_array) 2918866cd9dSRoland McGrath 292cdeb6048SAndy Lutomirskiearly_idt_handler_common: 293cdeb6048SAndy Lutomirski /* 294cdeb6048SAndy Lutomirski * The stack is the hardware frame, an error code or zero, and the 295cdeb6048SAndy Lutomirski * vector number. 296cdeb6048SAndy Lutomirski */ 2979900aa2fSH. Peter Anvin cld 2989900aa2fSH. Peter Anvin 299250c2277SThomas Gleixner incl early_recursion_flag(%rip) 3009900aa2fSH. Peter Anvin 3017bbcdb1cSAndy Lutomirski /* The vector number is currently in the pt_regs->di slot. */ 3027bbcdb1cSAndy Lutomirski pushq %rsi /* pt_regs->si */ 3037bbcdb1cSAndy Lutomirski movq 8(%rsp), %rsi /* RSI = vector number */ 3047bbcdb1cSAndy Lutomirski movq %rdi, 8(%rsp) /* pt_regs->di = RDI */ 3057bbcdb1cSAndy Lutomirski pushq %rdx /* pt_regs->dx */ 3067bbcdb1cSAndy Lutomirski pushq %rcx /* pt_regs->cx */ 3077bbcdb1cSAndy Lutomirski pushq %rax /* pt_regs->ax */ 3087bbcdb1cSAndy Lutomirski pushq %r8 /* pt_regs->r8 */ 3097bbcdb1cSAndy Lutomirski pushq %r9 /* pt_regs->r9 */ 3107bbcdb1cSAndy Lutomirski pushq %r10 /* pt_regs->r10 */ 3117bbcdb1cSAndy Lutomirski pushq %r11 /* pt_regs->r11 */ 3127bbcdb1cSAndy Lutomirski pushq %rbx /* pt_regs->bx */ 3137bbcdb1cSAndy Lutomirski pushq %rbp /* pt_regs->bp */ 3147bbcdb1cSAndy Lutomirski pushq %r12 /* pt_regs->r12 */ 3157bbcdb1cSAndy Lutomirski pushq %r13 /* pt_regs->r13 */ 3167bbcdb1cSAndy Lutomirski pushq %r14 /* pt_regs->r14 */ 3177bbcdb1cSAndy Lutomirski pushq %r15 /* pt_regs->r15 */ 3182704fbb6SJosh Poimboeuf UNWIND_HINT_REGS 3199900aa2fSH. Peter Anvin 3207bbcdb1cSAndy Lutomirski cmpq $14,%rsi /* Page fault? */ 3218170e6beSH. Peter Anvin jnz 10f 3227bbcdb1cSAndy Lutomirski GET_CR2_INTO(%rdi) /* Can clobber any volatile register if pv */ 3238170e6beSH. Peter Anvin call early_make_pgtable 3248170e6beSH. Peter Anvin andl %eax,%eax 3257bbcdb1cSAndy Lutomirski jz 20f /* All good */ 3268170e6beSH. Peter Anvin 3278170e6beSH. Peter Anvin10: 3287bbcdb1cSAndy Lutomirski movq %rsp,%rdi /* RDI = pt_regs; RSI is already trapnr */ 3299900aa2fSH. Peter Anvin call early_fixup_exception 3309900aa2fSH. Peter Anvin 3310e861fbbSAndy Lutomirski20: 3329900aa2fSH. Peter Anvin decl early_recursion_flag(%rip) 33326c4ef9cSAndy Lutomirski jmp restore_regs_and_return_to_kernel 334015a2ea5SJosh PoimboeufEND(early_idt_handler_common) 3359900aa2fSH. Peter Anvin 3368170e6beSH. Peter Anvin __INITDATA 3378170e6beSH. Peter Anvin 3389900aa2fSH. Peter Anvin .balign 4 3390e861fbbSAndy LutomirskiGLOBAL(early_recursion_flag) 340250c2277SThomas Gleixner .long 0 341250c2277SThomas Gleixner 342250c2277SThomas Gleixner#define NEXT_PAGE(name) \ 343250c2277SThomas Gleixner .balign PAGE_SIZE; \ 3448170e6beSH. Peter AnvinGLOBAL(name) 345250c2277SThomas Gleixner 346d9e9a641SDave Hansen#ifdef CONFIG_PAGE_TABLE_ISOLATION 347d9e9a641SDave Hansen/* 348d9e9a641SDave Hansen * Each PGD needs to be 8k long and 8k aligned. We do not 349d9e9a641SDave Hansen * ever go out to userspace with these, so we do not 350d9e9a641SDave Hansen * strictly *need* the second page, but this allows us to 351d9e9a641SDave Hansen * have a single set_pgd() implementation that does not 352d9e9a641SDave Hansen * need to worry about whether it has 4k or 8k to work 353d9e9a641SDave Hansen * with. 354d9e9a641SDave Hansen * 355d9e9a641SDave Hansen * This ensures PGDs are 8k long: 356d9e9a641SDave Hansen */ 357d9e9a641SDave Hansen#define PTI_USER_PGD_FILL 512 358d9e9a641SDave Hansen/* This ensures they are 8k-aligned: */ 359d9e9a641SDave Hansen#define NEXT_PGD_PAGE(name) \ 360d9e9a641SDave Hansen .balign 2 * PAGE_SIZE; \ 361d9e9a641SDave HansenGLOBAL(name) 362d9e9a641SDave Hansen#else 363d9e9a641SDave Hansen#define NEXT_PGD_PAGE(name) NEXT_PAGE(name) 364d9e9a641SDave Hansen#define PTI_USER_PGD_FILL 0 365d9e9a641SDave Hansen#endif 366d9e9a641SDave Hansen 367250c2277SThomas Gleixner/* Automate the creation of 1 to 1 mapping pmd entries */ 368250c2277SThomas Gleixner#define PMDS(START, PERM, COUNT) \ 369250c2277SThomas Gleixner i = 0 ; \ 370250c2277SThomas Gleixner .rept (COUNT) ; \ 3710e192b99SCyrill Gorcunov .quad (START) + (i << PMD_SHIFT) + (PERM) ; \ 372250c2277SThomas Gleixner i = i + 1 ; \ 373250c2277SThomas Gleixner .endr 374250c2277SThomas Gleixner 3758170e6beSH. Peter Anvin __INITDATA 376d9e9a641SDave HansenNEXT_PGD_PAGE(early_top_pgt) 3778170e6beSH. Peter Anvin .fill 511,8,0 378032370b9SKirill A. Shutemov#ifdef CONFIG_X86_5LEVEL 37921729f81STom Lendacky .quad level4_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 380032370b9SKirill A. Shutemov#else 38121729f81STom Lendacky .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 382032370b9SKirill A. Shutemov#endif 383d9e9a641SDave Hansen .fill PTI_USER_PGD_FILL,8,0 3848170e6beSH. Peter Anvin 3858170e6beSH. Peter AnvinNEXT_PAGE(early_dynamic_pgts) 3868170e6beSH. Peter Anvin .fill 512*EARLY_DYNAMIC_PAGE_TABLES,8,0 3878170e6beSH. Peter Anvin 388b9af7c0dSSuresh Siddha .data 3898170e6beSH. Peter Anvin 3904375c299SKirill A. Shutemov#if defined(CONFIG_XEN_PV) || defined(CONFIG_XEN_PVH) 391d9e9a641SDave HansenNEXT_PGD_PAGE(init_top_pgt) 39221729f81STom Lendacky .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 393032370b9SKirill A. Shutemov .org init_top_pgt + PGD_PAGE_OFFSET*8, 0 39421729f81STom Lendacky .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 395032370b9SKirill A. Shutemov .org init_top_pgt + PGD_START_KERNEL*8, 0 396250c2277SThomas Gleixner /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */ 39721729f81STom Lendacky .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 398d9e9a641SDave Hansen .fill PTI_USER_PGD_FILL,8,0 399250c2277SThomas Gleixner 400250c2277SThomas GleixnerNEXT_PAGE(level3_ident_pgt) 40121729f81STom Lendacky .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 402250c2277SThomas Gleixner .fill 511, 8, 0 4038170e6beSH. Peter AnvinNEXT_PAGE(level2_ident_pgt) 4048170e6beSH. Peter Anvin /* Since I easily can, map the first 1G. 4058170e6beSH. Peter Anvin * Don't set NX because code runs from these pages. 4068170e6beSH. Peter Anvin */ 4078170e6beSH. Peter Anvin PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD) 4084375c299SKirill A. Shutemov#else 409d9e9a641SDave HansenNEXT_PGD_PAGE(init_top_pgt) 4104375c299SKirill A. Shutemov .fill 512,8,0 411d9e9a641SDave Hansen .fill PTI_USER_PGD_FILL,8,0 4128170e6beSH. Peter Anvin#endif 413250c2277SThomas Gleixner 414032370b9SKirill A. Shutemov#ifdef CONFIG_X86_5LEVEL 415032370b9SKirill A. ShutemovNEXT_PAGE(level4_kernel_pgt) 416032370b9SKirill A. Shutemov .fill 511,8,0 41721729f81STom Lendacky .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 418032370b9SKirill A. Shutemov#endif 419032370b9SKirill A. Shutemov 420250c2277SThomas GleixnerNEXT_PAGE(level3_kernel_pgt) 421a6523748SEduardo Habkost .fill L3_START_KERNEL,8,0 422250c2277SThomas Gleixner /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */ 42321729f81STom Lendacky .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 42421729f81STom Lendacky .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 425250c2277SThomas Gleixner 426250c2277SThomas GleixnerNEXT_PAGE(level2_kernel_pgt) 42788f3aec7SIngo Molnar /* 42885eb69a1SIngo Molnar * 512 MB kernel mapping. We spend a full page on this pagetable 42988f3aec7SIngo Molnar * anyway. 43088f3aec7SIngo Molnar * 43188f3aec7SIngo Molnar * The kernel code+data+bss must not be bigger than that. 43288f3aec7SIngo Molnar * 43385eb69a1SIngo Molnar * (NOTE: at +512MB starts the module area, see MODULES_VADDR. 43488f3aec7SIngo Molnar * If you want to increase this then increase MODULES_VADDR 43588f3aec7SIngo Molnar * too.) 43688f3aec7SIngo Molnar */ 4378490638cSJeremy Fitzhardinge PMDS(0, __PAGE_KERNEL_LARGE_EXEC, 438d4afe414SIngo Molnar KERNEL_IMAGE_SIZE/PMD_SIZE) 439250c2277SThomas Gleixner 4408170e6beSH. Peter AnvinNEXT_PAGE(level2_fixmap_pgt) 4418170e6beSH. Peter Anvin .fill 506,8,0 44221729f81STom Lendacky .quad level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 4438170e6beSH. Peter Anvin /* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */ 4448170e6beSH. Peter Anvin .fill 5,8,0 4458170e6beSH. Peter Anvin 4468170e6beSH. Peter AnvinNEXT_PAGE(level1_fixmap_pgt) 447250c2277SThomas Gleixner .fill 512,8,0 448250c2277SThomas Gleixner 449250c2277SThomas Gleixner#undef PMDS 450250c2277SThomas Gleixner 451250c2277SThomas Gleixner .data 452250c2277SThomas Gleixner .align 16 453a939098aSGlauber Costa .globl early_gdt_descr 454a939098aSGlauber Costaearly_gdt_descr: 455a939098aSGlauber Costa .word GDT_ENTRIES*8-1 4563e5d8f97STejun Heoearly_gdt_descr_base: 4572add8e23SBrian Gerst .quad INIT_PER_CPU_VAR(gdt_page) 458250c2277SThomas Gleixner 459250c2277SThomas GleixnerENTRY(phys_base) 460250c2277SThomas Gleixner /* This must match the first entry in level2_kernel_pgt */ 461250c2277SThomas Gleixner .quad 0x0000000000000000 462784d5699SAl ViroEXPORT_SYMBOL(phys_base) 463250c2277SThomas Gleixner 4648c5e5ac3SJeremy Fitzhardinge#include "../../x86/xen/xen-head.S" 465250c2277SThomas Gleixner 46602b7da37STim Abbott __PAGE_ALIGNED_BSS 4678170e6beSH. Peter AnvinNEXT_PAGE(empty_zero_page) 468250c2277SThomas Gleixner .skip PAGE_SIZE 469784d5699SAl ViroEXPORT_SYMBOL(empty_zero_page) 470ef7f0d6aSAndrey Ryabinin 471