Home
last modified time | relevance | path

Searched refs:zq0cr1 (Results 1 – 12 of 12) sorted by relevance

/openbmc/u-boot/board/ti/ks2_evm/
H A Dddr3_k2g.c35 .zq0cr1 = 0x0001005Dul,
75 .zq0cr1 = 0x0001005Dul,
136 .zq0cr1 = 0x0001005Dul,
H A Dddr3_cfg.c33 .zq0cr1 = 0x0001005Dul,
H A Dddr3_k2e.c38 spd_cb.phy_cfg.zq0cr1 |= 0x10000; in ddr3_init()
H A Dddr3_k2hk.c45 spd_cb.phy_cfg.zq0cr1 |= 0x10000; in ddr3_init()
/openbmc/u-boot/arch/arm/mach-keystone/include/mach/
H A Dddr3.h33 unsigned int zq0cr1; member
/openbmc/u-boot/drivers/ram/stm32mp1/
H A Dstm32mp1_ddr.h123 u32 zq0cr1; member
H A Dstm32mp1_ddr_regs.h196 u32 zq0cr1; /* 0x184 zq 0 control 1 */ member
H A Dstm32mp1_ddr.c131 DDRPHY_REG_REG(zq0cr1),
/openbmc/u-boot/arch/arm/mach-keystone/
H A Dddr3_spd.c39 debug_ddr_cfg("zq0cr1 0x%08X\n", ptr->zq0cr1); in dump_phy_config()
361 spd_cb->phy_cfg.zq0cr1 = 0x0000005D; in init_ddr3param()
H A Dddr3.c58 __raw_writel(phy_cfg->zq0cr1, base + KS2_DDRPHY_ZQ0CR1_OFFSET); in ddr3_init_ddrphy()
/openbmc/u-boot/arch/arm/include/asm/arch-sunxi/
H A Ddram_sun6i.h210 u32 zq0cr1; /* 0x184 zq 0 control register 1 */ member
/openbmc/u-boot/arch/arm/mach-sunxi/
H A Ddram_sun6i.c157 writel(CONFIG_DRAM_ZQ, &mctl_phy->zq0cr1); in mctl_channel_init()