Home
last modified time | relevance | path

Searched refs:timing_cfg_5 (Results 1 – 20 of 20) sorted by relevance

/openbmc/u-boot/board/freescale/corenet_ds/
H A Dp4080ds_ddr.c102 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
134 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
166 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
198 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
230 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
262 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
294 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
326 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
/openbmc/u-boot/board/freescale/bsc9132qds/
H A Dspl_minimal.c39 __raw_writel(CONFIG_SYS_DDR_TIMING_5_800, &ddr->timing_cfg_5); in sdram_init()
59 __raw_writel(CONFIG_SYS_DDR_TIMING_5_1333, &ddr->timing_cfg_5); in sdram_init()
H A Dddr.c36 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
63 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
/openbmc/u-boot/board/freescale/p1010rdb/
H A Dddr.c39 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
66 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
/openbmc/u-boot/board/freescale/p1_twr/
H A Dddr.c45 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, in fixed_sdram()
/openbmc/u-boot/drivers/ddr/fsl/
H A Darm_ddr_gen3.c108 ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); in fsl_ddr_set_memctl_regs()
H A Dmpc85xx_ddr_gen3.c131 out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5); in fsl_ddr_set_memctl_regs()
H A Dfsl_ddr_gen4.c160 ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); in fsl_ddr_set_memctl_regs()
H A Dctrl_regs.c1967 ddr->timing_cfg_5 = (0 in set_timing_cfg_5()
1973 debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5); in set_timing_cfg_5()
H A Dinteractive.c659 CFG_REGS(timing_cfg_5), in print_fsl_memctl_config_regs()
750 CFG_REGS(timing_cfg_5), in fsl_ddr_regs_edit()
/openbmc/u-boot/board/freescale/ls1043ardb/
H A Dddr.h88 .timing_cfg_5 = 0x03401400,
/openbmc/u-boot/board/freescale/bsc9131rdb/
H A Dspl_minimal.c46 __raw_writel(CONFIG_SYS_DDR_TIMING_5, &ddr->timing_cfg_5); in sdram_init()
H A Dddr.c37 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
/openbmc/u-boot/board/Arcturus/ucp1020/
H A Dddr.c105 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, in fixed_sdram()
/openbmc/u-boot/board/freescale/ls1021aiot/
H A Dls1021aiot.c61 out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5); in ddrmc_init()
/openbmc/u-boot/include/
H A Dfsl_immap.h51 u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */ member
H A Dfsl_ddr_sdram.h278 unsigned int timing_cfg_5; member
/openbmc/u-boot/board/freescale/p1_p2_rdb_pc/
H A Dddr.c237 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, in fixed_sdram()
/openbmc/u-boot/board/freescale/mpc8569mds/
H A Dmpc8569mds.c252 out_be32(&ddr->timing_cfg_5, CONFIG_SYS_DDR_TIMING_5); in fixed_sdram()
/openbmc/u-boot/board/freescale/ls1021atwr/
H A Dls1021atwr.c153 out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5); in ddrmc_init()