Searched refs:global_ctrl (Results 1 – 9 of 9) sorted by relevance
302 u32 global_ctrl; in disable_hdm() local306 global_ctrl = readl(hdm + CXL_HDM_DECODER_CTRL_OFFSET); in disable_hdm()307 writel(global_ctrl & ~CXL_HDM_DECODER_ENABLE, in disable_hdm()314 u32 global_ctrl; in devm_cxl_enable_hdm() local316 global_ctrl = readl(hdm + CXL_HDM_DECODER_CTRL_OFFSET); in devm_cxl_enable_hdm()317 writel(global_ctrl | CXL_HDM_DECODER_ENABLE, in devm_cxl_enable_hdm()436 u32 global_ctrl = 0; in cxl_hdm_decode_init() local439 global_ctrl = readl(hdm + CXL_HDM_DECODER_CTRL_OFFSET); in cxl_hdm_decode_init()445 if (global_ctrl & CXL_HDM_DECODER_ENABLE || (!hdm && info->mem_enabled)) in cxl_hdm_decode_init()
588 msr_info->data = pmu->global_ctrl; in kvm_pmu_get_msr()634 if (pmu->global_ctrl != data) { in kvm_pmu_set_msr()635 diff = pmu->global_ctrl ^ data; in kvm_pmu_set_msr()636 pmu->global_ctrl = data; in kvm_pmu_set_msr()682 pmu->fixed_ctr_ctrl = pmu->global_ctrl = pmu->global_status = 0; in kvm_pmu_reset()732 pmu->global_ctrl = GENMASK_ULL(pmu->nr_arch_gp_counters - 1, 0); in kvm_pmu_refresh()
235 return test_bit(pmc->idx, (unsigned long *)&pmu->global_ctrl); in pmc_is_globally_enabled()
290 uint64_t global_ctrl; member
222 reg = &ctxt->global_ctrl; in xen_intel_pmu_emulate()
741 for_each_set_bit(bit, (unsigned long *)&pmu->global_ctrl, in intel_pmu_cross_mapped_check()
7153 if (pmu->pebs_enable & pmu->global_ctrl) in atomic_switch_perf_msrs()
4148 int global_ctrl, pebs_enable; in core_guest_get_msrs() 4156 global_ctrl = (*nr)++; in core_guest_get_msrs() 4157 arr[global_ctrl] = (struct perf_guest_switch_msr){ in core_guest_get_msrs() 4213 arr[global_ctrl].guest &= ~kvm_pmu->host_cross_mapped_mask; in hsw_hw_config() 4215 arr[global_ctrl].guest |= arr[pebs_enable].guest; in hsw_hw_config() 4063 int global_ctrl, pebs_enable; intel_guest_get_msrs() local
522 u64 global_ctrl; member