198d2d3a2SDan Williams // SPDX-License-Identifier: GPL-2.0-only
298d2d3a2SDan Williams /* Copyright(c) 2021 Intel Corporation. All rights reserved. */
32e4ba0ecSDan Williams #include <linux/io-64-nonatomic-lo-hi.h>
498d2d3a2SDan Williams #include <linux/device.h>
52e4ba0ecSDan Williams #include <linux/delay.h>
698d2d3a2SDan Williams #include <linux/pci.h>
7c9700604SIra Weiny #include <linux/pci-doe.h>
898d2d3a2SDan Williams #include <cxlpci.h>
92e4ba0ecSDan Williams #include <cxlmem.h>
1098d2d3a2SDan Williams #include <cxl.h>
1198d2d3a2SDan Williams #include "core.h"
124a20bc3eSDan Williams #include "trace.h"
1398d2d3a2SDan Williams
1498d2d3a2SDan Williams /**
1598d2d3a2SDan Williams * DOC: cxl core pci
1698d2d3a2SDan Williams *
1798d2d3a2SDan Williams * Compute Express Link protocols are layered on top of PCIe. CXL core provides
1898d2d3a2SDan Williams * a set of helpers for CXL interactions which occur via PCIe.
1998d2d3a2SDan Williams */
2098d2d3a2SDan Williams
212e4ba0ecSDan Williams static unsigned short media_ready_timeout = 60;
222e4ba0ecSDan Williams module_param(media_ready_timeout, ushort, 0644);
232e4ba0ecSDan Williams MODULE_PARM_DESC(media_ready_timeout, "seconds to wait for media ready");
242e4ba0ecSDan Williams
2598d2d3a2SDan Williams struct cxl_walk_context {
2698d2d3a2SDan Williams struct pci_bus *bus;
2798d2d3a2SDan Williams struct cxl_port *port;
2898d2d3a2SDan Williams int type;
2998d2d3a2SDan Williams int error;
3098d2d3a2SDan Williams int count;
3198d2d3a2SDan Williams };
3298d2d3a2SDan Williams
match_add_dports(struct pci_dev * pdev,void * data)3398d2d3a2SDan Williams static int match_add_dports(struct pci_dev *pdev, void *data)
3498d2d3a2SDan Williams {
3598d2d3a2SDan Williams struct cxl_walk_context *ctx = data;
3698d2d3a2SDan Williams struct cxl_port *port = ctx->port;
3798d2d3a2SDan Williams int type = pci_pcie_type(pdev);
3898d2d3a2SDan Williams struct cxl_register_map map;
3998d2d3a2SDan Williams struct cxl_dport *dport;
4098d2d3a2SDan Williams u32 lnkcap, port_num;
4198d2d3a2SDan Williams int rc;
4298d2d3a2SDan Williams
4398d2d3a2SDan Williams if (pdev->bus != ctx->bus)
4498d2d3a2SDan Williams return 0;
4598d2d3a2SDan Williams if (!pci_is_pcie(pdev))
4698d2d3a2SDan Williams return 0;
4798d2d3a2SDan Williams if (type != ctx->type)
4898d2d3a2SDan Williams return 0;
4998d2d3a2SDan Williams if (pci_read_config_dword(pdev, pci_pcie_cap(pdev) + PCI_EXP_LNKCAP,
5098d2d3a2SDan Williams &lnkcap))
5198d2d3a2SDan Williams return 0;
5298d2d3a2SDan Williams
5398d2d3a2SDan Williams rc = cxl_find_regblock(pdev, CXL_REGLOC_RBI_COMPONENT, &map);
5498d2d3a2SDan Williams if (rc)
5598d2d3a2SDan Williams dev_dbg(&port->dev, "failed to find component registers\n");
5698d2d3a2SDan Williams
5798d2d3a2SDan Williams port_num = FIELD_GET(PCI_EXP_LNKCAP_PN, lnkcap);
586c7f4f1eSDan Williams dport = devm_cxl_add_dport(port, &pdev->dev, port_num, map.resource);
5998d2d3a2SDan Williams if (IS_ERR(dport)) {
6098d2d3a2SDan Williams ctx->error = PTR_ERR(dport);
6198d2d3a2SDan Williams return PTR_ERR(dport);
6298d2d3a2SDan Williams }
6398d2d3a2SDan Williams ctx->count++;
6498d2d3a2SDan Williams
6598d2d3a2SDan Williams return 0;
6698d2d3a2SDan Williams }
6798d2d3a2SDan Williams
6898d2d3a2SDan Williams /**
6998d2d3a2SDan Williams * devm_cxl_port_enumerate_dports - enumerate downstream ports of the upstream port
707481653dSDan Williams * @port: cxl_port whose ->uport_dev is the upstream of dports to be enumerated
7198d2d3a2SDan Williams *
7298d2d3a2SDan Williams * Returns a positive number of dports enumerated or a negative error
7398d2d3a2SDan Williams * code.
7498d2d3a2SDan Williams */
devm_cxl_port_enumerate_dports(struct cxl_port * port)75664bf115SDan Williams int devm_cxl_port_enumerate_dports(struct cxl_port *port)
7698d2d3a2SDan Williams {
7798d2d3a2SDan Williams struct pci_bus *bus = cxl_port_to_pci_bus(port);
7898d2d3a2SDan Williams struct cxl_walk_context ctx;
7998d2d3a2SDan Williams int type;
8098d2d3a2SDan Williams
8198d2d3a2SDan Williams if (!bus)
8298d2d3a2SDan Williams return -ENXIO;
8398d2d3a2SDan Williams
8498d2d3a2SDan Williams if (pci_is_root_bus(bus))
8598d2d3a2SDan Williams type = PCI_EXP_TYPE_ROOT_PORT;
8698d2d3a2SDan Williams else
8798d2d3a2SDan Williams type = PCI_EXP_TYPE_DOWNSTREAM;
8898d2d3a2SDan Williams
8998d2d3a2SDan Williams ctx = (struct cxl_walk_context) {
9098d2d3a2SDan Williams .port = port,
9198d2d3a2SDan Williams .bus = bus,
9298d2d3a2SDan Williams .type = type,
9398d2d3a2SDan Williams };
9498d2d3a2SDan Williams pci_walk_bus(bus, match_add_dports, &ctx);
9598d2d3a2SDan Williams
9698d2d3a2SDan Williams if (ctx.count == 0)
9798d2d3a2SDan Williams return -ENODEV;
9898d2d3a2SDan Williams if (ctx.error)
9998d2d3a2SDan Williams return ctx.error;
10098d2d3a2SDan Williams return ctx.count;
10198d2d3a2SDan Williams }
10298d2d3a2SDan Williams EXPORT_SYMBOL_NS_GPL(devm_cxl_port_enumerate_dports, CXL);
1032e4ba0ecSDan Williams
cxl_dvsec_mem_range_valid(struct cxl_dev_state * cxlds,int id)104ce17ad0dSDave Jiang static int cxl_dvsec_mem_range_valid(struct cxl_dev_state *cxlds, int id)
105ce17ad0dSDave Jiang {
106ce17ad0dSDave Jiang struct pci_dev *pdev = to_pci_dev(cxlds->dev);
107ce17ad0dSDave Jiang int d = cxlds->cxl_dvsec;
108ce17ad0dSDave Jiang bool valid = false;
109ce17ad0dSDave Jiang int rc, i;
110ce17ad0dSDave Jiang u32 temp;
111ce17ad0dSDave Jiang
112ce17ad0dSDave Jiang if (id > CXL_DVSEC_RANGE_MAX)
113ce17ad0dSDave Jiang return -EINVAL;
114ce17ad0dSDave Jiang
115ce17ad0dSDave Jiang /* Check MEM INFO VALID bit first, give up after 1s */
116ce17ad0dSDave Jiang i = 1;
117ce17ad0dSDave Jiang do {
118ce17ad0dSDave Jiang rc = pci_read_config_dword(pdev,
119ce17ad0dSDave Jiang d + CXL_DVSEC_RANGE_SIZE_LOW(id),
120ce17ad0dSDave Jiang &temp);
121ce17ad0dSDave Jiang if (rc)
122ce17ad0dSDave Jiang return rc;
123ce17ad0dSDave Jiang
124ce17ad0dSDave Jiang valid = FIELD_GET(CXL_DVSEC_MEM_INFO_VALID, temp);
125ce17ad0dSDave Jiang if (valid)
126ce17ad0dSDave Jiang break;
127ce17ad0dSDave Jiang msleep(1000);
128ce17ad0dSDave Jiang } while (i--);
129ce17ad0dSDave Jiang
130ce17ad0dSDave Jiang if (!valid) {
131ce17ad0dSDave Jiang dev_err(&pdev->dev,
132ce17ad0dSDave Jiang "Timeout awaiting memory range %d valid after 1s.\n",
133ce17ad0dSDave Jiang id);
134ce17ad0dSDave Jiang return -ETIMEDOUT;
135ce17ad0dSDave Jiang }
136ce17ad0dSDave Jiang
137ce17ad0dSDave Jiang return 0;
138ce17ad0dSDave Jiang }
139ce17ad0dSDave Jiang
cxl_dvsec_mem_range_active(struct cxl_dev_state * cxlds,int id)140ce17ad0dSDave Jiang static int cxl_dvsec_mem_range_active(struct cxl_dev_state *cxlds, int id)
1412e4ba0ecSDan Williams {
1422e4ba0ecSDan Williams struct pci_dev *pdev = to_pci_dev(cxlds->dev);
1432e4ba0ecSDan Williams int d = cxlds->cxl_dvsec;
1442e4ba0ecSDan Williams bool active = false;
1452e4ba0ecSDan Williams int rc, i;
1462e4ba0ecSDan Williams u32 temp;
1472e4ba0ecSDan Williams
148ce17ad0dSDave Jiang if (id > CXL_DVSEC_RANGE_MAX)
149ce17ad0dSDave Jiang return -EINVAL;
150ce17ad0dSDave Jiang
151ce17ad0dSDave Jiang /* Check MEM ACTIVE bit, up to 60s timeout by default */
152ce17ad0dSDave Jiang for (i = media_ready_timeout; i; i--) {
1532e4ba0ecSDan Williams rc = pci_read_config_dword(
154ce17ad0dSDave Jiang pdev, d + CXL_DVSEC_RANGE_SIZE_LOW(id), &temp);
1552e4ba0ecSDan Williams if (rc)
1562e4ba0ecSDan Williams return rc;
1572e4ba0ecSDan Williams
1582e4ba0ecSDan Williams active = FIELD_GET(CXL_DVSEC_MEM_ACTIVE, temp);
1592e4ba0ecSDan Williams if (active)
1602e4ba0ecSDan Williams break;
1612e4ba0ecSDan Williams msleep(1000);
1622e4ba0ecSDan Williams }
1632e4ba0ecSDan Williams
1642e4ba0ecSDan Williams if (!active) {
1652e4ba0ecSDan Williams dev_err(&pdev->dev,
1662e4ba0ecSDan Williams "timeout awaiting memory active after %d seconds\n",
1672e4ba0ecSDan Williams media_ready_timeout);
1682e4ba0ecSDan Williams return -ETIMEDOUT;
1692e4ba0ecSDan Williams }
1702e4ba0ecSDan Williams
171ce17ad0dSDave Jiang return 0;
172ce17ad0dSDave Jiang }
173ce17ad0dSDave Jiang
174ce17ad0dSDave Jiang /*
175ce17ad0dSDave Jiang * Wait up to @media_ready_timeout for the device to report memory
176ce17ad0dSDave Jiang * active.
177ce17ad0dSDave Jiang */
cxl_await_media_ready(struct cxl_dev_state * cxlds)178ce17ad0dSDave Jiang int cxl_await_media_ready(struct cxl_dev_state *cxlds)
179ce17ad0dSDave Jiang {
180ce17ad0dSDave Jiang struct pci_dev *pdev = to_pci_dev(cxlds->dev);
181ce17ad0dSDave Jiang int d = cxlds->cxl_dvsec;
182ce17ad0dSDave Jiang int rc, i, hdm_count;
183ce17ad0dSDave Jiang u64 md_status;
184ce17ad0dSDave Jiang u16 cap;
185ce17ad0dSDave Jiang
186ce17ad0dSDave Jiang rc = pci_read_config_word(pdev,
187ce17ad0dSDave Jiang d + CXL_DVSEC_CAP_OFFSET, &cap);
188ce17ad0dSDave Jiang if (rc)
189ce17ad0dSDave Jiang return rc;
190ce17ad0dSDave Jiang
191ce17ad0dSDave Jiang hdm_count = FIELD_GET(CXL_DVSEC_HDM_COUNT_MASK, cap);
192ce17ad0dSDave Jiang for (i = 0; i < hdm_count; i++) {
193ce17ad0dSDave Jiang rc = cxl_dvsec_mem_range_valid(cxlds, i);
194ce17ad0dSDave Jiang if (rc)
195ce17ad0dSDave Jiang return rc;
196ce17ad0dSDave Jiang }
197ce17ad0dSDave Jiang
198ce17ad0dSDave Jiang for (i = 0; i < hdm_count; i++) {
199ce17ad0dSDave Jiang rc = cxl_dvsec_mem_range_active(cxlds, i);
200ce17ad0dSDave Jiang if (rc)
201ce17ad0dSDave Jiang return rc;
202ce17ad0dSDave Jiang }
203ce17ad0dSDave Jiang
2042e4ba0ecSDan Williams md_status = readq(cxlds->regs.memdev + CXLMDEV_STATUS_OFFSET);
2052e4ba0ecSDan Williams if (!CXLMDEV_READY(md_status))
2062e4ba0ecSDan Williams return -EIO;
2072e4ba0ecSDan Williams
2082e4ba0ecSDan Williams return 0;
2092e4ba0ecSDan Williams }
2102e4ba0ecSDan Williams EXPORT_SYMBOL_NS_GPL(cxl_await_media_ready, CXL);
21114d78874SDan Williams
wait_for_valid(struct pci_dev * pdev,int d)2121acba6e9SDave Jiang static int wait_for_valid(struct pci_dev *pdev, int d)
21314d78874SDan Williams {
21414d78874SDan Williams u32 val;
2151acba6e9SDave Jiang int rc;
21614d78874SDan Williams
21714d78874SDan Williams /*
21814d78874SDan Williams * Memory_Info_Valid: When set, indicates that the CXL Range 1 Size high
21914d78874SDan Williams * and Size Low registers are valid. Must be set within 1 second of
22014d78874SDan Williams * deassertion of reset to CXL device. Likely it is already set by the
22114d78874SDan Williams * time this runs, but otherwise give a 1.5 second timeout in case of
22214d78874SDan Williams * clock skew.
22314d78874SDan Williams */
22414d78874SDan Williams rc = pci_read_config_dword(pdev, d + CXL_DVSEC_RANGE_SIZE_LOW(0), &val);
22514d78874SDan Williams if (rc)
22614d78874SDan Williams return rc;
22714d78874SDan Williams
22814d78874SDan Williams if (val & CXL_DVSEC_MEM_INFO_VALID)
22914d78874SDan Williams return 0;
23014d78874SDan Williams
23114d78874SDan Williams msleep(1500);
23214d78874SDan Williams
23314d78874SDan Williams rc = pci_read_config_dword(pdev, d + CXL_DVSEC_RANGE_SIZE_LOW(0), &val);
23414d78874SDan Williams if (rc)
23514d78874SDan Williams return rc;
23614d78874SDan Williams
23714d78874SDan Williams if (val & CXL_DVSEC_MEM_INFO_VALID)
23814d78874SDan Williams return 0;
23914d78874SDan Williams
24014d78874SDan Williams return -ETIMEDOUT;
24114d78874SDan Williams }
24214d78874SDan Williams
cxl_set_mem_enable(struct cxl_dev_state * cxlds,u16 val)24334e37b4cSDan Williams static int cxl_set_mem_enable(struct cxl_dev_state *cxlds, u16 val)
24434e37b4cSDan Williams {
24534e37b4cSDan Williams struct pci_dev *pdev = to_pci_dev(cxlds->dev);
24634e37b4cSDan Williams int d = cxlds->cxl_dvsec;
24734e37b4cSDan Williams u16 ctrl;
24834e37b4cSDan Williams int rc;
24934e37b4cSDan Williams
25034e37b4cSDan Williams rc = pci_read_config_word(pdev, d + CXL_DVSEC_CTRL_OFFSET, &ctrl);
25134e37b4cSDan Williams if (rc < 0)
25234e37b4cSDan Williams return rc;
25334e37b4cSDan Williams
25434e37b4cSDan Williams if ((ctrl & CXL_DVSEC_MEM_ENABLE) == val)
25534e37b4cSDan Williams return 1;
25634e37b4cSDan Williams ctrl &= ~CXL_DVSEC_MEM_ENABLE;
25734e37b4cSDan Williams ctrl |= val;
25834e37b4cSDan Williams
25934e37b4cSDan Williams rc = pci_write_config_word(pdev, d + CXL_DVSEC_CTRL_OFFSET, ctrl);
26034e37b4cSDan Williams if (rc < 0)
26134e37b4cSDan Williams return rc;
26234e37b4cSDan Williams
26334e37b4cSDan Williams return 0;
26434e37b4cSDan Williams }
26534e37b4cSDan Williams
clear_mem_enable(void * cxlds)26634e37b4cSDan Williams static void clear_mem_enable(void *cxlds)
26734e37b4cSDan Williams {
26834e37b4cSDan Williams cxl_set_mem_enable(cxlds, 0);
26934e37b4cSDan Williams }
27034e37b4cSDan Williams
devm_cxl_enable_mem(struct device * host,struct cxl_dev_state * cxlds)27134e37b4cSDan Williams static int devm_cxl_enable_mem(struct device *host, struct cxl_dev_state *cxlds)
27234e37b4cSDan Williams {
27334e37b4cSDan Williams int rc;
27434e37b4cSDan Williams
27534e37b4cSDan Williams rc = cxl_set_mem_enable(cxlds, CXL_DVSEC_MEM_ENABLE);
27634e37b4cSDan Williams if (rc < 0)
27734e37b4cSDan Williams return rc;
27834e37b4cSDan Williams if (rc > 0)
27934e37b4cSDan Williams return 0;
28034e37b4cSDan Williams return devm_add_action_or_reset(host, clear_mem_enable, cxlds);
28134e37b4cSDan Williams }
28234e37b4cSDan Williams
28334e37b4cSDan Williams /* require dvsec ranges to be covered by a locked platform window */
dvsec_range_allowed(struct device * dev,void * arg)28434e37b4cSDan Williams static int dvsec_range_allowed(struct device *dev, void *arg)
28534e37b4cSDan Williams {
28634e37b4cSDan Williams struct range *dev_range = arg;
28734e37b4cSDan Williams struct cxl_decoder *cxld;
28834e37b4cSDan Williams
28934e37b4cSDan Williams if (!is_root_decoder(dev))
29034e37b4cSDan Williams return 0;
29134e37b4cSDan Williams
29234e37b4cSDan Williams cxld = to_cxl_decoder(dev);
29334e37b4cSDan Williams
29434e37b4cSDan Williams if (!(cxld->flags & CXL_DECODER_F_RAM))
29534e37b4cSDan Williams return 0;
29634e37b4cSDan Williams
297e50fe01eSDan Williams return range_contains(&cxld->hpa_range, dev_range);
29834e37b4cSDan Williams }
29934e37b4cSDan Williams
disable_hdm(void * _cxlhdm)30034e37b4cSDan Williams static void disable_hdm(void *_cxlhdm)
30134e37b4cSDan Williams {
30234e37b4cSDan Williams u32 global_ctrl;
30334e37b4cSDan Williams struct cxl_hdm *cxlhdm = _cxlhdm;
30434e37b4cSDan Williams void __iomem *hdm = cxlhdm->regs.hdm_decoder;
30534e37b4cSDan Williams
30634e37b4cSDan Williams global_ctrl = readl(hdm + CXL_HDM_DECODER_CTRL_OFFSET);
30734e37b4cSDan Williams writel(global_ctrl & ~CXL_HDM_DECODER_ENABLE,
30834e37b4cSDan Williams hdm + CXL_HDM_DECODER_CTRL_OFFSET);
30934e37b4cSDan Williams }
31034e37b4cSDan Williams
devm_cxl_enable_hdm(struct device * host,struct cxl_hdm * cxlhdm)3118f0220afSDan Williams static int devm_cxl_enable_hdm(struct device *host, struct cxl_hdm *cxlhdm)
31234e37b4cSDan Williams {
3138f0220afSDan Williams void __iomem *hdm = cxlhdm->regs.hdm_decoder;
31434e37b4cSDan Williams u32 global_ctrl;
31534e37b4cSDan Williams
31634e37b4cSDan Williams global_ctrl = readl(hdm + CXL_HDM_DECODER_CTRL_OFFSET);
31734e37b4cSDan Williams writel(global_ctrl | CXL_HDM_DECODER_ENABLE,
31834e37b4cSDan Williams hdm + CXL_HDM_DECODER_CTRL_OFFSET);
31934e37b4cSDan Williams
3208f0220afSDan Williams return devm_add_action_or_reset(host, disable_hdm, cxlhdm);
32134e37b4cSDan Williams }
32234e37b4cSDan Williams
cxl_dvsec_rr_decode(struct device * dev,int d,struct cxl_endpoint_dvsec_info * info)32359c3368bSDave Jiang int cxl_dvsec_rr_decode(struct device *dev, int d,
3241acba6e9SDave Jiang struct cxl_endpoint_dvsec_info *info)
32514d78874SDan Williams {
3261acba6e9SDave Jiang struct pci_dev *pdev = to_pci_dev(dev);
32714d78874SDan Williams int hdm_count, rc, i, ranges = 0;
32814d78874SDan Williams u16 cap, ctrl;
32914d78874SDan Williams
33014d78874SDan Williams if (!d) {
33114d78874SDan Williams dev_dbg(dev, "No DVSEC Capability\n");
33214d78874SDan Williams return -ENXIO;
33314d78874SDan Williams }
33414d78874SDan Williams
33514d78874SDan Williams rc = pci_read_config_word(pdev, d + CXL_DVSEC_CAP_OFFSET, &cap);
33614d78874SDan Williams if (rc)
33714d78874SDan Williams return rc;
33814d78874SDan Williams
33914d78874SDan Williams rc = pci_read_config_word(pdev, d + CXL_DVSEC_CTRL_OFFSET, &ctrl);
34014d78874SDan Williams if (rc)
34114d78874SDan Williams return rc;
34214d78874SDan Williams
34314d78874SDan Williams if (!(cap & CXL_DVSEC_MEM_CAPABLE)) {
34414d78874SDan Williams dev_dbg(dev, "Not MEM Capable\n");
34514d78874SDan Williams return -ENXIO;
34614d78874SDan Williams }
34714d78874SDan Williams
34814d78874SDan Williams /*
34914d78874SDan Williams * It is not allowed by spec for MEM.capable to be set and have 0 legacy
35014d78874SDan Williams * HDM decoders (values > 2 are also undefined as of CXL 2.0). As this
35114d78874SDan Williams * driver is for a spec defined class code which must be CXL.mem
35214d78874SDan Williams * capable, there is no point in continuing to enable CXL.mem.
35314d78874SDan Williams */
35414d78874SDan Williams hdm_count = FIELD_GET(CXL_DVSEC_HDM_COUNT_MASK, cap);
35514d78874SDan Williams if (!hdm_count || hdm_count > 2)
35614d78874SDan Williams return -EINVAL;
35714d78874SDan Williams
3581acba6e9SDave Jiang rc = wait_for_valid(pdev, d);
35914d78874SDan Williams if (rc) {
36014d78874SDan Williams dev_dbg(dev, "Failure awaiting MEM_INFO_VALID (%d)\n", rc);
36114d78874SDan Williams return rc;
36214d78874SDan Williams }
36314d78874SDan Williams
36434e37b4cSDan Williams /*
36534e37b4cSDan Williams * The current DVSEC values are moot if the memory capability is
36634e37b4cSDan Williams * disabled, and they will remain moot after the HDM Decoder
36734e37b4cSDan Williams * capability is enabled.
36834e37b4cSDan Williams */
3691acba6e9SDave Jiang info->mem_enabled = FIELD_GET(CXL_DVSEC_MEM_ENABLE, ctrl);
3701acba6e9SDave Jiang if (!info->mem_enabled)
3711acba6e9SDave Jiang return 0;
37214d78874SDan Williams
37314d78874SDan Williams for (i = 0; i < hdm_count; i++) {
37414d78874SDan Williams u64 base, size;
37514d78874SDan Williams u32 temp;
37614d78874SDan Williams
37714d78874SDan Williams rc = pci_read_config_dword(
37814d78874SDan Williams pdev, d + CXL_DVSEC_RANGE_SIZE_HIGH(i), &temp);
37914d78874SDan Williams if (rc)
38014d78874SDan Williams return rc;
38114d78874SDan Williams
38214d78874SDan Williams size = (u64)temp << 32;
38314d78874SDan Williams
38414d78874SDan Williams rc = pci_read_config_dword(
38514d78874SDan Williams pdev, d + CXL_DVSEC_RANGE_SIZE_LOW(i), &temp);
38614d78874SDan Williams if (rc)
38714d78874SDan Williams return rc;
38814d78874SDan Williams
38914d78874SDan Williams size |= temp & CXL_DVSEC_MEM_SIZE_LOW_MASK;
3901acba6e9SDave Jiang if (!size) {
3911acba6e9SDave Jiang continue;
3921acba6e9SDave Jiang }
39314d78874SDan Williams
39414d78874SDan Williams rc = pci_read_config_dword(
39514d78874SDan Williams pdev, d + CXL_DVSEC_RANGE_BASE_HIGH(i), &temp);
39614d78874SDan Williams if (rc)
39714d78874SDan Williams return rc;
39814d78874SDan Williams
39914d78874SDan Williams base = (u64)temp << 32;
40014d78874SDan Williams
40114d78874SDan Williams rc = pci_read_config_dword(
40214d78874SDan Williams pdev, d + CXL_DVSEC_RANGE_BASE_LOW(i), &temp);
40314d78874SDan Williams if (rc)
40414d78874SDan Williams return rc;
40514d78874SDan Williams
40614d78874SDan Williams base |= temp & CXL_DVSEC_MEM_BASE_LOW_MASK;
40714d78874SDan Williams
408*70a180b8SYanfei Xu info->dvsec_range[ranges++] = (struct range) {
40914d78874SDan Williams .start = base,
41014d78874SDan Williams .end = base + size - 1
41114d78874SDan Williams };
41214d78874SDan Williams }
41314d78874SDan Williams
4141acba6e9SDave Jiang info->ranges = ranges;
4151acba6e9SDave Jiang
4161acba6e9SDave Jiang return 0;
4171acba6e9SDave Jiang }
41859c3368bSDave Jiang EXPORT_SYMBOL_NS_GPL(cxl_dvsec_rr_decode, CXL);
4191acba6e9SDave Jiang
4201acba6e9SDave Jiang /**
4211acba6e9SDave Jiang * cxl_hdm_decode_init() - Setup HDM decoding for the endpoint
4221acba6e9SDave Jiang * @cxlds: Device state
4231acba6e9SDave Jiang * @cxlhdm: Mapped HDM decoder Capability
42459c3368bSDave Jiang * @info: Cached DVSEC range registers info
4251acba6e9SDave Jiang *
4261acba6e9SDave Jiang * Try to enable the endpoint's HDM Decoder Capability
4271acba6e9SDave Jiang */
cxl_hdm_decode_init(struct cxl_dev_state * cxlds,struct cxl_hdm * cxlhdm,struct cxl_endpoint_dvsec_info * info)42859c3368bSDave Jiang int cxl_hdm_decode_init(struct cxl_dev_state *cxlds, struct cxl_hdm *cxlhdm,
42998d2d3a2SDan Williams struct cxl_endpoint_dvsec_info *info)
43098d2d3a2SDan Williams {
43198d2d3a2SDan Williams void __iomem *hdm = cxlhdm->regs.hdm_decoder;
43298d2d3a2SDan Williams struct cxl_port *port = cxlhdm->port;
43398d2d3a2SDan Williams struct device *dev = cxlds->dev;
43498d2d3a2SDan Williams struct cxl_port *root;
43598d2d3a2SDan Williams int i, rc, allowed;
4364474ce56SDave Jiang u32 global_ctrl = 0;
43798d2d3a2SDan Williams
4384474ce56SDave Jiang if (hdm)
43998d2d3a2SDan Williams global_ctrl = readl(hdm + CXL_HDM_DECODER_CTRL_OFFSET);
44098d2d3a2SDan Williams
44198d2d3a2SDan Williams /*
44298d2d3a2SDan Williams * If the HDM Decoder Capability is already enabled then assume
44398d2d3a2SDan Williams * that some other agent like platform firmware set it up.
44498d2d3a2SDan Williams */
4454474ce56SDave Jiang if (global_ctrl & CXL_HDM_DECODER_ENABLE || (!hdm && info->mem_enabled))
4469de321e9SDave Jiang return devm_cxl_enable_mem(&port->dev, cxlds);
4474474ce56SDave Jiang else if (!hdm)
4484474ce56SDave Jiang return -ENODEV;
44998d2d3a2SDan Williams
45098d2d3a2SDan Williams root = to_cxl_port(port->dev.parent);
45198d2d3a2SDan Williams while (!is_cxl_root(root) && is_cxl_port(root->dev.parent))
45298d2d3a2SDan Williams root = to_cxl_port(root->dev.parent);
45398d2d3a2SDan Williams if (!is_cxl_root(root)) {
45498d2d3a2SDan Williams dev_err(dev, "Failed to acquire root port for HDM enable\n");
4559de321e9SDave Jiang return -ENODEV;
45698d2d3a2SDan Williams }
45798d2d3a2SDan Williams
45898d2d3a2SDan Williams for (i = 0, allowed = 0; info->mem_enabled && i < info->ranges; i++) {
45998d2d3a2SDan Williams struct device *cxld_dev;
46098d2d3a2SDan Williams
46198d2d3a2SDan Williams cxld_dev = device_find_child(&root->dev, &info->dvsec_range[i],
46298d2d3a2SDan Williams dvsec_range_allowed);
46398d2d3a2SDan Williams if (!cxld_dev) {
46498d2d3a2SDan Williams dev_dbg(dev, "DVSEC Range%d denied by platform\n", i);
46598d2d3a2SDan Williams continue;
46698d2d3a2SDan Williams }
46798d2d3a2SDan Williams dev_dbg(dev, "DVSEC Range%d allowed by platform\n", i);
46898d2d3a2SDan Williams put_device(cxld_dev);
46998d2d3a2SDan Williams allowed++;
47098d2d3a2SDan Williams }
47198d2d3a2SDan Williams
4722cc1a530SRobert Richter if (!allowed && info->mem_enabled) {
4732cc1a530SRobert Richter dev_err(dev, "Range register decodes outside platform defined CXL ranges.\n");
4742cc1a530SRobert Richter return -ENXIO;
47514d78874SDan Williams }
47614d78874SDan Williams
47714d78874SDan Williams /*
47814d78874SDan Williams * Per CXL 2.0 Section 8.1.3.8.3 and 8.1.3.8.4 DVSEC CXL Range 1 Base
47914d78874SDan Williams * [High,Low] when HDM operation is enabled the range register values
48014d78874SDan Williams * are ignored by the device, but the spec also recommends matching the
48114d78874SDan Williams * DVSEC Range 1,2 to HDM Decoder Range 0,1. So, non-zero info->ranges
48214d78874SDan Williams * are expected even though Linux does not require or maintain that
48314d78874SDan Williams * match. If at least one DVSEC range is enabled and allowed, skip HDM
48414d78874SDan Williams * Decoder Capability Enable.
48514d78874SDan Williams */
48614d78874SDan Williams if (info->mem_enabled)
487b777e9beSDave Jiang return 0;
48814d78874SDan Williams
4898f0220afSDan Williams rc = devm_cxl_enable_hdm(&port->dev, cxlhdm);
49014d78874SDan Williams if (rc)
49114d78874SDan Williams return rc;
49214d78874SDan Williams
4939de321e9SDave Jiang return devm_cxl_enable_mem(&port->dev, cxlds);
49414d78874SDan Williams }
495a12562bbSDan Williams EXPORT_SYMBOL_NS_GPL(cxl_hdm_decode_init, CXL);
496c9700604SIra Weiny
497c9700604SIra Weiny #define CXL_DOE_TABLE_ACCESS_REQ_CODE 0x000000ff
498c9700604SIra Weiny #define CXL_DOE_TABLE_ACCESS_REQ_CODE_READ 0
499c9700604SIra Weiny #define CXL_DOE_TABLE_ACCESS_TABLE_TYPE 0x0000ff00
500c9700604SIra Weiny #define CXL_DOE_TABLE_ACCESS_TABLE_TYPE_CDATA 0
501c9700604SIra Weiny #define CXL_DOE_TABLE_ACCESS_ENTRY_HANDLE 0xffff0000
502c9700604SIra Weiny #define CXL_DOE_TABLE_ACCESS_LAST_ENTRY 0xffff
503c9700604SIra Weiny #define CXL_DOE_PROTOCOL_TABLE_ACCESS 2
504c9700604SIra Weiny
505fbaa3821SLukas Wunner #define CDAT_DOE_REQ(entry_handle) cpu_to_le32 \
506c9700604SIra Weiny (FIELD_PREP(CXL_DOE_TABLE_ACCESS_REQ_CODE, \
507c9700604SIra Weiny CXL_DOE_TABLE_ACCESS_REQ_CODE_READ) | \
508c9700604SIra Weiny FIELD_PREP(CXL_DOE_TABLE_ACCESS_TABLE_TYPE, \
509c9700604SIra Weiny CXL_DOE_TABLE_ACCESS_TABLE_TYPE_CDATA) | \
510c9700604SIra Weiny FIELD_PREP(CXL_DOE_TABLE_ACCESS_ENTRY_HANDLE, (entry_handle)))
511c9700604SIra Weiny
cxl_cdat_get_length(struct device * dev,struct pci_doe_mb * cdat_doe,size_t * length)512c9700604SIra Weiny static int cxl_cdat_get_length(struct device *dev,
513c9700604SIra Weiny struct pci_doe_mb *cdat_doe,
514c9700604SIra Weiny size_t *length)
515c9700604SIra Weiny {
51658709b92SLukas Wunner __le32 request = CDAT_DOE_REQ(0);
517f960e57dSLukas Wunner __le32 response[2];
518c9700604SIra Weiny int rc;
519c9700604SIra Weiny
52058709b92SLukas Wunner rc = pci_doe(cdat_doe, PCI_DVSEC_VENDOR_ID_CXL,
52158709b92SLukas Wunner CXL_DOE_PROTOCOL_TABLE_ACCESS,
52258709b92SLukas Wunner &request, sizeof(request),
52358709b92SLukas Wunner &response, sizeof(response));
524c9700604SIra Weiny if (rc < 0) {
52558709b92SLukas Wunner dev_err(dev, "DOE failed: %d", rc);
526c9700604SIra Weiny return rc;
527c9700604SIra Weiny }
528f960e57dSLukas Wunner if (rc < sizeof(response))
529c9700604SIra Weiny return -EIO;
530c9700604SIra Weiny
53158709b92SLukas Wunner *length = le32_to_cpu(response[1]);
532c9700604SIra Weiny dev_dbg(dev, "CDAT length %zu\n", *length);
533c9700604SIra Weiny
534c9700604SIra Weiny return 0;
535c9700604SIra Weiny }
536c9700604SIra Weiny
cxl_cdat_read_table(struct device * dev,struct pci_doe_mb * cdat_doe,void * cdat_table,size_t * cdat_length)537c9700604SIra Weiny static int cxl_cdat_read_table(struct device *dev,
538c9700604SIra Weiny struct pci_doe_mb *cdat_doe,
5397a877c92SDave Jiang void *cdat_table, size_t *cdat_length)
540c9700604SIra Weiny {
541f960e57dSLukas Wunner size_t length = *cdat_length + sizeof(__le32);
5427a877c92SDave Jiang __le32 *data = cdat_table;
543c9700604SIra Weiny int entry_handle = 0;
544f960e57dSLukas Wunner __le32 saved_dw = 0;
545c9700604SIra Weiny
546c9700604SIra Weiny do {
54758709b92SLukas Wunner __le32 request = CDAT_DOE_REQ(entry_handle);
548b56faef2SLukas Wunner struct cdat_entry_header *entry;
549c9700604SIra Weiny size_t entry_dw;
550c9700604SIra Weiny int rc;
551c9700604SIra Weiny
55258709b92SLukas Wunner rc = pci_doe(cdat_doe, PCI_DVSEC_VENDOR_ID_CXL,
55358709b92SLukas Wunner CXL_DOE_PROTOCOL_TABLE_ACCESS,
55458709b92SLukas Wunner &request, sizeof(request),
555f960e57dSLukas Wunner data, length);
556c9700604SIra Weiny if (rc < 0) {
55758709b92SLukas Wunner dev_err(dev, "DOE failed: %d", rc);
558c9700604SIra Weiny return rc;
559c9700604SIra Weiny }
560b56faef2SLukas Wunner
561b56faef2SLukas Wunner /* 1 DW Table Access Response Header + CDAT entry */
562f960e57dSLukas Wunner entry = (struct cdat_entry_header *)(data + 1);
563b56faef2SLukas Wunner if ((entry_handle == 0 &&
56458709b92SLukas Wunner rc != sizeof(__le32) + sizeof(struct cdat_header)) ||
565b56faef2SLukas Wunner (entry_handle > 0 &&
56658709b92SLukas Wunner (rc < sizeof(__le32) + sizeof(*entry) ||
56758709b92SLukas Wunner rc != sizeof(__le32) + le16_to_cpu(entry->length))))
568c9700604SIra Weiny return -EIO;
569c9700604SIra Weiny
570c9700604SIra Weiny /* Get the CXL table access header entry handle */
571c9700604SIra Weiny entry_handle = FIELD_GET(CXL_DOE_TABLE_ACCESS_ENTRY_HANDLE,
572f960e57dSLukas Wunner le32_to_cpu(data[0]));
57358709b92SLukas Wunner entry_dw = rc / sizeof(__le32);
574c9700604SIra Weiny /* Skip Header */
575c9700604SIra Weiny entry_dw -= 1;
576f960e57dSLukas Wunner /*
577f960e57dSLukas Wunner * Table Access Response Header overwrote the last DW of
578f960e57dSLukas Wunner * previous entry, so restore that DW
579f960e57dSLukas Wunner */
580f960e57dSLukas Wunner *data = saved_dw;
581fbaa3821SLukas Wunner length -= entry_dw * sizeof(__le32);
582c9700604SIra Weiny data += entry_dw;
583f960e57dSLukas Wunner saved_dw = *data;
584c9700604SIra Weiny } while (entry_handle != CXL_DOE_TABLE_ACCESS_LAST_ENTRY);
585c9700604SIra Weiny
5864fe2c13dSLukas Wunner /* Length in CDAT header may exceed concatenation of CDAT entries */
587f960e57dSLukas Wunner *cdat_length -= length - sizeof(__le32);
5884fe2c13dSLukas Wunner
589c9700604SIra Weiny return 0;
590c9700604SIra Weiny }
591c9700604SIra Weiny
592c9700604SIra Weiny /**
593c9700604SIra Weiny * read_cdat_data - Read the CDAT data on this port
594c9700604SIra Weiny * @port: Port to read data from
595c9700604SIra Weiny *
596c9700604SIra Weiny * This call will sleep waiting for responses from the DOE mailbox.
597c9700604SIra Weiny */
read_cdat_data(struct cxl_port * port)598c9700604SIra Weiny void read_cdat_data(struct cxl_port *port)
599c9700604SIra Weiny {
6007481653dSDan Williams struct cxl_memdev *cxlmd = to_cxl_memdev(port->uport_dev);
601267214a2SDan Williams struct device *host = cxlmd->dev.parent;
602c9700604SIra Weiny struct device *dev = &port->dev;
603267214a2SDan Williams struct pci_doe_mb *cdat_doe;
604c9700604SIra Weiny size_t cdat_length;
6057a877c92SDave Jiang void *cdat_table;
606c9700604SIra Weiny int rc;
607c9700604SIra Weiny
608267214a2SDan Williams if (!dev_is_pci(host))
609267214a2SDan Williams return;
610267214a2SDan Williams cdat_doe = pci_find_doe_mailbox(to_pci_dev(host),
611267214a2SDan Williams PCI_DVSEC_VENDOR_ID_CXL,
612af0a6c35SLukas Wunner CXL_DOE_PROTOCOL_TABLE_ACCESS);
613c9700604SIra Weiny if (!cdat_doe) {
614c9700604SIra Weiny dev_dbg(dev, "No CDAT mailbox\n");
615c9700604SIra Weiny return;
616c9700604SIra Weiny }
617c9700604SIra Weiny
618c9700604SIra Weiny port->cdat_available = true;
619c9700604SIra Weiny
620c9700604SIra Weiny if (cxl_cdat_get_length(dev, cdat_doe, &cdat_length)) {
621c9700604SIra Weiny dev_dbg(dev, "No CDAT length\n");
622c9700604SIra Weiny return;
623c9700604SIra Weiny }
624c9700604SIra Weiny
625f960e57dSLukas Wunner cdat_table = devm_kzalloc(dev, cdat_length + sizeof(__le32),
626f960e57dSLukas Wunner GFP_KERNEL);
6277a877c92SDave Jiang if (!cdat_table)
628c9700604SIra Weiny return;
629c9700604SIra Weiny
6307a877c92SDave Jiang rc = cxl_cdat_read_table(dev, cdat_doe, cdat_table, &cdat_length);
631c9700604SIra Weiny if (rc) {
632c9700604SIra Weiny /* Don't leave table data allocated on error */
6337a877c92SDave Jiang devm_kfree(dev, cdat_table);
634c9700604SIra Weiny dev_err(dev, "CDAT data read error\n");
635764d102eSDave Jiang return;
636c9700604SIra Weiny }
6377a877c92SDave Jiang
638f960e57dSLukas Wunner port->cdat.table = cdat_table + sizeof(__le32);
6397a877c92SDave Jiang port->cdat.length = cdat_length;
640c9700604SIra Weiny }
641c9700604SIra Weiny EXPORT_SYMBOL_NS_GPL(read_cdat_data, CXL);
6424a20bc3eSDan Williams
cxl_cor_error_detected(struct pci_dev * pdev)6434a20bc3eSDan Williams void cxl_cor_error_detected(struct pci_dev *pdev)
6444a20bc3eSDan Williams {
6454a20bc3eSDan Williams struct cxl_dev_state *cxlds = pci_get_drvdata(pdev);
6464a20bc3eSDan Williams void __iomem *addr;
6474a20bc3eSDan Williams u32 status;
6484a20bc3eSDan Williams
6494a20bc3eSDan Williams if (!cxlds->regs.ras)
6504a20bc3eSDan Williams return;
6514a20bc3eSDan Williams
6524a20bc3eSDan Williams addr = cxlds->regs.ras + CXL_RAS_CORRECTABLE_STATUS_OFFSET;
6534a20bc3eSDan Williams status = readl(addr);
6544a20bc3eSDan Williams if (status & CXL_RAS_CORRECTABLE_STATUS_MASK) {
6554a20bc3eSDan Williams writel(status & CXL_RAS_CORRECTABLE_STATUS_MASK, addr);
6560c8393dcSIra Weiny trace_cxl_aer_correctable_error(cxlds->cxlmd, status);
6574a20bc3eSDan Williams }
6584a20bc3eSDan Williams }
6594a20bc3eSDan Williams EXPORT_SYMBOL_NS_GPL(cxl_cor_error_detected, CXL);
6604a20bc3eSDan Williams
6614a20bc3eSDan Williams /* CXL spec rev3.0 8.2.4.16.1 */
header_log_copy(struct cxl_dev_state * cxlds,u32 * log)6624a20bc3eSDan Williams static void header_log_copy(struct cxl_dev_state *cxlds, u32 *log)
6634a20bc3eSDan Williams {
6644a20bc3eSDan Williams void __iomem *addr;
6654a20bc3eSDan Williams u32 *log_addr;
6664a20bc3eSDan Williams int i, log_u32_size = CXL_HEADERLOG_SIZE / sizeof(u32);
6674a20bc3eSDan Williams
6684a20bc3eSDan Williams addr = cxlds->regs.ras + CXL_RAS_HEADER_LOG_OFFSET;
6694a20bc3eSDan Williams log_addr = log;
6704a20bc3eSDan Williams
6714a20bc3eSDan Williams for (i = 0; i < log_u32_size; i++) {
6724a20bc3eSDan Williams *log_addr = readl(addr);
6734a20bc3eSDan Williams log_addr++;
6744a20bc3eSDan Williams addr += sizeof(u32);
6754a20bc3eSDan Williams }
6764a20bc3eSDan Williams }
6774a20bc3eSDan Williams
6784a20bc3eSDan Williams /*
6794a20bc3eSDan Williams * Log the state of the RAS status registers and prepare them to log the
6804a20bc3eSDan Williams * next error status. Return 1 if reset needed.
6814a20bc3eSDan Williams */
cxl_report_and_clear(struct cxl_dev_state * cxlds)6824a20bc3eSDan Williams static bool cxl_report_and_clear(struct cxl_dev_state *cxlds)
6834a20bc3eSDan Williams {
6844a20bc3eSDan Williams u32 hl[CXL_HEADERLOG_SIZE_U32];
6854a20bc3eSDan Williams void __iomem *addr;
6864a20bc3eSDan Williams u32 status;
6874a20bc3eSDan Williams u32 fe;
6884a20bc3eSDan Williams
6894a20bc3eSDan Williams if (!cxlds->regs.ras)
6904a20bc3eSDan Williams return false;
6914a20bc3eSDan Williams
6924a20bc3eSDan Williams addr = cxlds->regs.ras + CXL_RAS_UNCORRECTABLE_STATUS_OFFSET;
6934a20bc3eSDan Williams status = readl(addr);
6944a20bc3eSDan Williams if (!(status & CXL_RAS_UNCORRECTABLE_STATUS_MASK))
6954a20bc3eSDan Williams return false;
6964a20bc3eSDan Williams
6974a20bc3eSDan Williams /* If multiple errors, log header points to first error from ctrl reg */
6984a20bc3eSDan Williams if (hweight32(status) > 1) {
6995485eb95SDan Williams void __iomem *rcc_addr =
7005485eb95SDan Williams cxlds->regs.ras + CXL_RAS_CAP_CONTROL_OFFSET;
7015485eb95SDan Williams
7025485eb95SDan Williams fe = BIT(FIELD_GET(CXL_RAS_CAP_CONTROL_FE_MASK,
7035485eb95SDan Williams readl(rcc_addr)));
7044a20bc3eSDan Williams } else {
7054a20bc3eSDan Williams fe = status;
7064a20bc3eSDan Williams }
7074a20bc3eSDan Williams
7084a20bc3eSDan Williams header_log_copy(cxlds, hl);
7090c8393dcSIra Weiny trace_cxl_aer_uncorrectable_error(cxlds->cxlmd, status, fe, hl);
7104a20bc3eSDan Williams writel(status & CXL_RAS_UNCORRECTABLE_STATUS_MASK, addr);
7114a20bc3eSDan Williams
7124a20bc3eSDan Williams return true;
7134a20bc3eSDan Williams }
7144a20bc3eSDan Williams
cxl_error_detected(struct pci_dev * pdev,pci_channel_state_t state)7154a20bc3eSDan Williams pci_ers_result_t cxl_error_detected(struct pci_dev *pdev,
7164a20bc3eSDan Williams pci_channel_state_t state)
7174a20bc3eSDan Williams {
7184a20bc3eSDan Williams struct cxl_dev_state *cxlds = pci_get_drvdata(pdev);
7194a20bc3eSDan Williams struct cxl_memdev *cxlmd = cxlds->cxlmd;
7204a20bc3eSDan Williams struct device *dev = &cxlmd->dev;
7214a20bc3eSDan Williams bool ue;
7224a20bc3eSDan Williams
7234a20bc3eSDan Williams /*
7244a20bc3eSDan Williams * A frozen channel indicates an impending reset which is fatal to
7254a20bc3eSDan Williams * CXL.mem operation, and will likely crash the system. On the off
7264a20bc3eSDan Williams * chance the situation is recoverable dump the status of the RAS
7274a20bc3eSDan Williams * capability registers and bounce the active state of the memdev.
7284a20bc3eSDan Williams */
7294a20bc3eSDan Williams ue = cxl_report_and_clear(cxlds);
7304a20bc3eSDan Williams
7314a20bc3eSDan Williams switch (state) {
7324a20bc3eSDan Williams case pci_channel_io_normal:
7334a20bc3eSDan Williams if (ue) {
7344a20bc3eSDan Williams device_release_driver(dev);
7354a20bc3eSDan Williams return PCI_ERS_RESULT_NEED_RESET;
7364a20bc3eSDan Williams }
7374a20bc3eSDan Williams return PCI_ERS_RESULT_CAN_RECOVER;
7384a20bc3eSDan Williams case pci_channel_io_frozen:
7394a20bc3eSDan Williams dev_warn(&pdev->dev,
7404a20bc3eSDan Williams "%s: frozen state error detected, disable CXL.mem\n",
7414a20bc3eSDan Williams dev_name(dev));
7424a20bc3eSDan Williams device_release_driver(dev);
7434a20bc3eSDan Williams return PCI_ERS_RESULT_NEED_RESET;
7444a20bc3eSDan Williams case pci_channel_io_perm_failure:
7454a20bc3eSDan Williams dev_warn(&pdev->dev,
7464a20bc3eSDan Williams "failure state error detected, request disconnect\n");
7474a20bc3eSDan Williams return PCI_ERS_RESULT_DISCONNECT;
7484a20bc3eSDan Williams }
7494a20bc3eSDan Williams return PCI_ERS_RESULT_NEED_RESET;
7504a20bc3eSDan Williams }
7514a20bc3eSDan Williams EXPORT_SYMBOL_NS_GPL(cxl_error_detected, CXL);
752