Searched refs:TRCSSCCRn (Results 1 – 3 of 3) sorted by relevance
/openbmc/linux/drivers/hwtracing/coresight/ |
H A D | coresight-etm4x.h | 78 #define TRCSSCCRn(n) (0x280 + (n * 4)) macro 360 CASE_##op((val), TRCSSCCRn(0)) \ 361 CASE_##op((val), TRCSSCCRn(1)) \ 362 CASE_##op((val), TRCSSCCRn(2)) \ 363 CASE_##op((val), TRCSSCCRn(3)) \ 364 CASE_##op((val), TRCSSCCRn(4)) \ 365 CASE_##op((val), TRCSSCCRn(5)) \ 366 CASE_##op((val), TRCSSCCRn(6)) \ 367 CASE_##op((val), TRCSSCCRn(7)) \
|
H A D | coresight-etm4x-cfg.c | 83 } else if ((offset >= TRCSSCCRn(0)) && (offset <= TRCSSPCICRn(7))) { in etm4_cfg_map_reg_offset() 88 CHECKREGIDX(TRCSSCCRn(0), ss_ctrl, idx, off_mask); in etm4_cfg_map_reg_offset()
|
H A D | coresight-etm4x-core.c | 479 etm4x_relaxed_write32(csa, config->ss_ctrl[i], TRCSSCCRn(i)); in etm4_enable_hw() 1728 state->trcssccr[i] = etm4x_read32(csa, TRCSSCCRn(i)); in __etm4_cpu_save() 1860 etm4x_relaxed_write32(csa, state->trcssccr[i], TRCSSCCRn(i)); in __etm4_cpu_restore()
|