1810ac401SMike Leach // SPDX-License-Identifier: GPL-2.0
2810ac401SMike Leach /*
3810ac401SMike Leach * Copyright(C) 2020 Linaro Limited. All rights reserved.
4810ac401SMike Leach * Author: Mike Leach <mike.leach@linaro.org>
5810ac401SMike Leach */
6810ac401SMike Leach
7810ac401SMike Leach #include "coresight-etm4x.h"
8810ac401SMike Leach #include "coresight-etm4x-cfg.h"
9810ac401SMike Leach #include "coresight-priv.h"
10810ac401SMike Leach #include "coresight-syscfg.h"
11810ac401SMike Leach
12810ac401SMike Leach /* defines to associate register IDs with driver data locations */
13810ac401SMike Leach #define CHECKREG(cval, elem) \
14810ac401SMike Leach { \
15810ac401SMike Leach if (offset == cval) { \
16810ac401SMike Leach reg_csdev->driver_regval = &drvcfg->elem; \
17810ac401SMike Leach err = 0; \
18810ac401SMike Leach break; \
19810ac401SMike Leach } \
20810ac401SMike Leach }
21810ac401SMike Leach
22810ac401SMike Leach #define CHECKREGIDX(cval, elem, off_idx, mask) \
23810ac401SMike Leach { \
24810ac401SMike Leach if (mask == cval) { \
25810ac401SMike Leach reg_csdev->driver_regval = &drvcfg->elem[off_idx]; \
26810ac401SMike Leach err = 0; \
27810ac401SMike Leach break; \
28810ac401SMike Leach } \
29810ac401SMike Leach }
30810ac401SMike Leach
31810ac401SMike Leach /**
32810ac401SMike Leach * etm4_cfg_map_reg_offset - validate and map the register offset into a
33810ac401SMike Leach * location in the driver config struct.
34810ac401SMike Leach *
35810ac401SMike Leach * Limits the number of registers that can be accessed and programmed in
36810ac401SMike Leach * features, to those which are used to control the trace capture parameters.
37810ac401SMike Leach *
38810ac401SMike Leach * Omits or limits access to those which the driver must use exclusively.
39810ac401SMike Leach *
40810ac401SMike Leach * Invalid offsets will result in fail code return and feature load failure.
41810ac401SMike Leach *
42810ac401SMike Leach * @drvdata: driver data to map into.
43*04e8429cSJames Clark * @reg_csdev: register to map.
44810ac401SMike Leach * @offset: device offset for the register
45810ac401SMike Leach */
etm4_cfg_map_reg_offset(struct etmv4_drvdata * drvdata,struct cscfg_regval_csdev * reg_csdev,u32 offset)46810ac401SMike Leach static int etm4_cfg_map_reg_offset(struct etmv4_drvdata *drvdata,
47810ac401SMike Leach struct cscfg_regval_csdev *reg_csdev, u32 offset)
48810ac401SMike Leach {
49810ac401SMike Leach int err = -EINVAL, idx;
50810ac401SMike Leach struct etmv4_config *drvcfg = &drvdata->config;
51810ac401SMike Leach u32 off_mask;
52810ac401SMike Leach
53810ac401SMike Leach if (((offset >= TRCEVENTCTL0R) && (offset <= TRCVIPCSSCTLR)) ||
54810ac401SMike Leach ((offset >= TRCSEQRSTEVR) && (offset <= TRCEXTINSELR)) ||
55810ac401SMike Leach ((offset >= TRCCIDCCTLR0) && (offset <= TRCVMIDCCTLR1))) {
56810ac401SMike Leach do {
57810ac401SMike Leach CHECKREG(TRCEVENTCTL0R, eventctrl0);
58810ac401SMike Leach CHECKREG(TRCEVENTCTL1R, eventctrl1);
59810ac401SMike Leach CHECKREG(TRCSTALLCTLR, stall_ctrl);
60810ac401SMike Leach CHECKREG(TRCTSCTLR, ts_ctrl);
61810ac401SMike Leach CHECKREG(TRCSYNCPR, syncfreq);
62810ac401SMike Leach CHECKREG(TRCCCCTLR, ccctlr);
63810ac401SMike Leach CHECKREG(TRCBBCTLR, bb_ctrl);
64810ac401SMike Leach CHECKREG(TRCVICTLR, vinst_ctrl);
65810ac401SMike Leach CHECKREG(TRCVIIECTLR, viiectlr);
66810ac401SMike Leach CHECKREG(TRCVISSCTLR, vissctlr);
67810ac401SMike Leach CHECKREG(TRCVIPCSSCTLR, vipcssctlr);
68810ac401SMike Leach CHECKREG(TRCSEQRSTEVR, seq_rst);
69810ac401SMike Leach CHECKREG(TRCSEQSTR, seq_state);
70810ac401SMike Leach CHECKREG(TRCEXTINSELR, ext_inp);
71810ac401SMike Leach CHECKREG(TRCCIDCCTLR0, ctxid_mask0);
72810ac401SMike Leach CHECKREG(TRCCIDCCTLR1, ctxid_mask1);
73810ac401SMike Leach CHECKREG(TRCVMIDCCTLR0, vmid_mask0);
74810ac401SMike Leach CHECKREG(TRCVMIDCCTLR1, vmid_mask1);
75810ac401SMike Leach } while (0);
76810ac401SMike Leach } else if ((offset & GENMASK(11, 4)) == TRCSEQEVRn(0)) {
77810ac401SMike Leach /* sequencer state control registers */
78810ac401SMike Leach idx = (offset & GENMASK(3, 0)) / 4;
79810ac401SMike Leach if (idx < ETM_MAX_SEQ_STATES) {
80810ac401SMike Leach reg_csdev->driver_regval = &drvcfg->seq_ctrl[idx];
81810ac401SMike Leach err = 0;
82810ac401SMike Leach }
83810ac401SMike Leach } else if ((offset >= TRCSSCCRn(0)) && (offset <= TRCSSPCICRn(7))) {
84810ac401SMike Leach /* 32 bit, 8 off indexed register sets */
85810ac401SMike Leach idx = (offset & GENMASK(4, 0)) / 4;
86810ac401SMike Leach off_mask = (offset & GENMASK(11, 5));
87810ac401SMike Leach do {
88810ac401SMike Leach CHECKREGIDX(TRCSSCCRn(0), ss_ctrl, idx, off_mask);
89810ac401SMike Leach CHECKREGIDX(TRCSSCSRn(0), ss_status, idx, off_mask);
90810ac401SMike Leach CHECKREGIDX(TRCSSPCICRn(0), ss_pe_cmp, idx, off_mask);
91810ac401SMike Leach } while (0);
92810ac401SMike Leach } else if ((offset >= TRCCIDCVRn(0)) && (offset <= TRCVMIDCVRn(7))) {
93810ac401SMike Leach /* 64 bit, 8 off indexed register sets */
94810ac401SMike Leach idx = (offset & GENMASK(5, 0)) / 8;
95810ac401SMike Leach off_mask = (offset & GENMASK(11, 6));
96810ac401SMike Leach do {
97810ac401SMike Leach CHECKREGIDX(TRCCIDCVRn(0), ctxid_pid, idx, off_mask);
98810ac401SMike Leach CHECKREGIDX(TRCVMIDCVRn(0), vmid_val, idx, off_mask);
99810ac401SMike Leach } while (0);
100810ac401SMike Leach } else if ((offset >= TRCRSCTLRn(2)) &&
101810ac401SMike Leach (offset <= TRCRSCTLRn((ETM_MAX_RES_SEL - 1)))) {
102810ac401SMike Leach /* 32 bit resource selection regs, 32 off, skip fixed 0,1 */
103810ac401SMike Leach idx = (offset & GENMASK(6, 0)) / 4;
104810ac401SMike Leach if (idx < ETM_MAX_RES_SEL) {
105810ac401SMike Leach reg_csdev->driver_regval = &drvcfg->res_ctrl[idx];
106810ac401SMike Leach err = 0;
107810ac401SMike Leach }
108810ac401SMike Leach } else if ((offset >= TRCACVRn(0)) &&
109810ac401SMike Leach (offset <= TRCACATRn((ETM_MAX_SINGLE_ADDR_CMP - 1)))) {
110810ac401SMike Leach /* 64 bit addr cmp regs, 16 off */
111810ac401SMike Leach idx = (offset & GENMASK(6, 0)) / 8;
112810ac401SMike Leach off_mask = offset & GENMASK(11, 7);
113810ac401SMike Leach do {
114810ac401SMike Leach CHECKREGIDX(TRCACVRn(0), addr_val, idx, off_mask);
115810ac401SMike Leach CHECKREGIDX(TRCACATRn(0), addr_acc, idx, off_mask);
116810ac401SMike Leach } while (0);
117810ac401SMike Leach } else if ((offset >= TRCCNTRLDVRn(0)) &&
118810ac401SMike Leach (offset <= TRCCNTVRn((ETMv4_MAX_CNTR - 1)))) {
119810ac401SMike Leach /* 32 bit counter regs, 4 off (ETMv4_MAX_CNTR - 1) */
120810ac401SMike Leach idx = (offset & GENMASK(3, 0)) / 4;
121810ac401SMike Leach off_mask = offset & GENMASK(11, 4);
122810ac401SMike Leach do {
123810ac401SMike Leach CHECKREGIDX(TRCCNTRLDVRn(0), cntrldvr, idx, off_mask);
124810ac401SMike Leach CHECKREGIDX(TRCCNTCTLRn(0), cntr_ctrl, idx, off_mask);
125810ac401SMike Leach CHECKREGIDX(TRCCNTVRn(0), cntr_val, idx, off_mask);
126810ac401SMike Leach } while (0);
127810ac401SMike Leach }
128810ac401SMike Leach return err;
129810ac401SMike Leach }
130810ac401SMike Leach
131810ac401SMike Leach /**
132810ac401SMike Leach * etm4_cfg_load_feature - load a feature into a device instance.
133810ac401SMike Leach *
134810ac401SMike Leach * @csdev: An ETMv4 CoreSight device.
135*04e8429cSJames Clark * @feat_csdev: The feature to be loaded.
136810ac401SMike Leach *
137810ac401SMike Leach * The function will load a feature instance into the device, checking that
138810ac401SMike Leach * the register definitions are valid for the device.
139810ac401SMike Leach *
140810ac401SMike Leach * Parameter and register definitions will be converted into internal
141810ac401SMike Leach * structures that are used to set the values in the driver when the
142810ac401SMike Leach * feature is enabled for the device.
143810ac401SMike Leach *
144810ac401SMike Leach * The feature spinlock pointer is initialised to the same spinlock
145810ac401SMike Leach * that the driver uses to protect the internal register values.
146810ac401SMike Leach */
etm4_cfg_load_feature(struct coresight_device * csdev,struct cscfg_feature_csdev * feat_csdev)147810ac401SMike Leach static int etm4_cfg_load_feature(struct coresight_device *csdev,
148810ac401SMike Leach struct cscfg_feature_csdev *feat_csdev)
149810ac401SMike Leach {
150810ac401SMike Leach struct device *dev = csdev->dev.parent;
151810ac401SMike Leach struct etmv4_drvdata *drvdata = dev_get_drvdata(dev);
152810ac401SMike Leach const struct cscfg_feature_desc *feat_desc = feat_csdev->feat_desc;
153810ac401SMike Leach u32 offset;
154810ac401SMike Leach int i = 0, err = 0;
155810ac401SMike Leach
156810ac401SMike Leach /*
157810ac401SMike Leach * essential we set the device spinlock - this is used in the generic
158810ac401SMike Leach * programming routines when copying values into the drvdata structures
159810ac401SMike Leach * via the pointers setup in etm4_cfg_map_reg_offset().
160810ac401SMike Leach */
161810ac401SMike Leach feat_csdev->drv_spinlock = &drvdata->spinlock;
162810ac401SMike Leach
163810ac401SMike Leach /* process the register descriptions */
164810ac401SMike Leach for (i = 0; i < feat_csdev->nr_regs && !err; i++) {
165810ac401SMike Leach offset = feat_desc->regs_desc[i].offset;
166810ac401SMike Leach err = etm4_cfg_map_reg_offset(drvdata, &feat_csdev->regs_csdev[i], offset);
167810ac401SMike Leach }
168810ac401SMike Leach return err;
169810ac401SMike Leach }
170810ac401SMike Leach
171810ac401SMike Leach /* match information when loading configurations */
172810ac401SMike Leach #define CS_CFG_ETM4_MATCH_FLAGS (CS_CFG_MATCH_CLASS_SRC_ALL | \
173810ac401SMike Leach CS_CFG_MATCH_CLASS_SRC_ETM4)
174810ac401SMike Leach
etm4_cscfg_register(struct coresight_device * csdev)175810ac401SMike Leach int etm4_cscfg_register(struct coresight_device *csdev)
176810ac401SMike Leach {
177810ac401SMike Leach struct cscfg_csdev_feat_ops ops;
178810ac401SMike Leach
179810ac401SMike Leach ops.load_feat = &etm4_cfg_load_feature;
180810ac401SMike Leach
181810ac401SMike Leach return cscfg_register_csdev(csdev, CS_CFG_ETM4_MATCH_FLAGS, &ops);
182810ac401SMike Leach }
183