Home
last modified time | relevance | path

Searched refs:TCG_TARGET_HAS_ext16s_i32 (Results 1 – 16 of 16) sorted by relevance

/openbmc/qemu/tcg/tci/
H A Dtcg-target.h54 #define TCG_TARGET_HAS_ext16s_i32 1 macro
H A Dtcg-target.c.inc580 tcg_debug_assert(TCG_TARGET_HAS_ext16s_i32);
/openbmc/qemu/tcg/arm/
H A Dtcg-target.h98 #define TCG_TARGET_HAS_ext16s_i32 1 macro
/openbmc/qemu/tcg/sparc64/
H A Dtcg-target.h89 #define TCG_TARGET_HAS_ext16s_i32 0 macro
/openbmc/qemu/tcg/mips/
H A Dtcg-target.h163 #define TCG_TARGET_HAS_ext16s_i32 use_mips32r2_instructions macro
H A Dtcg-target.c.inc653 tcg_debug_assert(TCG_TARGET_HAS_ext16s_i32);
/openbmc/qemu/tcg/loongarch64/
H A Dtcg-target.h116 #define TCG_TARGET_HAS_ext16s_i32 1 macro
/openbmc/qemu/tcg/aarch64/
H A Dtcg-target.h72 #define TCG_TARGET_HAS_ext16s_i32 1 macro
/openbmc/qemu/tcg/ppc/
H A Dtcg-target.h82 #define TCG_TARGET_HAS_ext16s_i32 1 macro
/openbmc/qemu/tcg/s390x/
H A Dtcg-target.h79 #define TCG_TARGET_HAS_ext16s_i32 1 macro
/openbmc/qemu/tcg/riscv/
H A Dtcg-target.h88 #define TCG_TARGET_HAS_ext16s_i32 1 macro
/openbmc/qemu/tcg/i386/
H A Dtcg-target.h133 #define TCG_TARGET_HAS_ext16s_i32 1 macro
/openbmc/qemu/include/tcg/
H A Dtcg-opc.h97 DEF(ext16s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16s_i32))
/openbmc/qemu/tcg/
H A Dtcg-op.c1076 if (TCG_TARGET_HAS_ext16s_i32) { in tcg_gen_sextract_i32()
1092 if (TCG_TARGET_HAS_ext16s_i32) { in tcg_gen_sextract_i32()
1284 if (TCG_TARGET_HAS_ext16s_i32) { in tcg_gen_ext16s_i32()
H A Dtci.c712 #if TCG_TARGET_HAS_ext16s_i32 || TCG_TARGET_HAS_ext16s_i64 || \ in tcg_qemu_tb_exec()
H A Dtcg.c2032 return TCG_TARGET_HAS_ext16s_i32; in tcg_op_supported()