Home
last modified time | relevance | path

Searched refs:SRDS_PLLCR0_RFCK_SEL_125 (Results 1 – 13 of 13) sorted by relevance

/openbmc/u-boot/board/freescale/corenet_ds/
H A Dcorenet_ds.c148 actual[i] = SRDS_PLLCR0_RFCK_SEL_125; in misc_init_r()
166 SRDS_PLLCR0_RFCK_SEL_125 : SRDS_PLLCR0_RFCK_SEL_100; in misc_init_r()
168 SRDS_PLLCR0_RFCK_SEL_156_25 : SRDS_PLLCR0_RFCK_SEL_125; in misc_init_r()
170 SRDS_PLLCR0_RFCK_SEL_156_25 : SRDS_PLLCR0_RFCK_SEL_125; in misc_init_r()
/openbmc/u-boot/board/freescale/p2041rdb/
H A Dp2041rdb.c169 {0, SRDS_PLLCR0_RFCK_SEL_100, SRDS_PLLCR0_RFCK_SEL_125}, in misc_init_r()
171 SRDS_PLLCR0_RFCK_SEL_125} in misc_init_r()
/openbmc/u-boot/arch/arm/cpu/armv7/ls102xa/
H A Dfsl_ls1_serdes.c125 case SRDS_PLLCR0_RFCK_SEL_125: in serdes_clock_to_string()
/openbmc/u-boot/board/freescale/t1040qds/
H A Dt1040qds.c216 actual[i] = SRDS_PLLCR0_RFCK_SEL_125; in misc_init_r()
/openbmc/u-boot/board/keymile/kmp204x/
H A Dkmp204x.c182 SRDS_PLLCR0_RFCK_SEL_125}; in misc_init_r()
/openbmc/u-boot/arch/powerpc/cpu/mpc85xx/
H A Dfsl_corenet_serdes.c392 rfck_sel = SRDS_PLLCR0_RFCK_SEL_125; in p4080_erratum_serdes8()
874 case SRDS_PLLCR0_RFCK_SEL_125: in serdes_clock_to_string()
H A Dfsl_corenet2_serdes.c386 case SRDS_PLLCR0_RFCK_SEL_125: in serdes_clock_to_string()
/openbmc/u-boot/board/freescale/b4860qds/
H A Db4860qds.c1121 return SRDS_PLLCR0_RFCK_SEL_125; in serdes_refclock()
1132 ret = SRDS_PLLCR0_RFCK_SEL_125; in serdes_refclock()
/openbmc/u-boot/arch/arm/include/asm/arch-ls102xa/
H A Dimmap_ls102xa.h326 #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 macro
/openbmc/u-boot/arch/arm/cpu/armv8/fsl-layerscape/
H A Dfsl_lsch2_serdes.c90 case SRDS_PLLCR0_RFCK_SEL_125: in serdes_clock_to_string()
/openbmc/u-boot/board/freescale/t4qds/
H A Dt4240qds.c654 actual[i] = SRDS_PLLCR0_RFCK_SEL_125; in misc_init_r()
/openbmc/u-boot/arch/arm/include/asm/arch-fsl-layerscape/
H A Dimmap_lsch2.h568 #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 macro
/openbmc/u-boot/arch/powerpc/include/asm/
H A Dimmap_85xx.h2545 #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 macro
2629 #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000 macro