xref: /openbmc/u-boot/arch/arm/include/asm/arch-fsl-layerscape/immap_lsch2.h (revision 77c07e7ed36cae250a3562ee4bed0fa537960354)
183d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
28281c58fSMingkai Hu /*
38281c58fSMingkai Hu  * Copyright 2013-2015 Freescale Semiconductor, Inc.
48281c58fSMingkai Hu  */
58281c58fSMingkai Hu 
68281c58fSMingkai Hu #ifndef __ARCH_FSL_LSCH2_IMMAP_H__
78281c58fSMingkai Hu #define __ARCH_FSL_LSCH2_IMMAP_H__
88281c58fSMingkai Hu 
98281c58fSMingkai Hu #include <fsl_immap.h>
108281c58fSMingkai Hu 
118281c58fSMingkai Hu #define CONFIG_SYS_IMMR				0x01000000
128281c58fSMingkai Hu #define CONFIG_SYS_DCSRBAR			0x20000000
132949ae52SMingkai Hu #define CONFIG_SYS_DCSR_DCFG_ADDR	(CONFIG_SYS_DCSRBAR + 0x00140000)
140d6faf2bSMingkai Hu #define CONFIG_SYS_DCSR_COP_CCP_ADDR	(CONFIG_SYS_DCSRBAR + 0x02008040)
158281c58fSMingkai Hu 
168281c58fSMingkai Hu #define CONFIG_SYS_FSL_DDR_ADDR			(CONFIG_SYS_IMMR + 0x00080000)
178281c58fSMingkai Hu #define CONFIG_SYS_GIC400_ADDR			(CONFIG_SYS_IMMR + 0x00400000)
188281c58fSMingkai Hu #define CONFIG_SYS_IFC_ADDR			(CONFIG_SYS_IMMR + 0x00530000)
19dd2ad2f1SYuan Yao #define SYS_FSL_QSPI_ADDR			(CONFIG_SYS_IMMR + 0x00550000)
208281c58fSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_ADDR		(CONFIG_SYS_IMMR + 0x00560000)
218281c58fSMingkai Hu #define CONFIG_SYS_FSL_CSU_ADDR			(CONFIG_SYS_IMMR + 0x00510000)
228281c58fSMingkai Hu #define CONFIG_SYS_FSL_GUTS_ADDR		(CONFIG_SYS_IMMR + 0x00ee0000)
238281c58fSMingkai Hu #define CONFIG_SYS_FSL_RST_ADDR			(CONFIG_SYS_IMMR + 0x00ee00b0)
248281c58fSMingkai Hu #define CONFIG_SYS_FSL_SCFG_ADDR		(CONFIG_SYS_IMMR + 0x00570000)
2544262327SAhmed Mansour #define CONFIG_SYS_FSL_BMAN_ADDR		(CONFIG_SYS_IMMR + 0x00890000)
2644262327SAhmed Mansour #define CONFIG_SYS_FSL_QMAN_ADDR		(CONFIG_SYS_IMMR + 0x00880000)
278281c58fSMingkai Hu #define CONFIG_SYS_FSL_FMAN_ADDR		(CONFIG_SYS_IMMR + 0x00a00000)
288281c58fSMingkai Hu #define CONFIG_SYS_FSL_SERDES_ADDR		(CONFIG_SYS_IMMR + 0x00ea0000)
298281c58fSMingkai Hu #define CONFIG_SYS_FSL_DCFG_ADDR		(CONFIG_SYS_IMMR + 0x00ee0000)
308281c58fSMingkai Hu #define CONFIG_SYS_FSL_CLK_ADDR			(CONFIG_SYS_IMMR + 0x00ee1000)
318281c58fSMingkai Hu #define CONFIG_SYS_NS16550_COM1			(CONFIG_SYS_IMMR + 0x011c0500)
328281c58fSMingkai Hu #define CONFIG_SYS_NS16550_COM2			(CONFIG_SYS_IMMR + 0x011c0600)
338281c58fSMingkai Hu #define CONFIG_SYS_NS16550_COM3			(CONFIG_SYS_IMMR + 0x011d0500)
348281c58fSMingkai Hu #define CONFIG_SYS_NS16550_COM4			(CONFIG_SYS_IMMR + 0x011d0600)
359729dc95SRajesh Bhagat #define CONFIG_SYS_XHCI_USB1_ADDR		(CONFIG_SYS_IMMR + 0x01f00000)
369729dc95SRajesh Bhagat #define CONFIG_SYS_XHCI_USB2_ADDR		(CONFIG_SYS_IMMR + 0x02000000)
379729dc95SRajesh Bhagat #define CONFIG_SYS_XHCI_USB3_ADDR		(CONFIG_SYS_IMMR + 0x02100000)
38a8ecb39eSRajesh Bhagat #define CONFIG_SYS_EHCI_USB1_ADDR		(CONFIG_SYS_IMMR + 0x07600000)
398281c58fSMingkai Hu #define CONFIG_SYS_PCIE1_ADDR			(CONFIG_SYS_IMMR + 0x2400000)
408281c58fSMingkai Hu #define CONFIG_SYS_PCIE2_ADDR			(CONFIG_SYS_IMMR + 0x2500000)
418281c58fSMingkai Hu #define CONFIG_SYS_PCIE3_ADDR			(CONFIG_SYS_IMMR + 0x2600000)
429711f528SAneesh Bansal #define CONFIG_SYS_SEC_MON_ADDR			(CONFIG_SYS_IMMR + 0xe90000)
438281c58fSMingkai Hu #define CONFIG_SYS_SFP_ADDR			(CONFIG_SYS_IMMR + 0xe80200)
448281c58fSMingkai Hu 
4544262327SAhmed Mansour #define CONFIG_SYS_BMAN_NUM_PORTALS	10
4644262327SAhmed Mansour #define CONFIG_SYS_BMAN_MEM_BASE	0x508000000
4744262327SAhmed Mansour #define CONFIG_SYS_BMAN_MEM_PHYS	(0xf00000000ull + \
4844262327SAhmed Mansour 						CONFIG_SYS_BMAN_MEM_BASE)
4944262327SAhmed Mansour #define CONFIG_SYS_BMAN_MEM_SIZE	0x08000000
5044262327SAhmed Mansour #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x10000
5144262327SAhmed Mansour #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x10000
5244262327SAhmed Mansour #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
5344262327SAhmed Mansour #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
5444262327SAhmed Mansour #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
5544262327SAhmed Mansour 					CONFIG_SYS_BMAN_CENA_SIZE)
5644262327SAhmed Mansour #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
5744262327SAhmed Mansour #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0x3E80
5844262327SAhmed Mansour #define CONFIG_SYS_QMAN_NUM_PORTALS	10
5944262327SAhmed Mansour #define CONFIG_SYS_QMAN_MEM_BASE	0x500000000
6092d2e89cSLaurentiu Tudor #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
6144262327SAhmed Mansour #define CONFIG_SYS_QMAN_MEM_SIZE	0x08000000
6244262327SAhmed Mansour #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x10000
6344262327SAhmed Mansour #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x10000
6444262327SAhmed Mansour #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
6544262327SAhmed Mansour #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6644262327SAhmed Mansour #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
6744262327SAhmed Mansour 					CONFIG_SYS_QMAN_CENA_SIZE)
6844262327SAhmed Mansour #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6944262327SAhmed Mansour #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0x3680
7044262327SAhmed Mansour 
718281c58fSMingkai Hu #define CONFIG_SYS_FSL_TIMER_ADDR		0x02b00000
728281c58fSMingkai Hu 
738281c58fSMingkai Hu #define I2C1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01180000)
748281c58fSMingkai Hu #define I2C2_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01190000)
758281c58fSMingkai Hu #define I2C3_BASE_ADDR				(CONFIG_SYS_IMMR + 0x011a0000)
768281c58fSMingkai Hu #define I2C4_BASE_ADDR				(CONFIG_SYS_IMMR + 0x011b0000)
778281c58fSMingkai Hu 
788281c58fSMingkai Hu #define WDOG1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01ad0000)
798281c58fSMingkai Hu 
808281c58fSMingkai Hu #define QSPI0_BASE_ADDR				(CONFIG_SYS_IMMR + 0x00550000)
818281c58fSMingkai Hu #define DSPI1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01100000)
828281c58fSMingkai Hu 
836b1373f2SPrabhakar Kushwaha #define GPIO1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x1300000)
846b1373f2SPrabhakar Kushwaha #define GPIO2_BASE_ADDR				(CONFIG_SYS_IMMR + 0x1310000)
856b1373f2SPrabhakar Kushwaha #define GPIO3_BASE_ADDR				(CONFIG_SYS_IMMR + 0x1320000)
866b1373f2SPrabhakar Kushwaha #define GPIO4_BASE_ADDR				(CONFIG_SYS_IMMR + 0x1330000)
876b1373f2SPrabhakar Kushwaha 
886fae6a1fSLaurentiu Tudor #define QE_BASE_ADDR				(CONFIG_SYS_IMMR + 0x1400000)
896fae6a1fSLaurentiu Tudor 
908281c58fSMingkai Hu #define LPUART_BASE				(CONFIG_SYS_IMMR + 0x01950000)
918281c58fSMingkai Hu 
92fa0706efSLaurentiu Tudor #define EDMA_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01c00000)
93fa0706efSLaurentiu Tudor 
948281c58fSMingkai Hu #define AHCI_BASE_ADDR				(CONFIG_SYS_IMMR + 0x02200000)
958281c58fSMingkai Hu 
96fa0706efSLaurentiu Tudor #define QDMA_BASE_ADDR				(CONFIG_SYS_IMMR + 0x07380000)
97*a954f6feSLaurentiu Tudor #define QMAN_CQSIDR_REG				0x20a80
98fa0706efSLaurentiu Tudor 
998281c58fSMingkai Hu #define CONFIG_SYS_PCIE1_PHYS_ADDR		0x4000000000ULL
1008281c58fSMingkai Hu #define CONFIG_SYS_PCIE2_PHYS_ADDR		0x4800000000ULL
1018281c58fSMingkai Hu #define CONFIG_SYS_PCIE3_PHYS_ADDR		0x5000000000ULL
102af523a0dSMingkai Hu /* LUT registers */
1039533acf3SYork Sun #ifdef CONFIG_ARCH_LS1012A
104b7f2bbffSPrabhakar Kushwaha #define PCIE_LUT_BASE				0xC0000
105b7f2bbffSPrabhakar Kushwaha #else
106af523a0dSMingkai Hu #define PCIE_LUT_BASE				0x10000
107b7f2bbffSPrabhakar Kushwaha #endif
108af523a0dSMingkai Hu #define PCIE_LUT_LCTRL0				0x7F8
109af523a0dSMingkai Hu #define PCIE_LUT_DBG				0x7FC
1108281c58fSMingkai Hu 
1118281c58fSMingkai Hu /* TZ Address Space Controller Definitions */
1128281c58fSMingkai Hu #define TZASC1_BASE			0x01100000	/* as per CCSR map. */
1138281c58fSMingkai Hu #define TZASC2_BASE			0x01110000	/* as per CCSR map. */
1148281c58fSMingkai Hu #define TZASC3_BASE			0x01120000	/* as per CCSR map. */
1158281c58fSMingkai Hu #define TZASC4_BASE			0x01130000	/* as per CCSR map. */
1168281c58fSMingkai Hu #define TZASC_BUILD_CONFIG_REG(x)	((TZASC1_BASE + (x * 0x10000)))
1178281c58fSMingkai Hu #define TZASC_ACTION_REG(x)		((TZASC1_BASE + (x * 0x10000)) + 0x004)
1188281c58fSMingkai Hu #define TZASC_GATE_KEEPER(x)		((TZASC1_BASE + (x * 0x10000)) + 0x008)
1198281c58fSMingkai Hu #define TZASC_REGION_BASE_LOW_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x100)
1208281c58fSMingkai Hu #define TZASC_REGION_BASE_HIGH_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x104)
1218281c58fSMingkai Hu #define TZASC_REGION_TOP_LOW_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x108)
1228281c58fSMingkai Hu #define TZASC_REGION_TOP_HIGH_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x10C)
1238281c58fSMingkai Hu #define TZASC_REGION_ATTRIBUTES_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x110)
1248281c58fSMingkai Hu #define TZASC_REGION_ID_ACCESS_0(x)	((TZASC1_BASE + (x * 0x10000)) + 0x114)
1258281c58fSMingkai Hu 
1268281c58fSMingkai Hu #define TP_ITYP_AV              0x00000001      /* Initiator available */
1278281c58fSMingkai Hu #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1)      /* Initiator Type */
1288281c58fSMingkai Hu #define TP_ITYP_TYPE_ARM        0x0
1298281c58fSMingkai Hu #define TP_ITYP_TYPE_PPC        0x1             /* PowerPC */
1308281c58fSMingkai Hu #define TP_ITYP_TYPE_OTHER      0x2             /* StarCore DSP */
1318281c58fSMingkai Hu #define TP_ITYP_TYPE_HA         0x3             /* HW Accelerator */
1328281c58fSMingkai Hu #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3)     /* # threads */
1338281c58fSMingkai Hu #define TP_ITYP_VER(x)  (((x) & 0xe0) >> 5)     /* Initiator Version */
1348281c58fSMingkai Hu #define TY_ITYP_VER_A7          0x1
1358281c58fSMingkai Hu #define TY_ITYP_VER_A53         0x2
1368281c58fSMingkai Hu #define TY_ITYP_VER_A57         0x3
13779119a4dSAlison Wang #define TY_ITYP_VER_A72		0x4
1388281c58fSMingkai Hu 
1398281c58fSMingkai Hu #define TP_CLUSTER_EOC		0xc0000000      /* end of clusters */
1408281c58fSMingkai Hu #define TP_CLUSTER_INIT_MASK    0x0000003f      /* initiator mask */
1418281c58fSMingkai Hu #define TP_INIT_PER_CLUSTER     4
1428281c58fSMingkai Hu 
1438281c58fSMingkai Hu /*
1448281c58fSMingkai Hu  * Define default values for some CCSR macros to make header files cleaner*
1458281c58fSMingkai Hu  *
1468281c58fSMingkai Hu  * To completely disable CCSR relocation in a board header file, define
1478281c58fSMingkai Hu  * CONFIG_SYS_CCSR_DO_NOT_RELOCATE.  This will force CONFIG_SYS_CCSRBAR_PHYS
1488281c58fSMingkai Hu  * to a value that is the same as CONFIG_SYS_CCSRBAR.
1498281c58fSMingkai Hu  */
1508281c58fSMingkai Hu 
1518281c58fSMingkai Hu #ifdef CONFIG_SYS_CCSRBAR_PHYS
1528281c58fSMingkai Hu #error "Do not define CONFIG_SYS_CCSRBAR_PHYS directly.  Use \
1538281c58fSMingkai Hu CONFIG_SYS_CCSRBAR_PHYS_LOW and/or CONFIG_SYS_CCSRBAR_PHYS_HIGH instead."
1548281c58fSMingkai Hu #endif
1558281c58fSMingkai Hu 
1568281c58fSMingkai Hu #ifdef CONFIG_SYS_CCSR_DO_NOT_RELOCATE
1578281c58fSMingkai Hu #undef CONFIG_SYS_CCSRBAR_PHYS_HIGH
1588281c58fSMingkai Hu #undef CONFIG_SYS_CCSRBAR_PHYS_LOW
1598281c58fSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0
1608281c58fSMingkai Hu #endif
1618281c58fSMingkai Hu 
1628281c58fSMingkai Hu #ifndef CONFIG_SYS_CCSRBAR
16386d8000fSYork Sun #define CONFIG_SYS_CCSRBAR		0x01000000
1648281c58fSMingkai Hu #endif
1658281c58fSMingkai Hu 
1668281c58fSMingkai Hu #ifndef CONFIG_SYS_CCSRBAR_PHYS_HIGH
1678281c58fSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0
1688281c58fSMingkai Hu #endif
1698281c58fSMingkai Hu 
1708281c58fSMingkai Hu #ifndef CONFIG_SYS_CCSRBAR_PHYS_LOW
17186d8000fSYork Sun #define CONFIG_SYS_CCSRBAR_PHYS_LOW	0x01000000
1728281c58fSMingkai Hu #endif
1738281c58fSMingkai Hu 
1748281c58fSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS ((CONFIG_SYS_CCSRBAR_PHYS_HIGH * 1ull) << 32 | \
1758281c58fSMingkai Hu 				 CONFIG_SYS_CCSRBAR_PHYS_LOW)
1768281c58fSMingkai Hu 
1778281c58fSMingkai Hu struct sys_info {
1788281c58fSMingkai Hu 	unsigned long freq_processor[CONFIG_MAX_CPUS];
179904110c7SHou Zhiqiang 	/* frequency of platform PLL */
1808281c58fSMingkai Hu 	unsigned long freq_systembus;
1818281c58fSMingkai Hu 	unsigned long freq_ddrbus;
1828281c58fSMingkai Hu 	unsigned long freq_localbus;
1838281c58fSMingkai Hu 	unsigned long freq_sdhc;
1848281c58fSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN
1858281c58fSMingkai Hu 	unsigned long freq_fman[CONFIG_SYS_NUM_FMAN];
1868281c58fSMingkai Hu #endif
1878281c58fSMingkai Hu 	unsigned long freq_qman;
1888281c58fSMingkai Hu };
1898281c58fSMingkai Hu 
1908281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_OFFSET		0xa00000
1918281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET	0xa88000
1928281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET	0xa89000
1938281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET	0xa8a000
1948281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET	0xa8b000
1958281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET	0xa8c000
1968281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_RX5_1G_OFFSET	0xa8d000
1978281c58fSMingkai Hu 
1988281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET	0xae0000
1998281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_ADDR			\
2008281c58fSMingkai Hu 		(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET)
2018281c58fSMingkai Hu #define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR		\
2028281c58fSMingkai Hu 		(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET)
2038281c58fSMingkai Hu 
204e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_SEC_OFFSET		0x700000ull
205e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_JR0_OFFSET		0x710000ull
2065651f438SLaurentiu Tudor #define FSL_SEC_JR0_OFFSET			CONFIG_SYS_FSL_JR0_OFFSET
2075651f438SLaurentiu Tudor #define FSL_SEC_JR1_OFFSET			0x720000ull
2085651f438SLaurentiu Tudor #define FSL_SEC_JR2_OFFSET			0x730000ull
2095651f438SLaurentiu Tudor #define FSL_SEC_JR3_OFFSET			0x740000ull
210e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_SEC_ADDR \
211e99d7193SAlex Porosanu 	(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
212e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_JR0_ADDR \
213e99d7193SAlex Porosanu 	(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET)
2145651f438SLaurentiu Tudor #define FSL_SEC_JR0_BASE_ADDR (CONFIG_SYS_IMMR + FSL_SEC_JR0_OFFSET)
2155651f438SLaurentiu Tudor #define FSL_SEC_JR1_BASE_ADDR (CONFIG_SYS_IMMR + FSL_SEC_JR1_OFFSET)
2165651f438SLaurentiu Tudor #define FSL_SEC_JR2_BASE_ADDR (CONFIG_SYS_IMMR + FSL_SEC_JR2_OFFSET)
2175651f438SLaurentiu Tudor #define FSL_SEC_JR3_BASE_ADDR (CONFIG_SYS_IMMR + FSL_SEC_JR3_OFFSET)
218e99d7193SAlex Porosanu 
2198281c58fSMingkai Hu /* Device Configuration and Pin Control */
2200ea3671dSHou Zhiqiang #define DCFG_DCSR_PORCR1		0x0
221c4dc68b0SCalvin Johnson #define DCFG_DCSR_ECCCR2		0x524
222c4dc68b0SCalvin Johnson #define DISABLE_PFE_ECC			BIT(13)
2230ea3671dSHou Zhiqiang 
2248281c58fSMingkai Hu struct ccsr_gur {
2258281c58fSMingkai Hu 	u32     porsr1;         /* POR status 1 */
2268281c58fSMingkai Hu #define FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK	0xFF800000
2278281c58fSMingkai Hu 	u32     porsr2;         /* POR status 2 */
2288281c58fSMingkai Hu 	u8      res_008[0x20-0x8];
2298281c58fSMingkai Hu 	u32     gpporcr1;       /* General-purpose POR configuration */
2308281c58fSMingkai Hu 	u32	gpporcr2;
2318281c58fSMingkai Hu #define FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT	25
2328281c58fSMingkai Hu #define FSL_CHASSIS2_DCFG_FUSESR_VID_MASK	0x1F
2338281c58fSMingkai Hu #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT	20
2348281c58fSMingkai Hu #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK	0x1F
2358281c58fSMingkai Hu 	u32     dcfg_fusesr;    /* Fuse status register */
2368281c58fSMingkai Hu 	u8      res_02c[0x70-0x2c];
2378281c58fSMingkai Hu 	u32     devdisr;        /* Device disable control */
2388281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_1	0x80000000
2398281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_2	0x40000000
2408281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_3	0x20000000
2418281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_4	0x10000000
2428281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_5	0x08000000
2438281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_6	0x04000000
2448281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_9	0x00800000
2458281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_DTSEC1_10	0x00400000
2468281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_10GEC1_1	0x00800000
2478281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_10GEC1_2	0x00400000
2488281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_10GEC1_3	0x80000000
2498281c58fSMingkai Hu #define FSL_CHASSIS2_DEVDISR2_10GEC1_4	0x40000000
2508281c58fSMingkai Hu 	u32     devdisr2;       /* Device disable control 2 */
2518281c58fSMingkai Hu 	u32     devdisr3;       /* Device disable control 3 */
2528281c58fSMingkai Hu 	u32     devdisr4;       /* Device disable control 4 */
2538281c58fSMingkai Hu 	u32     devdisr5;       /* Device disable control 5 */
2548281c58fSMingkai Hu 	u32     devdisr6;       /* Device disable control 6 */
2558281c58fSMingkai Hu 	u32     devdisr7;       /* Device disable control 7 */
2568281c58fSMingkai Hu 	u8      res_08c[0x94-0x8c];
2578281c58fSMingkai Hu 	u32     coredisru;      /* uppper portion for support of 64 cores */
2588281c58fSMingkai Hu 	u32     coredisrl;      /* lower portion for support of 64 cores */
2598281c58fSMingkai Hu 	u8      res_09c[0xa0-0x9c];
2608281c58fSMingkai Hu 	u32     pvr;            /* Processor version */
2618281c58fSMingkai Hu 	u32     svr;            /* System version */
2628281c58fSMingkai Hu 	u32     mvr;            /* Manufacturing version */
2638281c58fSMingkai Hu 	u8	res_0ac[0xb0-0xac];
2648281c58fSMingkai Hu 	u32	rstcr;		/* Reset control */
2658281c58fSMingkai Hu 	u32	rstrqpblsr;	/* Reset request preboot loader status */
2668281c58fSMingkai Hu 	u8	res_0b8[0xc0-0xb8];
2678281c58fSMingkai Hu 	u32	rstrqmr1;	/* Reset request mask */
2688281c58fSMingkai Hu 	u8	res_0c4[0xc8-0xc4];
2698281c58fSMingkai Hu 	u32	rstrqsr1;	/* Reset request status */
2708281c58fSMingkai Hu 	u8	res_0cc[0xd4-0xcc];
2718281c58fSMingkai Hu 	u32	rstrqwdtmrl;	/* Reset request WDT mask */
2728281c58fSMingkai Hu 	u8	res_0d8[0xdc-0xd8];
2738281c58fSMingkai Hu 	u32	rstrqwdtsrl;	/* Reset request WDT status */
2748281c58fSMingkai Hu 	u8	res_0e0[0xe4-0xe0];
2758281c58fSMingkai Hu 	u32	brrl;		/* Boot release */
2768281c58fSMingkai Hu 	u8      res_0e8[0x100-0xe8];
2778281c58fSMingkai Hu 	u32     rcwsr[16];      /* Reset control word status */
2788281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_SHIFT	25
2798281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_MASK	0x1f
2808281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_SHIFT	16
2818281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_MASK	0x3f
2828281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK	0xffff0000
2838281c58fSMingkai Hu #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT	16
284da4d620cSQianyu Gong #define FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_MASK	0x0000ffff
285da4d620cSQianyu Gong #define FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_SHIFT	0
2860a6b2714SAneesh Bansal #define RCW_SB_EN_REG_INDEX	7
2870a6b2714SAneesh Bansal #define RCW_SB_EN_MASK		0x00200000
2880a6b2714SAneesh Bansal 
2898281c58fSMingkai Hu 	u8      res_140[0x200-0x140];
2908281c58fSMingkai Hu 	u32     scratchrw[4];  /* Scratch Read/Write */
2918281c58fSMingkai Hu 	u8      res_210[0x300-0x210];
2928281c58fSMingkai Hu 	u32     scratchw1r[4];  /* Scratch Read (Write once) */
2938281c58fSMingkai Hu 	u8      res_310[0x400-0x310];
2948281c58fSMingkai Hu 	u32	crstsr[12];
2958281c58fSMingkai Hu 	u8	res_430[0x500-0x430];
2968281c58fSMingkai Hu 
2978281c58fSMingkai Hu 	/* PCI Express n Logical I/O Device Number register */
2988281c58fSMingkai Hu 	u32 dcfg_ccsr_pex1liodnr;
2998281c58fSMingkai Hu 	u32 dcfg_ccsr_pex2liodnr;
3008281c58fSMingkai Hu 	u32 dcfg_ccsr_pex3liodnr;
3018281c58fSMingkai Hu 	u32 dcfg_ccsr_pex4liodnr;
3028281c58fSMingkai Hu 	/* RIO n Logical I/O Device Number register */
3038281c58fSMingkai Hu 	u32 dcfg_ccsr_rio1liodnr;
3048281c58fSMingkai Hu 	u32 dcfg_ccsr_rio2liodnr;
3058281c58fSMingkai Hu 	u32 dcfg_ccsr_rio3liodnr;
3068281c58fSMingkai Hu 	u32 dcfg_ccsr_rio4liodnr;
3078281c58fSMingkai Hu 	/* USB Logical I/O Device Number register */
3088281c58fSMingkai Hu 	u32 dcfg_ccsr_usb1liodnr;
3098281c58fSMingkai Hu 	u32 dcfg_ccsr_usb2liodnr;
3108281c58fSMingkai Hu 	u32 dcfg_ccsr_usb3liodnr;
3118281c58fSMingkai Hu 	u32 dcfg_ccsr_usb4liodnr;
3128281c58fSMingkai Hu 	/* SD/MMC Logical I/O Device Number register */
3138281c58fSMingkai Hu 	u32 dcfg_ccsr_sdmmc1liodnr;
3148281c58fSMingkai Hu 	u32 dcfg_ccsr_sdmmc2liodnr;
3158281c58fSMingkai Hu 	u32 dcfg_ccsr_sdmmc3liodnr;
3168281c58fSMingkai Hu 	u32 dcfg_ccsr_sdmmc4liodnr;
3178281c58fSMingkai Hu 	/* RIO Message Unit Logical I/O Device Number register */
3188281c58fSMingkai Hu 	u32 dcfg_ccsr_riomaintliodnr;
3198281c58fSMingkai Hu 
3208281c58fSMingkai Hu 	u8      res_544[0x550-0x544];
3218281c58fSMingkai Hu 	u32	sataliodnr[4];
3228281c58fSMingkai Hu 	u8	res_560[0x570-0x560];
3238281c58fSMingkai Hu 
3248281c58fSMingkai Hu 	u32 dcfg_ccsr_misc1liodnr;
3258281c58fSMingkai Hu 	u32 dcfg_ccsr_misc2liodnr;
3268281c58fSMingkai Hu 	u32 dcfg_ccsr_misc3liodnr;
3278281c58fSMingkai Hu 	u32 dcfg_ccsr_misc4liodnr;
3288281c58fSMingkai Hu 	u32 dcfg_ccsr_dma1liodnr;
3298281c58fSMingkai Hu 	u32 dcfg_ccsr_dma2liodnr;
3308281c58fSMingkai Hu 	u32 dcfg_ccsr_dma3liodnr;
3318281c58fSMingkai Hu 	u32 dcfg_ccsr_dma4liodnr;
3328281c58fSMingkai Hu 	u32 dcfg_ccsr_spare1liodnr;
3338281c58fSMingkai Hu 	u32 dcfg_ccsr_spare2liodnr;
3348281c58fSMingkai Hu 	u32 dcfg_ccsr_spare3liodnr;
3358281c58fSMingkai Hu 	u32 dcfg_ccsr_spare4liodnr;
3368281c58fSMingkai Hu 	u8	res_5a0[0x600-0x5a0];
3378281c58fSMingkai Hu 	u32 dcfg_ccsr_pblsr;
3388281c58fSMingkai Hu 
3398281c58fSMingkai Hu 	u32	pamubypenr;
3408281c58fSMingkai Hu 	u32	dmacr1;
3418281c58fSMingkai Hu 
3428281c58fSMingkai Hu 	u8	res_60c[0x610-0x60c];
3438281c58fSMingkai Hu 	u32 dcfg_ccsr_gensr1;
3448281c58fSMingkai Hu 	u32 dcfg_ccsr_gensr2;
3458281c58fSMingkai Hu 	u32 dcfg_ccsr_gensr3;
3468281c58fSMingkai Hu 	u32 dcfg_ccsr_gensr4;
3478281c58fSMingkai Hu 	u32 dcfg_ccsr_gencr1;
3488281c58fSMingkai Hu 	u32 dcfg_ccsr_gencr2;
3498281c58fSMingkai Hu 	u32 dcfg_ccsr_gencr3;
3508281c58fSMingkai Hu 	u32 dcfg_ccsr_gencr4;
3518281c58fSMingkai Hu 	u32 dcfg_ccsr_gencr5;
3528281c58fSMingkai Hu 	u32 dcfg_ccsr_gencr6;
3538281c58fSMingkai Hu 	u32 dcfg_ccsr_gencr7;
3548281c58fSMingkai Hu 	u8	res_63c[0x658-0x63c];
3558281c58fSMingkai Hu 	u32 dcfg_ccsr_cgensr1;
3568281c58fSMingkai Hu 	u32 dcfg_ccsr_cgensr0;
3578281c58fSMingkai Hu 	u8	res_660[0x678-0x660];
3588281c58fSMingkai Hu 	u32 dcfg_ccsr_cgencr1;
3598281c58fSMingkai Hu 
3608281c58fSMingkai Hu 	u32 dcfg_ccsr_cgencr0;
3618281c58fSMingkai Hu 	u8	res_680[0x700-0x680];
3628281c58fSMingkai Hu 	u32 dcfg_ccsr_sriopstecr;
3638281c58fSMingkai Hu 	u32 dcfg_ccsr_dcsrcr;
3648281c58fSMingkai Hu 
3658281c58fSMingkai Hu 	u8      res_708[0x740-0x708];   /* add more registers when needed */
3668281c58fSMingkai Hu 	u32     tp_ityp[64];    /* Topology Initiator Type Register */
3678281c58fSMingkai Hu 	struct {
3688281c58fSMingkai Hu 		u32     upper;
3698281c58fSMingkai Hu 		u32     lower;
3708281c58fSMingkai Hu 	} tp_cluster[16];
3718281c58fSMingkai Hu 	u8      res_8c0[0xa00-0x8c0];   /* add more registers when needed */
3728281c58fSMingkai Hu 	u32 dcfg_ccsr_qmbm_warmrst;
3738281c58fSMingkai Hu 	u8      res_a04[0xa20-0xa04];   /* add more registers when needed */
3748281c58fSMingkai Hu 	u32 dcfg_ccsr_reserved0;
3758281c58fSMingkai Hu 	u32 dcfg_ccsr_reserved1;
3768281c58fSMingkai Hu };
3778281c58fSMingkai Hu 
3788281c58fSMingkai Hu #define SCFG_QSPI_CLKSEL		0x40100000
3798281c58fSMingkai Hu #define SCFG_USBDRVVBUS_SELCR_USB1	0x00000000
3808281c58fSMingkai Hu #define SCFG_USBDRVVBUS_SELCR_USB2	0x00000001
3818281c58fSMingkai Hu #define SCFG_USBDRVVBUS_SELCR_USB3	0x00000002
3828281c58fSMingkai Hu #define SCFG_USBPWRFAULT_INACTIVE	0x00000000
3838281c58fSMingkai Hu #define SCFG_USBPWRFAULT_SHARED		0x00000001
3848281c58fSMingkai Hu #define SCFG_USBPWRFAULT_DEDICATED	0x00000002
3858281c58fSMingkai Hu #define SCFG_USBPWRFAULT_USB3_SHIFT	4
3868281c58fSMingkai Hu #define SCFG_USBPWRFAULT_USB2_SHIFT	2
3878281c58fSMingkai Hu #define SCFG_USBPWRFAULT_USB1_SHIFT	0
3888281c58fSMingkai Hu 
3892ab1553fSRan Wang #define SCFG_BASE			0x01570000
3902ab1553fSRan Wang #define SCFG_USB3PRM1CR_USB1		0x070
3919d1cd910SRan Wang #define SCFG_USB3PRM2CR_USB1		0x074
3922ab1553fSRan Wang #define SCFG_USB3PRM1CR_USB2		0x07C
3939d1cd910SRan Wang #define SCFG_USB3PRM2CR_USB2		0x080
3942ab1553fSRan Wang #define SCFG_USB3PRM1CR_USB3		0x088
3959d1cd910SRan Wang #define SCFG_USB3PRM2CR_USB3		0x08c
3962ab1553fSRan Wang #define SCFG_USB_TXVREFTUNE			0x9
3972a8a3539SRan Wang #define SCFG_USB_SQRXTUNE_MASK		0x7
3989d1cd910SRan Wang #define SCFG_USB_PCSTXSWINGFULL		0x47
39915d59b53SRan Wang #define SCFG_USB_PHY1			0x084F0000
40015d59b53SRan Wang #define SCFG_USB_PHY2			0x08500000
40115d59b53SRan Wang #define SCFG_USB_PHY3			0x08510000
40215d59b53SRan Wang #define SCFG_USB_PHY_RX_OVRD_IN_HI		0x200c
40315d59b53SRan Wang #define USB_PHY_RX_EQ_VAL_1		0x0000
40415d59b53SRan Wang #define USB_PHY_RX_EQ_VAL_2		0x0080
40515d59b53SRan Wang #define USB_PHY_RX_EQ_VAL_3		0x0380
40615d59b53SRan Wang #define USB_PHY_RX_EQ_VAL_4		0x0b80
4072ab1553fSRan Wang 
4088281c58fSMingkai Hu #define SCFG_SNPCNFGCR_SECRDSNP		0x80000000
4098281c58fSMingkai Hu #define SCFG_SNPCNFGCR_SECWRSNP		0x40000000
4104de6ce15STang Yuantian #define SCFG_SNPCNFGCR_SATARDSNP	0x00800000
4114de6ce15STang Yuantian #define SCFG_SNPCNFGCR_SATAWRSNP	0x00400000
4128281c58fSMingkai Hu 
413c44f8125SCalvin Johnson /* RGMIIPCR bit definitions*/
414c44f8125SCalvin Johnson #define SCFG_RGMIIPCR_EN_AUTO		BIT(3)
415c44f8125SCalvin Johnson #define SCFG_RGMIIPCR_SETSP_1000M	BIT(2)
416c44f8125SCalvin Johnson #define SCFG_RGMIIPCR_SETSP_100M	0
417c44f8125SCalvin Johnson #define SCFG_RGMIIPCR_SETSP_10M		BIT(1)
418c44f8125SCalvin Johnson #define SCFG_RGMIIPCR_SETFD		BIT(0)
419c44f8125SCalvin Johnson 
420c44f8125SCalvin Johnson /* PFEASBCR bit definitions */
421c44f8125SCalvin Johnson #define SCFG_PFEASBCR_ARCACHE0		BIT(31)
422c44f8125SCalvin Johnson #define SCFG_PFEASBCR_AWCACHE0		BIT(30)
423c44f8125SCalvin Johnson #define SCFG_PFEASBCR_ARCACHE1		BIT(29)
424c44f8125SCalvin Johnson #define SCFG_PFEASBCR_AWCACHE1		BIT(28)
425c44f8125SCalvin Johnson #define SCFG_PFEASBCR_ARSNP		BIT(27)
426c44f8125SCalvin Johnson #define SCFG_PFEASBCR_AWSNP		BIT(26)
427c44f8125SCalvin Johnson 
428c4dc68b0SCalvin Johnson /* WR_QoS1 PFE bit definitions */
429c4dc68b0SCalvin Johnson #define SCFG_WR_QOS1_PFE1_QOS		GENMASK(27, 24)
430c4dc68b0SCalvin Johnson #define SCFG_WR_QOS1_PFE2_QOS		GENMASK(23, 20)
431c4dc68b0SCalvin Johnson 
432c4dc68b0SCalvin Johnson /* RD_QoS1 PFE bit definitions */
433c4dc68b0SCalvin Johnson #define SCFG_RD_QOS1_PFE1_QOS		GENMASK(27, 24)
434c4dc68b0SCalvin Johnson #define SCFG_RD_QOS1_PFE2_QOS		GENMASK(23, 20)
435c4dc68b0SCalvin Johnson 
4368281c58fSMingkai Hu /* Supplemental Configuration Unit */
4378281c58fSMingkai Hu struct ccsr_scfg {
4388281c58fSMingkai Hu 	u8 res_000[0x100-0x000];
4398281c58fSMingkai Hu 	u32 usb2_icid;
4408281c58fSMingkai Hu 	u32 usb3_icid;
4418281c58fSMingkai Hu 	u8 res_108[0x114-0x108];
4428281c58fSMingkai Hu 	u32 dma_icid;
4438281c58fSMingkai Hu 	u32 sata_icid;
4448281c58fSMingkai Hu 	u32 usb1_icid;
4458281c58fSMingkai Hu 	u32 qe_icid;
4468281c58fSMingkai Hu 	u32 sdhc_icid;
4478281c58fSMingkai Hu 	u32 edma_icid;
4488281c58fSMingkai Hu 	u32 etr_icid;
4498281c58fSMingkai Hu 	u32 core_sft_rst[4];
4508281c58fSMingkai Hu 	u8 res_140[0x158-0x140];
4518281c58fSMingkai Hu 	u32 altcbar;
4528281c58fSMingkai Hu 	u32 qspi_cfg;
453c44f8125SCalvin Johnson 	u8 res_160[0x164 - 0x160];
454c44f8125SCalvin Johnson 	u32 wr_qos1;
455c44f8125SCalvin Johnson 	u32 wr_qos2;
456c44f8125SCalvin Johnson 	u32 rd_qos1;
457c44f8125SCalvin Johnson 	u32 rd_qos2;
458c44f8125SCalvin Johnson 	u8 res_174[0x180 - 0x174];
4598281c58fSMingkai Hu 	u32 dmamcr;
460fa18ed76SWenbin Song 	u8 res_184[0x188-0x184];
461fa18ed76SWenbin Song 	u32 gic_align;
4628281c58fSMingkai Hu 	u32 debug_icid;
4638281c58fSMingkai Hu 	u8 res_190[0x1a4-0x190];
4648281c58fSMingkai Hu 	u32 snpcnfgcr;
4658281c58fSMingkai Hu 	u8 res_1a8[0x1ac-0x1a8];
4668281c58fSMingkai Hu 	u32 intpcr;
4678281c58fSMingkai Hu 	u8 res_1b0[0x204-0x1b0];
4688281c58fSMingkai Hu 	u32 coresrencr;
4698281c58fSMingkai Hu 	u8 res_208[0x220-0x208];
4708281c58fSMingkai Hu 	u32 rvbar0_0;
4718281c58fSMingkai Hu 	u32 rvbar0_1;
4728281c58fSMingkai Hu 	u32 rvbar1_0;
4738281c58fSMingkai Hu 	u32 rvbar1_1;
4748281c58fSMingkai Hu 	u32 rvbar2_0;
4758281c58fSMingkai Hu 	u32 rvbar2_1;
4768281c58fSMingkai Hu 	u32 rvbar3_0;
4778281c58fSMingkai Hu 	u32 rvbar3_1;
4788281c58fSMingkai Hu 	u32 lpmcsr;
4798281c58fSMingkai Hu 	u8 res_244[0x400-0x244];
4808281c58fSMingkai Hu 	u32 qspidqscr;
4818281c58fSMingkai Hu 	u32 ecgtxcmcr;
4828281c58fSMingkai Hu 	u32 sdhciovselcr;
4838281c58fSMingkai Hu 	u32 rcwpmuxcr0;
4848281c58fSMingkai Hu 	u32 usbdrvvbus_selcr;
4858281c58fSMingkai Hu 	u32 usbpwrfault_selcr;
4868281c58fSMingkai Hu 	u32 usb_refclk_selcr1;
4878281c58fSMingkai Hu 	u32 usb_refclk_selcr2;
4888281c58fSMingkai Hu 	u32 usb_refclk_selcr3;
489c44f8125SCalvin Johnson 	u8 res_424[0x434 - 0x424];
490c44f8125SCalvin Johnson 	u32 rgmiipcr;
491c44f8125SCalvin Johnson 	u32 res_438;
492c44f8125SCalvin Johnson 	u32 rgmiipsr;
493c44f8125SCalvin Johnson 	u32 pfepfcssr1;
494c44f8125SCalvin Johnson 	u32 pfeintencr1;
495c44f8125SCalvin Johnson 	u32 pfepfcssr2;
496c44f8125SCalvin Johnson 	u32 pfeintencr2;
497c44f8125SCalvin Johnson 	u32 pfeerrcr;
498c44f8125SCalvin Johnson 	u32 pfeeerrintencr;
499c44f8125SCalvin Johnson 	u32 pfeasbcr;
500c44f8125SCalvin Johnson 	u32 pfebsbcr;
501c44f8125SCalvin Johnson 	u8 res_460[0x484 - 0x460];
502c44f8125SCalvin Johnson 	u32 mdioselcr;
503c44f8125SCalvin Johnson 	u8 res_468[0x600 - 0x488];
5048281c58fSMingkai Hu 	u32 scratchrw[4];
5058281c58fSMingkai Hu 	u8 res_610[0x680-0x610];
5068281c58fSMingkai Hu 	u32 corebcr;
5078281c58fSMingkai Hu 	u8 res_684[0x1000-0x684];
5088281c58fSMingkai Hu 	u32 pex1msiir;
5098281c58fSMingkai Hu 	u32 pex1msir;
5108281c58fSMingkai Hu 	u8 res_1008[0x2000-0x1008];
5118281c58fSMingkai Hu 	u32 pex2;
5128281c58fSMingkai Hu 	u32 pex2msir;
5138281c58fSMingkai Hu 	u8 res_2008[0x3000-0x2008];
5148281c58fSMingkai Hu 	u32 pex3msiir;
5158281c58fSMingkai Hu 	u32 pex3msir;
5168281c58fSMingkai Hu };
5178281c58fSMingkai Hu 
5188281c58fSMingkai Hu /* Clocking */
5198281c58fSMingkai Hu struct ccsr_clk {
5208281c58fSMingkai Hu 	struct {
5218281c58fSMingkai Hu 		u32 clkcncsr;	/* core cluster n clock control status */
5228281c58fSMingkai Hu 		u8  res_004[0x0c];
5238281c58fSMingkai Hu 		u32 clkcghwacsr; /* Clock generator n hardware accelerator */
5248281c58fSMingkai Hu 		u8  res_014[0x0c];
5258281c58fSMingkai Hu 	} clkcsr[4];
5268281c58fSMingkai Hu 	u8	res_040[0x780]; /* 0x100 */
5278281c58fSMingkai Hu 	struct {
5288281c58fSMingkai Hu 		u32 pllcngsr;
5298281c58fSMingkai Hu 		u8 res_804[0x1c];
5308281c58fSMingkai Hu 	} pllcgsr[2];
5318281c58fSMingkai Hu 	u8	res_840[0x1c0];
5328281c58fSMingkai Hu 	u32	clkpcsr;	/* 0xa00 Platform clock domain control/status */
5338281c58fSMingkai Hu 	u8	res_a04[0x1fc];
5348281c58fSMingkai Hu 	u32	pllpgsr;	/* 0xc00 Platform PLL General Status */
5358281c58fSMingkai Hu 	u8	res_c04[0x1c];
5368281c58fSMingkai Hu 	u32	plldgsr;	/* 0xc20 DDR PLL General Status */
5378281c58fSMingkai Hu 	u8	res_c24[0x3dc];
5388281c58fSMingkai Hu };
5398281c58fSMingkai Hu 
5408281c58fSMingkai Hu /* System Counter */
5418281c58fSMingkai Hu struct sctr_regs {
5428281c58fSMingkai Hu 	u32 cntcr;
5438281c58fSMingkai Hu 	u32 cntsr;
5448281c58fSMingkai Hu 	u32 cntcv1;
5458281c58fSMingkai Hu 	u32 cntcv2;
5468281c58fSMingkai Hu 	u32 resv1[4];
5478281c58fSMingkai Hu 	u32 cntfid0;
5488281c58fSMingkai Hu 	u32 cntfid1;
5498281c58fSMingkai Hu 	u32 resv2[1002];
5508281c58fSMingkai Hu 	u32 counterid[12];
5518281c58fSMingkai Hu };
5528281c58fSMingkai Hu 
5538281c58fSMingkai Hu #define SRDS_MAX_LANES		4
5548281c58fSMingkai Hu struct ccsr_serdes {
5558281c58fSMingkai Hu 	struct {
5568281c58fSMingkai Hu 		u32	rstctl;	/* Reset Control Register */
5578281c58fSMingkai Hu #define SRDS_RSTCTL_RST		0x80000000
5588281c58fSMingkai Hu #define SRDS_RSTCTL_RSTDONE	0x40000000
5598281c58fSMingkai Hu #define SRDS_RSTCTL_RSTERR	0x20000000
5608281c58fSMingkai Hu #define SRDS_RSTCTL_SWRST	0x10000000
5618281c58fSMingkai Hu #define SRDS_RSTCTL_SDEN	0x00000020
5628281c58fSMingkai Hu #define SRDS_RSTCTL_SDRST_B	0x00000040
5638281c58fSMingkai Hu #define SRDS_RSTCTL_PLLRST_B	0x00000080
5648281c58fSMingkai Hu 		u32	pllcr0; /* PLL Control Register 0 */
5658281c58fSMingkai Hu #define SRDS_PLLCR0_POFF		0x80000000
5668281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_MASK	0x70000000
5678281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_100	0x00000000
5688281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_125	0x10000000
5698281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_156_25	0x20000000
5708281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_150	0x30000000
5718281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_161_13	0x40000000
5728281c58fSMingkai Hu #define SRDS_PLLCR0_RFCK_SEL_122_88	0x50000000
5738281c58fSMingkai Hu #define SRDS_PLLCR0_PLL_LCK		0x00800000
5748281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_MASK	0x000f0000
5758281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_5		0x00000000
5768281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_3_75	0x00050000
5778281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_5_15	0x00060000
5788281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_4		0x00070000
5798281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_3_12	0x00090000
5808281c58fSMingkai Hu #define SRDS_PLLCR0_FRATE_SEL_3		0x000a0000
5818281c58fSMingkai Hu 		u32	pllcr1; /* PLL Control Register 1 */
5828281c58fSMingkai Hu #define SRDS_PLLCR1_PLL_BWSEL	0x08000000
5838281c58fSMingkai Hu 		u32	res_0c;	/* 0x00c */
5848281c58fSMingkai Hu 		u32	pllcr3;
5858281c58fSMingkai Hu 		u32	pllcr4;
586c238ad0aSShaohui Xie 		u32	pllcr5; /* 0x018 SerDes PLL1 Control 5 */
587c238ad0aSShaohui Xie 		u8	res_1c[0x20-0x1c];
5888281c58fSMingkai Hu 	} bank[2];
5898281c58fSMingkai Hu 	u8	res_40[0x90-0x40];
5908281c58fSMingkai Hu 	u32	srdstcalcr;	/* 0x90 TX Calibration Control */
5918281c58fSMingkai Hu 	u8	res_94[0xa0-0x94];
5928281c58fSMingkai Hu 	u32	srdsrcalcr;	/* 0xa0 RX Calibration Control */
5938281c58fSMingkai Hu 	u8	res_a4[0xb0-0xa4];
5948281c58fSMingkai Hu 	u32	srdsgr0;	/* 0xb0 General Register 0 */
595c238ad0aSShaohui Xie 	u8	res_b4[0x100-0xb4];
5968281c58fSMingkai Hu 	struct {
597c238ad0aSShaohui Xie 		u32	lnpssr0;	/* 0x100, 0x120, 0x140, 0x160 */
5988281c58fSMingkai Hu 		u8	res_104[0x120-0x104];
599c238ad0aSShaohui Xie 	} lnpssr[4];	/* Lane A, B, C, D */
600c238ad0aSShaohui Xie 	u8	res_180[0x200-0x180];
601c238ad0aSShaohui Xie 	u32	srdspccr0;	/* 0x200 Protocol Configuration 0 */
602c238ad0aSShaohui Xie 	u32	srdspccr1;	/* 0x204 Protocol Configuration 1 */
603c238ad0aSShaohui Xie 	u32	srdspccr2;	/* 0x208 Protocol Configuration 2 */
604c238ad0aSShaohui Xie 	u32	srdspccr3;	/* 0x20c Protocol Configuration 3 */
605c238ad0aSShaohui Xie 	u32	srdspccr4;	/* 0x210 Protocol Configuration 4 */
606c238ad0aSShaohui Xie 	u32	srdspccr5;	/* 0x214 Protocol Configuration 5 */
607c238ad0aSShaohui Xie 	u32	srdspccr6;	/* 0x218 Protocol Configuration 6 */
608c238ad0aSShaohui Xie 	u32	srdspccr7;	/* 0x21c Protocol Configuration 7 */
609c238ad0aSShaohui Xie 	u32	srdspccr8;	/* 0x220 Protocol Configuration 8 */
610c238ad0aSShaohui Xie 	u32	srdspccr9;	/* 0x224 Protocol Configuration 9 */
611c238ad0aSShaohui Xie 	u32	srdspccra;	/* 0x228 Protocol Configuration A */
612c238ad0aSShaohui Xie 	u32	srdspccrb;	/* 0x22c Protocol Configuration B */
613c238ad0aSShaohui Xie 	u8	res_230[0x800-0x230];
6148281c58fSMingkai Hu 	struct {
6158281c58fSMingkai Hu 		u32	gcr0;	/* 0x800 General Control Register 0 */
6168281c58fSMingkai Hu 		u32	gcr1;	/* 0x804 General Control Register 1 */
6178281c58fSMingkai Hu 		u32	gcr2;	/* 0x808 General Control Register 2 */
6188281c58fSMingkai Hu 		u32	sscr0;
6198281c58fSMingkai Hu 		u32	recr0;	/* 0x810 Receive Equalization Control */
6208281c58fSMingkai Hu 		u32	recr1;
6218281c58fSMingkai Hu 		u32	tecr0;	/* 0x818 Transmit Equalization Control */
6228281c58fSMingkai Hu 		u32	sscr1;
6238281c58fSMingkai Hu 		u32	ttlcr0;	/* 0x820 Transition Tracking Loop Ctrl 0 */
6248281c58fSMingkai Hu 		u8	res_824[0x83c-0x824];
6258281c58fSMingkai Hu 		u32	tcsr3;
626c238ad0aSShaohui Xie 	} lane[4];	/* Lane A, B, C, D */
627c238ad0aSShaohui Xie 	u8	res_900[0x1000-0x900];	/* from 0x900 to 0xfff */
628c238ad0aSShaohui Xie 	struct {
629c238ad0aSShaohui Xie 		u32	srdspexcr0;	/* 0x1000, 0x1040, 0x1080 */
630c238ad0aSShaohui Xie 		u8	res_1004[0x1040-0x1004];
631c238ad0aSShaohui Xie 	} pcie[3];
632c238ad0aSShaohui Xie 	u8	res_10c0[0x1800-0x10c0];
633c238ad0aSShaohui Xie 	struct {
634c238ad0aSShaohui Xie 		u8	res_1800[0x1804-0x1800];
635c238ad0aSShaohui Xie 		u32	srdssgmiicr1;	/* 0x1804 SGMII Protocol Control 1 */
636c238ad0aSShaohui Xie 		u8	res_1808[0x180c-0x1808];
637c238ad0aSShaohui Xie 		u32	srdssgmiicr3;	/* 0x180c SGMII Protocol Control 3 */
638c238ad0aSShaohui Xie 	} sgmii[4];	/* Lane A, B, C, D */
639c238ad0aSShaohui Xie 	u8	res_1840[0x1880-0x1840];
640c238ad0aSShaohui Xie 	struct {
641c238ad0aSShaohui Xie 		u8	res_1880[0x1884-0x1880];
642c238ad0aSShaohui Xie 		u32	srdsqsgmiicr1;	/* 0x1884 QSGMII Protocol Control 1 */
643c238ad0aSShaohui Xie 		u8	res_1888[0x188c-0x1888];
644c238ad0aSShaohui Xie 		u32	srdsqsgmiicr3;	/* 0x188c QSGMII Protocol Control 3 */
645c238ad0aSShaohui Xie 	} qsgmii[2];	/* Lane A, B */
646c238ad0aSShaohui Xie 	u8	res_18a0[0x1980-0x18a0];
647c238ad0aSShaohui Xie 	struct {
648c238ad0aSShaohui Xie 		u8	res_1980[0x1984-0x1980];
649c238ad0aSShaohui Xie 		u32	srdsxficr1;	/* 0x1984 XFI Protocol Control 1 */
650c238ad0aSShaohui Xie 		u8	res_1988[0x198c-0x1988];
651c238ad0aSShaohui Xie 		u32	srdsxficr3;	/* 0x198c XFI Protocol Control 3 */
652c238ad0aSShaohui Xie 	} xfi[2];	/* Lane A, B */
653c238ad0aSShaohui Xie 	u8	res_19a0[0x2000-0x19a0];	/* from 0x19a0 to 0x1fff */
6548281c58fSMingkai Hu };
6558281c58fSMingkai Hu 
6566b1373f2SPrabhakar Kushwaha struct ccsr_gpio {
6576b1373f2SPrabhakar Kushwaha 	u32	gpdir;
6586b1373f2SPrabhakar Kushwaha 	u32	gpodr;
6596b1373f2SPrabhakar Kushwaha 	u32	gpdat;
6606b1373f2SPrabhakar Kushwaha 	u32	gpier;
6616b1373f2SPrabhakar Kushwaha 	u32	gpimr;
6626b1373f2SPrabhakar Kushwaha 	u32	gpicr;
6636b1373f2SPrabhakar Kushwaha 	u32	gpibe;
6646b1373f2SPrabhakar Kushwaha };
6656b1373f2SPrabhakar Kushwaha 
6668281c58fSMingkai Hu /* MMU 500 */
6678281c58fSMingkai Hu #define SMMU_SCR0			(SMMU_BASE + 0x0)
6688281c58fSMingkai Hu #define SMMU_SCR1			(SMMU_BASE + 0x4)
6698281c58fSMingkai Hu #define SMMU_SCR2			(SMMU_BASE + 0x8)
6708281c58fSMingkai Hu #define SMMU_SACR			(SMMU_BASE + 0x10)
6718281c58fSMingkai Hu #define SMMU_IDR0			(SMMU_BASE + 0x20)
6728281c58fSMingkai Hu #define SMMU_IDR1			(SMMU_BASE + 0x24)
6738281c58fSMingkai Hu 
6748281c58fSMingkai Hu #define SMMU_NSCR0			(SMMU_BASE + 0x400)
6758281c58fSMingkai Hu #define SMMU_NSCR2			(SMMU_BASE + 0x408)
6768281c58fSMingkai Hu #define SMMU_NSACR			(SMMU_BASE + 0x410)
6778281c58fSMingkai Hu 
6788281c58fSMingkai Hu #define SCR0_CLIENTPD_MASK		0x00000001
6798281c58fSMingkai Hu #define SCR0_USFCFG_MASK		0x00000400
6808281c58fSMingkai Hu 
6814c417384SRajesh Bhagat #ifdef CONFIG_TFABOOT
6824c417384SRajesh Bhagat #define RCW_SRC_MASK			(0xFF800000)
6834c417384SRajesh Bhagat #define RCW_SRC_BIT			23
6844c417384SRajesh Bhagat 
6854c417384SRajesh Bhagat /* RCW SRC NAND */
6864c417384SRajesh Bhagat #define RCW_SRC_NAND_MASK		(0x100)
6874c417384SRajesh Bhagat #define RCW_SRC_NAND_VAL		(0x100)
6884c417384SRajesh Bhagat #define NAND_RESERVED_MASK		(0xFC)
6894c417384SRajesh Bhagat #define NAND_RESERVED_1			(0x0)
6904c417384SRajesh Bhagat #define NAND_RESERVED_2			(0x80)
6914c417384SRajesh Bhagat 
6924c417384SRajesh Bhagat /* RCW SRC NOR */
6934c417384SRajesh Bhagat #define RCW_SRC_NOR_MASK		(0x1F0)
6944c417384SRajesh Bhagat #define NOR_8B_VAL			(0x10)
6954c417384SRajesh Bhagat #define NOR_16B_VAL			(0x20)
6964c417384SRajesh Bhagat #define SD_VAL				(0x40)
6974c417384SRajesh Bhagat #define QSPI_VAL1			(0x44)
6984c417384SRajesh Bhagat #define QSPI_VAL2			(0x45)
6994c417384SRajesh Bhagat #endif
7004c417384SRajesh Bhagat 
7016fb522dcSSriram Dash uint get_svr(void);
7026fb522dcSSriram Dash 
7038281c58fSMingkai Hu #endif	/* __ARCH_FSL_LSCH2_IMMAP_H__*/
704