Home
last modified time | relevance | path

Searched refs:RISCV_EXCP_SW_CHECK (Results 1 – 6 of 6) sorted by relevance

/openbmc/qemu/target/riscv/insn_trans/
H A Dtrans_rvzicfiss.c.inc37 tcg_constant_i32(RISCV_EXCP_SW_CHECK));
H A Dtrans_rvi.c.inc59 tcg_constant_i32(RISCV_EXCP_SW_CHECK));
72 tcg_constant_i32(RISCV_EXCP_SW_CHECK));
/openbmc/qemu/target/riscv/
H A Dcpu_bits.h689 RISCV_EXCP_SW_CHECK = 0x12, /* since: priv-1.13.0 */ enumerator
H A Dtranslate.c1300 tcg_constant_i32(RISCV_EXCP_SW_CHECK)); in riscv_tr_translate_insn()
H A Dcpu_helper.c1877 case RISCV_EXCP_SW_CHECK: in riscv_cpu_do_interrupt()
H A Dcsr.c1412 (1ULL << (RISCV_EXCP_SW_CHECK)) | \