1dc5bd18fSMichael Clark /* RISC-V ISA constants */ 2dc5bd18fSMichael Clark 3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H 4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H 5f91005e1SMarkus Armbruster 6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \ 7284d697cSYifei Jiang (uint64_t)(mask)) / ((mask) & ~((mask) << 1))) 8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \ 9284d697cSYifei Jiang (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \ 10284d697cSYifei Jiang (uint64_t)(mask))) 11dc5bd18fSMichael Clark 1242967f40SLIU Zhiwei /* Extension context status mask */ 1342967f40SLIU Zhiwei #define EXT_STATUS_MASK 0x3ULL 1442967f40SLIU Zhiwei 15426f0348SMichael Clark /* Floating point round mode */ 16dc5bd18fSMichael Clark #define FSR_RD_SHIFT 5 17dc5bd18fSMichael Clark #define FSR_RD (0x7 << FSR_RD_SHIFT) 18dc5bd18fSMichael Clark 19426f0348SMichael Clark /* Floating point accrued exception flags */ 20dc5bd18fSMichael Clark #define FPEXC_NX 0x01 21dc5bd18fSMichael Clark #define FPEXC_UF 0x02 22dc5bd18fSMichael Clark #define FPEXC_OF 0x04 23dc5bd18fSMichael Clark #define FPEXC_DZ 0x08 24dc5bd18fSMichael Clark #define FPEXC_NV 0x10 25dc5bd18fSMichael Clark 26426f0348SMichael Clark /* Floating point status register bits */ 27dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT 0 28dc5bd18fSMichael Clark #define FSR_NVA (FPEXC_NV << FSR_AEXC_SHIFT) 29dc5bd18fSMichael Clark #define FSR_OFA (FPEXC_OF << FSR_AEXC_SHIFT) 30dc5bd18fSMichael Clark #define FSR_UFA (FPEXC_UF << FSR_AEXC_SHIFT) 31dc5bd18fSMichael Clark #define FSR_DZA (FPEXC_DZ << FSR_AEXC_SHIFT) 32dc5bd18fSMichael Clark #define FSR_NXA (FPEXC_NX << FSR_AEXC_SHIFT) 33dc5bd18fSMichael Clark #define FSR_AEXC (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA) 34dc5bd18fSMichael Clark 35426f0348SMichael Clark /* Control and Status Registers */ 36426f0348SMichael Clark 378205bc12SDeepak Gupta /* zicfiss user ssp csr */ 388205bc12SDeepak Gupta #define CSR_SSP 0x011 398205bc12SDeepak Gupta 40426f0348SMichael Clark /* User Trap Setup */ 41426f0348SMichael Clark #define CSR_USTATUS 0x000 42426f0348SMichael Clark #define CSR_UIE 0x004 43426f0348SMichael Clark #define CSR_UTVEC 0x005 44426f0348SMichael Clark 45426f0348SMichael Clark /* User Trap Handling */ 46426f0348SMichael Clark #define CSR_USCRATCH 0x040 47426f0348SMichael Clark #define CSR_UEPC 0x041 48426f0348SMichael Clark #define CSR_UCAUSE 0x042 49426f0348SMichael Clark #define CSR_UTVAL 0x043 50426f0348SMichael Clark #define CSR_UIP 0x044 51426f0348SMichael Clark 52426f0348SMichael Clark /* User Floating-Point CSRs */ 53426f0348SMichael Clark #define CSR_FFLAGS 0x001 54426f0348SMichael Clark #define CSR_FRM 0x002 55426f0348SMichael Clark #define CSR_FCSR 0x003 56426f0348SMichael Clark 578e3a1f18SLIU Zhiwei /* User Vector CSRs */ 588e3a1f18SLIU Zhiwei #define CSR_VSTART 0x008 598e3a1f18SLIU Zhiwei #define CSR_VXSAT 0x009 608e3a1f18SLIU Zhiwei #define CSR_VXRM 0x00a 614594fa5aSLIU Zhiwei #define CSR_VCSR 0x00f 628e3a1f18SLIU Zhiwei #define CSR_VL 0xc20 638e3a1f18SLIU Zhiwei #define CSR_VTYPE 0xc21 642e565054SGreentime Hu #define CSR_VLENB 0xc22 658e3a1f18SLIU Zhiwei 664594fa5aSLIU Zhiwei /* VCSR fields */ 674594fa5aSLIU Zhiwei #define VCSR_VXSAT_SHIFT 0 684594fa5aSLIU Zhiwei #define VCSR_VXSAT (0x1 << VCSR_VXSAT_SHIFT) 694594fa5aSLIU Zhiwei #define VCSR_VXRM_SHIFT 1 704594fa5aSLIU Zhiwei #define VCSR_VXRM (0x3 << VCSR_VXRM_SHIFT) 714594fa5aSLIU Zhiwei 72426f0348SMichael Clark /* User Timers and Counters */ 73dc5bd18fSMichael Clark #define CSR_CYCLE 0xc00 74dc5bd18fSMichael Clark #define CSR_TIME 0xc01 75dc5bd18fSMichael Clark #define CSR_INSTRET 0xc02 76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3 0xc03 77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4 0xc04 78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5 0xc05 79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6 0xc06 80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7 0xc07 81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8 0xc08 82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9 0xc09 83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10 0xc0a 84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11 0xc0b 85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12 0xc0c 86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13 0xc0d 87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14 0xc0e 88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15 0xc0f 89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16 0xc10 90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17 0xc11 91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18 0xc12 92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19 0xc13 93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20 0xc14 94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21 0xc15 95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22 0xc16 96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23 0xc17 97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24 0xc18 98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25 0xc19 99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26 0xc1a 100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27 0xc1b 101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28 0xc1c 102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29 0xc1d 103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30 0xc1e 104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31 0xc1f 105dc5bd18fSMichael Clark #define CSR_CYCLEH 0xc80 106dc5bd18fSMichael Clark #define CSR_TIMEH 0xc81 107dc5bd18fSMichael Clark #define CSR_INSTRETH 0xc82 108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H 0xc83 109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H 0xc84 110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H 0xc85 111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H 0xc86 112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H 0xc87 113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H 0xc88 114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H 0xc89 115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H 0xc8a 116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H 0xc8b 117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H 0xc8c 118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H 0xc8d 119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H 0xc8e 120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H 0xc8f 121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H 0xc90 122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H 0xc91 123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H 0xc92 124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H 0xc93 125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H 0xc94 126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H 0xc95 127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H 0xc96 128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H 0xc97 129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H 0xc98 130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H 0xc99 131dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H 0xc9a 132dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H 0xc9b 133dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H 0xc9c 134dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H 0xc9d 135dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H 0xc9e 136dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H 0xc9f 137426f0348SMichael Clark 138426f0348SMichael Clark /* Machine Timers and Counters */ 139426f0348SMichael Clark #define CSR_MCYCLE 0xb00 140426f0348SMichael Clark #define CSR_MINSTRET 0xb02 141dc5bd18fSMichael Clark #define CSR_MCYCLEH 0xb80 142dc5bd18fSMichael Clark #define CSR_MINSTRETH 0xb82 143426f0348SMichael Clark 144426f0348SMichael Clark /* Machine Information Registers */ 145426f0348SMichael Clark #define CSR_MVENDORID 0xf11 146426f0348SMichael Clark #define CSR_MARCHID 0xf12 147426f0348SMichael Clark #define CSR_MIMPID 0xf13 148426f0348SMichael Clark #define CSR_MHARTID 0xf14 1493e6a417cSAtish Patra #define CSR_MCONFIGPTR 0xf15 150426f0348SMichael Clark 151426f0348SMichael Clark /* Machine Trap Setup */ 152426f0348SMichael Clark #define CSR_MSTATUS 0x300 153426f0348SMichael Clark #define CSR_MISA 0x301 154426f0348SMichael Clark #define CSR_MEDELEG 0x302 155426f0348SMichael Clark #define CSR_MIDELEG 0x303 156426f0348SMichael Clark #define CSR_MIE 0x304 157426f0348SMichael Clark #define CSR_MTVEC 0x305 158426f0348SMichael Clark #define CSR_MCOUNTEREN 0x306 159426f0348SMichael Clark 160551fa7e8SAlistair Francis /* 32-bit only */ 161551fa7e8SAlistair Francis #define CSR_MSTATUSH 0x310 16227796989SFea.Wang #define CSR_MEDELEGH 0x312 16327796989SFea.Wang #define CSR_HEDELEGH 0x612 164551fa7e8SAlistair Francis 165426f0348SMichael Clark /* Machine Trap Handling */ 166426f0348SMichael Clark #define CSR_MSCRATCH 0x340 167426f0348SMichael Clark #define CSR_MEPC 0x341 168426f0348SMichael Clark #define CSR_MCAUSE 0x342 1698e73df6aSJim Wilson #define CSR_MTVAL 0x343 170426f0348SMichael Clark #define CSR_MIP 0x344 171426f0348SMichael Clark 172aa7508bbSAnup Patel /* Machine-Level Window to Indirectly Accessed Registers (AIA) */ 173aa7508bbSAnup Patel #define CSR_MISELECT 0x350 174aa7508bbSAnup Patel #define CSR_MIREG 0x351 175aa7508bbSAnup Patel 176aa7508bbSAnup Patel /* Machine-Level Interrupts (AIA) */ 177aa7508bbSAnup Patel #define CSR_MTOPEI 0x35c 178df01af33SAnup Patel #define CSR_MTOPI 0xfb0 179aa7508bbSAnup Patel 180aa7508bbSAnup Patel /* Virtual Interrupts for Supervisor Level (AIA) */ 181aa7508bbSAnup Patel #define CSR_MVIEN 0x308 182aa7508bbSAnup Patel #define CSR_MVIP 0x309 183aa7508bbSAnup Patel 184aa7508bbSAnup Patel /* Machine-Level High-Half CSRs (AIA) */ 185aa7508bbSAnup Patel #define CSR_MIDELEGH 0x313 186aa7508bbSAnup Patel #define CSR_MIEH 0x314 187aa7508bbSAnup Patel #define CSR_MVIENH 0x318 188aa7508bbSAnup Patel #define CSR_MVIPH 0x319 189aa7508bbSAnup Patel #define CSR_MIPH 0x354 190aa7508bbSAnup Patel 191426f0348SMichael Clark /* Supervisor Trap Setup */ 192426f0348SMichael Clark #define CSR_SSTATUS 0x100 193426f0348SMichael Clark #define CSR_SIE 0x104 194426f0348SMichael Clark #define CSR_STVEC 0x105 195426f0348SMichael Clark #define CSR_SCOUNTEREN 0x106 196426f0348SMichael Clark 19729a9ec9bSAtish Patra /* Supervisor Configuration CSRs */ 19829a9ec9bSAtish Patra #define CSR_SENVCFG 0x10A 19929a9ec9bSAtish Patra 2003bee0e40SMayuresh Chitale /* Supervisor state CSRs */ 2013bee0e40SMayuresh Chitale #define CSR_SSTATEEN0 0x10C 2023bee0e40SMayuresh Chitale #define CSR_SSTATEEN1 0x10D 2033bee0e40SMayuresh Chitale #define CSR_SSTATEEN2 0x10E 2043bee0e40SMayuresh Chitale #define CSR_SSTATEEN3 0x10F 2053bee0e40SMayuresh Chitale 206426f0348SMichael Clark /* Supervisor Trap Handling */ 207426f0348SMichael Clark #define CSR_SSCRATCH 0x140 208426f0348SMichael Clark #define CSR_SEPC 0x141 209426f0348SMichael Clark #define CSR_SCAUSE 0x142 2108e73df6aSJim Wilson #define CSR_STVAL 0x143 211426f0348SMichael Clark #define CSR_SIP 0x144 212426f0348SMichael Clark 21343888c2fSAtish Patra /* Sstc supervisor CSRs */ 21443888c2fSAtish Patra #define CSR_STIMECMP 0x14D 21543888c2fSAtish Patra #define CSR_STIMECMPH 0x15D 21643888c2fSAtish Patra 217426f0348SMichael Clark /* Supervisor Protection and Translation */ 218426f0348SMichael Clark #define CSR_SPTBR 0x180 219426f0348SMichael Clark #define CSR_SATP 0x180 220426f0348SMichael Clark 221aa7508bbSAnup Patel /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */ 222aa7508bbSAnup Patel #define CSR_SISELECT 0x150 223aa7508bbSAnup Patel #define CSR_SIREG 0x151 224aa7508bbSAnup Patel 225aa7508bbSAnup Patel /* Supervisor-Level Interrupts (AIA) */ 226aa7508bbSAnup Patel #define CSR_STOPEI 0x15c 227df01af33SAnup Patel #define CSR_STOPI 0xdb0 228aa7508bbSAnup Patel 229aa7508bbSAnup Patel /* Supervisor-Level High-Half CSRs (AIA) */ 230aa7508bbSAnup Patel #define CSR_SIEH 0x114 231aa7508bbSAnup Patel #define CSR_SIPH 0x154 232aa7508bbSAnup Patel 2337f8dcfebSAlistair Francis /* Hpervisor CSRs */ 2347f8dcfebSAlistair Francis #define CSR_HSTATUS 0x600 2357f8dcfebSAlistair Francis #define CSR_HEDELEG 0x602 2367f8dcfebSAlistair Francis #define CSR_HIDELEG 0x603 237bd023ce3SAlistair Francis #define CSR_HIE 0x604 238bd023ce3SAlistair Francis #define CSR_HCOUNTEREN 0x606 23983028098SAlistair Francis #define CSR_HGEIE 0x607 240bd023ce3SAlistair Francis #define CSR_HTVAL 0x643 24183028098SAlistair Francis #define CSR_HVIP 0x645 242bd023ce3SAlistair Francis #define CSR_HIP 0x644 243bd023ce3SAlistair Francis #define CSR_HTINST 0x64A 24483028098SAlistair Francis #define CSR_HGEIP 0xE12 2457f8dcfebSAlistair Francis #define CSR_HGATP 0x680 246bd023ce3SAlistair Francis #define CSR_HTIMEDELTA 0x605 247bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH 0x615 2487f8dcfebSAlistair Francis 24929a9ec9bSAtish Patra /* Hypervisor Configuration CSRs */ 25029a9ec9bSAtish Patra #define CSR_HENVCFG 0x60A 25129a9ec9bSAtish Patra #define CSR_HENVCFGH 0x61A 25229a9ec9bSAtish Patra 2533bee0e40SMayuresh Chitale /* Hypervisor state CSRs */ 2543bee0e40SMayuresh Chitale #define CSR_HSTATEEN0 0x60C 2553bee0e40SMayuresh Chitale #define CSR_HSTATEEN0H 0x61C 2563bee0e40SMayuresh Chitale #define CSR_HSTATEEN1 0x60D 2573bee0e40SMayuresh Chitale #define CSR_HSTATEEN1H 0x61D 2583bee0e40SMayuresh Chitale #define CSR_HSTATEEN2 0x60E 2593bee0e40SMayuresh Chitale #define CSR_HSTATEEN2H 0x61E 2603bee0e40SMayuresh Chitale #define CSR_HSTATEEN3 0x60F 2613bee0e40SMayuresh Chitale #define CSR_HSTATEEN3H 0x61F 2623bee0e40SMayuresh Chitale 263bd023ce3SAlistair Francis /* Virtual CSRs */ 264bd023ce3SAlistair Francis #define CSR_VSSTATUS 0x200 265bd023ce3SAlistair Francis #define CSR_VSIE 0x204 266bd023ce3SAlistair Francis #define CSR_VSTVEC 0x205 267bd023ce3SAlistair Francis #define CSR_VSSCRATCH 0x240 268bd023ce3SAlistair Francis #define CSR_VSEPC 0x241 269bd023ce3SAlistair Francis #define CSR_VSCAUSE 0x242 270bd023ce3SAlistair Francis #define CSR_VSTVAL 0x243 271bd023ce3SAlistair Francis #define CSR_VSIP 0x244 272bd023ce3SAlistair Francis #define CSR_VSATP 0x280 273bd023ce3SAlistair Francis 2743ec0fe18SAtish Patra /* Sstc virtual CSRs */ 2753ec0fe18SAtish Patra #define CSR_VSTIMECMP 0x24D 2763ec0fe18SAtish Patra #define CSR_VSTIMECMPH 0x25D 2773ec0fe18SAtish Patra 278bd023ce3SAlistair Francis #define CSR_MTINST 0x34a 279bd023ce3SAlistair Francis #define CSR_MTVAL2 0x34b 280bd023ce3SAlistair Francis 281aa7508bbSAnup Patel /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */ 282aa7508bbSAnup Patel #define CSR_HVIEN 0x608 283aa7508bbSAnup Patel #define CSR_HVICTL 0x609 284aa7508bbSAnup Patel #define CSR_HVIPRIO1 0x646 285aa7508bbSAnup Patel #define CSR_HVIPRIO2 0x647 286aa7508bbSAnup Patel 287aa7508bbSAnup Patel /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */ 288aa7508bbSAnup Patel #define CSR_VSISELECT 0x250 289aa7508bbSAnup Patel #define CSR_VSIREG 0x251 290aa7508bbSAnup Patel 291aa7508bbSAnup Patel /* VS-Level Interrupts (H-extension with AIA) */ 292aa7508bbSAnup Patel #define CSR_VSTOPEI 0x25c 293df01af33SAnup Patel #define CSR_VSTOPI 0xeb0 294aa7508bbSAnup Patel 295aa7508bbSAnup Patel /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */ 296aa7508bbSAnup Patel #define CSR_HIDELEGH 0x613 297aa7508bbSAnup Patel #define CSR_HVIENH 0x618 298aa7508bbSAnup Patel #define CSR_HVIPH 0x655 299aa7508bbSAnup Patel #define CSR_HVIPRIO1H 0x656 300aa7508bbSAnup Patel #define CSR_HVIPRIO2H 0x657 301aa7508bbSAnup Patel #define CSR_VSIEH 0x214 302aa7508bbSAnup Patel #define CSR_VSIPH 0x254 303aa7508bbSAnup Patel 30429a9ec9bSAtish Patra /* Machine Configuration CSRs */ 30529a9ec9bSAtish Patra #define CSR_MENVCFG 0x30A 30629a9ec9bSAtish Patra #define CSR_MENVCFGH 0x31A 30729a9ec9bSAtish Patra 3083bee0e40SMayuresh Chitale /* Machine state CSRs */ 3093bee0e40SMayuresh Chitale #define CSR_MSTATEEN0 0x30C 3103bee0e40SMayuresh Chitale #define CSR_MSTATEEN0H 0x31C 3113bee0e40SMayuresh Chitale #define CSR_MSTATEEN1 0x30D 3123bee0e40SMayuresh Chitale #define CSR_MSTATEEN1H 0x31D 3133bee0e40SMayuresh Chitale #define CSR_MSTATEEN2 0x30E 3143bee0e40SMayuresh Chitale #define CSR_MSTATEEN2H 0x31E 3153bee0e40SMayuresh Chitale #define CSR_MSTATEEN3 0x30F 3163bee0e40SMayuresh Chitale #define CSR_MSTATEEN3H 0x31F 3173bee0e40SMayuresh Chitale 3183bee0e40SMayuresh Chitale /* Common defines for all smstateen */ 3193bee0e40SMayuresh Chitale #define SMSTATEEN_MAX_COUNT 4 3203bee0e40SMayuresh Chitale #define SMSTATEEN0_CS (1ULL << 0) 3213bee0e40SMayuresh Chitale #define SMSTATEEN0_FCSR (1ULL << 1) 322ce3af0bbSWeiwei Li #define SMSTATEEN0_JVT (1ULL << 2) 3237750e106SFea.Wang #define SMSTATEEN0_P1P13 (1ULL << 56) 3243bee0e40SMayuresh Chitale #define SMSTATEEN0_HSCONTXT (1ULL << 57) 3253bee0e40SMayuresh Chitale #define SMSTATEEN0_IMSIC (1ULL << 58) 3263bee0e40SMayuresh Chitale #define SMSTATEEN0_AIA (1ULL << 59) 3273bee0e40SMayuresh Chitale #define SMSTATEEN0_SVSLCT (1ULL << 60) 3283bee0e40SMayuresh Chitale #define SMSTATEEN0_HSENVCFG (1ULL << 62) 3293bee0e40SMayuresh Chitale #define SMSTATEEN_STATEEN (1ULL << 63) 3303bee0e40SMayuresh Chitale 331db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */ 332a44da25aSAlistair Francis #define CSR_MSECCFG 0x747 333a44da25aSAlistair Francis #define CSR_MSECCFGH 0x757 334426f0348SMichael Clark /* Physical Memory Protection */ 335426f0348SMichael Clark #define CSR_PMPCFG0 0x3a0 336426f0348SMichael Clark #define CSR_PMPCFG1 0x3a1 337426f0348SMichael Clark #define CSR_PMPCFG2 0x3a2 338426f0348SMichael Clark #define CSR_PMPCFG3 0x3a3 339426f0348SMichael Clark #define CSR_PMPADDR0 0x3b0 340426f0348SMichael Clark #define CSR_PMPADDR1 0x3b1 341426f0348SMichael Clark #define CSR_PMPADDR2 0x3b2 342426f0348SMichael Clark #define CSR_PMPADDR3 0x3b3 343426f0348SMichael Clark #define CSR_PMPADDR4 0x3b4 344426f0348SMichael Clark #define CSR_PMPADDR5 0x3b5 345426f0348SMichael Clark #define CSR_PMPADDR6 0x3b6 346426f0348SMichael Clark #define CSR_PMPADDR7 0x3b7 347426f0348SMichael Clark #define CSR_PMPADDR8 0x3b8 348426f0348SMichael Clark #define CSR_PMPADDR9 0x3b9 349426f0348SMichael Clark #define CSR_PMPADDR10 0x3ba 350426f0348SMichael Clark #define CSR_PMPADDR11 0x3bb 351426f0348SMichael Clark #define CSR_PMPADDR12 0x3bc 352426f0348SMichael Clark #define CSR_PMPADDR13 0x3bd 353426f0348SMichael Clark #define CSR_PMPADDR14 0x3be 354426f0348SMichael Clark #define CSR_PMPADDR15 0x3bf 355426f0348SMichael Clark 356426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */ 357426f0348SMichael Clark #define CSR_TSELECT 0x7a0 358426f0348SMichael Clark #define CSR_TDATA1 0x7a1 359426f0348SMichael Clark #define CSR_TDATA2 0x7a2 360426f0348SMichael Clark #define CSR_TDATA3 0x7a3 36131b9798dSFrank Chang #define CSR_TINFO 0x7a4 3620c4e579aSAlvin Chang #define CSR_MCONTEXT 0x7a8 363426f0348SMichael Clark 364426f0348SMichael Clark /* Debug Mode Registers */ 365426f0348SMichael Clark #define CSR_DCSR 0x7b0 366426f0348SMichael Clark #define CSR_DPC 0x7b1 367426f0348SMichael Clark #define CSR_DSCRATCH 0x7b2 368426f0348SMichael Clark 369426f0348SMichael Clark /* Performance Counters */ 370426f0348SMichael Clark #define CSR_MHPMCOUNTER3 0xb03 371426f0348SMichael Clark #define CSR_MHPMCOUNTER4 0xb04 372426f0348SMichael Clark #define CSR_MHPMCOUNTER5 0xb05 373426f0348SMichael Clark #define CSR_MHPMCOUNTER6 0xb06 374426f0348SMichael Clark #define CSR_MHPMCOUNTER7 0xb07 375426f0348SMichael Clark #define CSR_MHPMCOUNTER8 0xb08 376426f0348SMichael Clark #define CSR_MHPMCOUNTER9 0xb09 377426f0348SMichael Clark #define CSR_MHPMCOUNTER10 0xb0a 378426f0348SMichael Clark #define CSR_MHPMCOUNTER11 0xb0b 379426f0348SMichael Clark #define CSR_MHPMCOUNTER12 0xb0c 380426f0348SMichael Clark #define CSR_MHPMCOUNTER13 0xb0d 381426f0348SMichael Clark #define CSR_MHPMCOUNTER14 0xb0e 382426f0348SMichael Clark #define CSR_MHPMCOUNTER15 0xb0f 383426f0348SMichael Clark #define CSR_MHPMCOUNTER16 0xb10 384426f0348SMichael Clark #define CSR_MHPMCOUNTER17 0xb11 385426f0348SMichael Clark #define CSR_MHPMCOUNTER18 0xb12 386426f0348SMichael Clark #define CSR_MHPMCOUNTER19 0xb13 387426f0348SMichael Clark #define CSR_MHPMCOUNTER20 0xb14 388426f0348SMichael Clark #define CSR_MHPMCOUNTER21 0xb15 389426f0348SMichael Clark #define CSR_MHPMCOUNTER22 0xb16 390426f0348SMichael Clark #define CSR_MHPMCOUNTER23 0xb17 391426f0348SMichael Clark #define CSR_MHPMCOUNTER24 0xb18 392426f0348SMichael Clark #define CSR_MHPMCOUNTER25 0xb19 393426f0348SMichael Clark #define CSR_MHPMCOUNTER26 0xb1a 394426f0348SMichael Clark #define CSR_MHPMCOUNTER27 0xb1b 395426f0348SMichael Clark #define CSR_MHPMCOUNTER28 0xb1c 396426f0348SMichael Clark #define CSR_MHPMCOUNTER29 0xb1d 397426f0348SMichael Clark #define CSR_MHPMCOUNTER30 0xb1e 398426f0348SMichael Clark #define CSR_MHPMCOUNTER31 0xb1f 399b1675eebSAtish Patra 400b1675eebSAtish Patra /* Machine counter-inhibit register */ 401b1675eebSAtish Patra #define CSR_MCOUNTINHIBIT 0x320 402b1675eebSAtish Patra 4036d1e3893SKaiwen Xue /* Machine counter configuration registers */ 4046d1e3893SKaiwen Xue #define CSR_MCYCLECFG 0x321 4056d1e3893SKaiwen Xue #define CSR_MINSTRETCFG 0x322 4066d1e3893SKaiwen Xue 407426f0348SMichael Clark #define CSR_MHPMEVENT3 0x323 408426f0348SMichael Clark #define CSR_MHPMEVENT4 0x324 409426f0348SMichael Clark #define CSR_MHPMEVENT5 0x325 410426f0348SMichael Clark #define CSR_MHPMEVENT6 0x326 411426f0348SMichael Clark #define CSR_MHPMEVENT7 0x327 412426f0348SMichael Clark #define CSR_MHPMEVENT8 0x328 413426f0348SMichael Clark #define CSR_MHPMEVENT9 0x329 414426f0348SMichael Clark #define CSR_MHPMEVENT10 0x32a 415426f0348SMichael Clark #define CSR_MHPMEVENT11 0x32b 416426f0348SMichael Clark #define CSR_MHPMEVENT12 0x32c 417426f0348SMichael Clark #define CSR_MHPMEVENT13 0x32d 418426f0348SMichael Clark #define CSR_MHPMEVENT14 0x32e 419426f0348SMichael Clark #define CSR_MHPMEVENT15 0x32f 420426f0348SMichael Clark #define CSR_MHPMEVENT16 0x330 421426f0348SMichael Clark #define CSR_MHPMEVENT17 0x331 422426f0348SMichael Clark #define CSR_MHPMEVENT18 0x332 423426f0348SMichael Clark #define CSR_MHPMEVENT19 0x333 424426f0348SMichael Clark #define CSR_MHPMEVENT20 0x334 425426f0348SMichael Clark #define CSR_MHPMEVENT21 0x335 426426f0348SMichael Clark #define CSR_MHPMEVENT22 0x336 427426f0348SMichael Clark #define CSR_MHPMEVENT23 0x337 428426f0348SMichael Clark #define CSR_MHPMEVENT24 0x338 429426f0348SMichael Clark #define CSR_MHPMEVENT25 0x339 430426f0348SMichael Clark #define CSR_MHPMEVENT26 0x33a 431426f0348SMichael Clark #define CSR_MHPMEVENT27 0x33b 432426f0348SMichael Clark #define CSR_MHPMEVENT28 0x33c 433426f0348SMichael Clark #define CSR_MHPMEVENT29 0x33d 434426f0348SMichael Clark #define CSR_MHPMEVENT30 0x33e 435426f0348SMichael Clark #define CSR_MHPMEVENT31 0x33f 43614664483SAtish Patra 4376d1e3893SKaiwen Xue #define CSR_MCYCLECFGH 0x721 4386d1e3893SKaiwen Xue #define CSR_MINSTRETCFGH 0x722 4396d1e3893SKaiwen Xue 44014664483SAtish Patra #define CSR_MHPMEVENT3H 0x723 44114664483SAtish Patra #define CSR_MHPMEVENT4H 0x724 44214664483SAtish Patra #define CSR_MHPMEVENT5H 0x725 44314664483SAtish Patra #define CSR_MHPMEVENT6H 0x726 44414664483SAtish Patra #define CSR_MHPMEVENT7H 0x727 44514664483SAtish Patra #define CSR_MHPMEVENT8H 0x728 44614664483SAtish Patra #define CSR_MHPMEVENT9H 0x729 44714664483SAtish Patra #define CSR_MHPMEVENT10H 0x72a 44814664483SAtish Patra #define CSR_MHPMEVENT11H 0x72b 44914664483SAtish Patra #define CSR_MHPMEVENT12H 0x72c 45014664483SAtish Patra #define CSR_MHPMEVENT13H 0x72d 45114664483SAtish Patra #define CSR_MHPMEVENT14H 0x72e 45214664483SAtish Patra #define CSR_MHPMEVENT15H 0x72f 45314664483SAtish Patra #define CSR_MHPMEVENT16H 0x730 45414664483SAtish Patra #define CSR_MHPMEVENT17H 0x731 45514664483SAtish Patra #define CSR_MHPMEVENT18H 0x732 45614664483SAtish Patra #define CSR_MHPMEVENT19H 0x733 45714664483SAtish Patra #define CSR_MHPMEVENT20H 0x734 45814664483SAtish Patra #define CSR_MHPMEVENT21H 0x735 45914664483SAtish Patra #define CSR_MHPMEVENT22H 0x736 46014664483SAtish Patra #define CSR_MHPMEVENT23H 0x737 46114664483SAtish Patra #define CSR_MHPMEVENT24H 0x738 46214664483SAtish Patra #define CSR_MHPMEVENT25H 0x739 46314664483SAtish Patra #define CSR_MHPMEVENT26H 0x73a 46414664483SAtish Patra #define CSR_MHPMEVENT27H 0x73b 46514664483SAtish Patra #define CSR_MHPMEVENT28H 0x73c 46614664483SAtish Patra #define CSR_MHPMEVENT29H 0x73d 46714664483SAtish Patra #define CSR_MHPMEVENT30H 0x73e 46814664483SAtish Patra #define CSR_MHPMEVENT31H 0x73f 46914664483SAtish Patra 470dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H 0xb83 471dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H 0xb84 472dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H 0xb85 473dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H 0xb86 474dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H 0xb87 475dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H 0xb88 476dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H 0xb89 477dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H 0xb8a 478dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H 0xb8b 479dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H 0xb8c 480dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H 0xb8d 481dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H 0xb8e 482dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H 0xb8f 483dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H 0xb90 484dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H 0xb91 485dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H 0xb92 486dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H 0xb93 487dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H 0xb94 488dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H 0xb95 489dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H 0xb96 490dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H 0xb97 491dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H 0xb98 492dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H 0xb99 493dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H 0xb9a 494dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H 0xb9b 495dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H 0xb9c 496dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H 0xb9d 497dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H 0xb9e 498dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H 0xb9f 499dc5bd18fSMichael Clark 500138b5c5fSAlexey Baturo /* 501138b5c5fSAlexey Baturo * User PointerMasking registers 502138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 503138b5c5fSAlexey Baturo */ 504138b5c5fSAlexey Baturo #define CSR_UMTE 0x4c0 505138b5c5fSAlexey Baturo #define CSR_UPMMASK 0x4c1 506138b5c5fSAlexey Baturo #define CSR_UPMBASE 0x4c2 507138b5c5fSAlexey Baturo 508138b5c5fSAlexey Baturo /* 509138b5c5fSAlexey Baturo * Machine PointerMasking registers 510138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 511138b5c5fSAlexey Baturo */ 512138b5c5fSAlexey Baturo #define CSR_MMTE 0x3c0 513138b5c5fSAlexey Baturo #define CSR_MPMMASK 0x3c1 514138b5c5fSAlexey Baturo #define CSR_MPMBASE 0x3c2 515138b5c5fSAlexey Baturo 516138b5c5fSAlexey Baturo /* 517138b5c5fSAlexey Baturo * Supervisor PointerMaster registers 518138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 519138b5c5fSAlexey Baturo */ 520138b5c5fSAlexey Baturo #define CSR_SMTE 0x1c0 521138b5c5fSAlexey Baturo #define CSR_SPMMASK 0x1c1 522138b5c5fSAlexey Baturo #define CSR_SPMBASE 0x1c2 523138b5c5fSAlexey Baturo 524138b5c5fSAlexey Baturo /* 525138b5c5fSAlexey Baturo * Hypervisor PointerMaster registers 526138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 527138b5c5fSAlexey Baturo */ 528138b5c5fSAlexey Baturo #define CSR_VSMTE 0x2c0 529138b5c5fSAlexey Baturo #define CSR_VSPMMASK 0x2c1 530138b5c5fSAlexey Baturo #define CSR_VSPMBASE 0x2c2 53114664483SAtish Patra #define CSR_SCOUNTOVF 0xda0 532138b5c5fSAlexey Baturo 53377442380SWeiwei Li /* Crypto Extension */ 53477442380SWeiwei Li #define CSR_SEED 0x015 53577442380SWeiwei Li 536ce3af0bbSWeiwei Li /* Zcmt Extension */ 537ce3af0bbSWeiwei Li #define CSR_JVT 0x017 538ce3af0bbSWeiwei Li 539426f0348SMichael Clark /* mstatus CSR bits */ 540dc5bd18fSMichael Clark #define MSTATUS_UIE 0x00000001 541dc5bd18fSMichael Clark #define MSTATUS_SIE 0x00000002 542dc5bd18fSMichael Clark #define MSTATUS_MIE 0x00000008 543dc5bd18fSMichael Clark #define MSTATUS_UPIE 0x00000010 544dc5bd18fSMichael Clark #define MSTATUS_SPIE 0x00000020 54543a96588SYifei Jiang #define MSTATUS_UBE 0x00000040 546dc5bd18fSMichael Clark #define MSTATUS_MPIE 0x00000080 547dc5bd18fSMichael Clark #define MSTATUS_SPP 0x00000100 54861b4b69dSLIU Zhiwei #define MSTATUS_VS 0x00000600 549dc5bd18fSMichael Clark #define MSTATUS_MPP 0x00001800 550dc5bd18fSMichael Clark #define MSTATUS_FS 0x00006000 551dc5bd18fSMichael Clark #define MSTATUS_XS 0x00018000 552dc5bd18fSMichael Clark #define MSTATUS_MPRV 0x00020000 553dc5bd18fSMichael Clark #define MSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 554dc5bd18fSMichael Clark #define MSTATUS_MXR 0x00080000 555dc5bd18fSMichael Clark #define MSTATUS_TVM 0x00100000 /* since: priv-1.10 */ 55652957745SAlex Richardson #define MSTATUS_TW 0x00200000 /* since: priv-1.10 */ 55752957745SAlex Richardson #define MSTATUS_TSR 0x00400000 /* since: priv-1.10 */ 5584923f672SDeepak Gupta #define MSTATUS_SPELP 0x00800000 /* zicfilp */ 5594923f672SDeepak Gupta #define MSTATUS_MPELP 0x020000000000 /* zicfilp */ 5609034e90aSAlistair Francis #define MSTATUS_GVA 0x4000000000ULL 56149aaa3e5SAlistair Francis #define MSTATUS_MPV 0x8000000000ULL 562dc5bd18fSMichael Clark 563dc5bd18fSMichael Clark #define MSTATUS64_UXL 0x0000000300000000ULL 564dc5bd18fSMichael Clark #define MSTATUS64_SXL 0x0000000C00000000ULL 565dc5bd18fSMichael Clark 566dc5bd18fSMichael Clark #define MSTATUS32_SD 0x80000000 567dc5bd18fSMichael Clark #define MSTATUS64_SD 0x8000000000000000ULL 568457c360fSFrédéric Pétrot #define MSTATUSH128_SD 0x8000000000000000ULL 569dc5bd18fSMichael Clark 570f18637cdSMichael Clark #define MISA32_MXL 0xC0000000 571f18637cdSMichael Clark #define MISA64_MXL 0xC000000000000000ULL 572f18637cdSMichael Clark 57399bc874fSRichard Henderson typedef enum { 57499bc874fSRichard Henderson MXL_RV32 = 1, 57599bc874fSRichard Henderson MXL_RV64 = 2, 57699bc874fSRichard Henderson MXL_RV128 = 3, 57799bc874fSRichard Henderson } RISCVMXL; 578f18637cdSMichael Clark 579426f0348SMichael Clark /* sstatus CSR bits */ 580dc5bd18fSMichael Clark #define SSTATUS_UIE 0x00000001 581dc5bd18fSMichael Clark #define SSTATUS_SIE 0x00000002 582dc5bd18fSMichael Clark #define SSTATUS_UPIE 0x00000010 583dc5bd18fSMichael Clark #define SSTATUS_SPIE 0x00000020 584dc5bd18fSMichael Clark #define SSTATUS_SPP 0x00000100 58589a81e37SLIU Zhiwei #define SSTATUS_VS 0x00000600 586dc5bd18fSMichael Clark #define SSTATUS_FS 0x00006000 587dc5bd18fSMichael Clark #define SSTATUS_XS 0x00018000 588dc5bd18fSMichael Clark #define SSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 589dc5bd18fSMichael Clark #define SSTATUS_MXR 0x00080000 5904923f672SDeepak Gupta #define SSTATUS_SPELP MSTATUS_SPELP /* zicfilp */ 591dc5bd18fSMichael Clark 592457c360fSFrédéric Pétrot #define SSTATUS64_UXL 0x0000000300000000ULL 593457c360fSFrédéric Pétrot 594dc5bd18fSMichael Clark #define SSTATUS32_SD 0x80000000 595dc5bd18fSMichael Clark #define SSTATUS64_SD 0x8000000000000000ULL 596dc5bd18fSMichael Clark 597d28b15a4SAlistair Francis /* hstatus CSR bits */ 598543ba531SAlistair Francis #define HSTATUS_VSBE 0x00000020 599543ba531SAlistair Francis #define HSTATUS_GVA 0x00000040 600d28b15a4SAlistair Francis #define HSTATUS_SPV 0x00000080 601543ba531SAlistair Francis #define HSTATUS_SPVP 0x00000100 602543ba531SAlistair Francis #define HSTATUS_HU 0x00000200 603543ba531SAlistair Francis #define HSTATUS_VGEIN 0x0003F000 604d28b15a4SAlistair Francis #define HSTATUS_VTVM 0x00100000 605719f0f60SJose Martins #define HSTATUS_VTW 0x00200000 606d28b15a4SAlistair Francis #define HSTATUS_VTSR 0x00400000 607543ba531SAlistair Francis #define HSTATUS_VSXL 0x300000000 608d28b15a4SAlistair Francis 609d28b15a4SAlistair Francis #define HSTATUS32_WPRI 0xFF8FF87E 610d28b15a4SAlistair Francis #define HSTATUS64_WPRI 0xFFFFFFFFFF8FF87EULL 611d28b15a4SAlistair Francis 612db70794eSBin Meng #define COUNTEREN_CY (1 << 0) 613db70794eSBin Meng #define COUNTEREN_TM (1 << 1) 614db70794eSBin Meng #define COUNTEREN_IR (1 << 2) 615db70794eSBin Meng #define COUNTEREN_HPM3 (1 << 3) 616e39a8320SAlistair Francis 617f310df58SLIU Zhiwei /* vsstatus CSR bits */ 618f310df58SLIU Zhiwei #define VSSTATUS64_UXL 0x0000000300000000ULL 619f310df58SLIU Zhiwei 620426f0348SMichael Clark /* Privilege modes */ 621dc5bd18fSMichael Clark #define PRV_U 0 622dc5bd18fSMichael Clark #define PRV_S 1 62344b8f74bSWeiwei Li #define PRV_RESERVED 2 624dc5bd18fSMichael Clark #define PRV_M 3 625dc5bd18fSMichael Clark 626426f0348SMichael Clark /* RV32 satp CSR field masks */ 627dc5bd18fSMichael Clark #define SATP32_MODE 0x80000000 628dc5bd18fSMichael Clark #define SATP32_ASID 0x7fc00000 629dc5bd18fSMichael Clark #define SATP32_PPN 0x003fffff 630dc5bd18fSMichael Clark 631426f0348SMichael Clark /* RV64 satp CSR field masks */ 632dc5bd18fSMichael Clark #define SATP64_MODE 0xF000000000000000ULL 633dc5bd18fSMichael Clark #define SATP64_ASID 0x0FFFF00000000000ULL 634dc5bd18fSMichael Clark #define SATP64_PPN 0x00000FFFFFFFFFFFULL 635dc5bd18fSMichael Clark 636426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */ 637426f0348SMichael Clark #define VM_1_10_MBARE 0 638426f0348SMichael Clark #define VM_1_10_SV32 1 639426f0348SMichael Clark #define VM_1_10_SV39 8 640426f0348SMichael Clark #define VM_1_10_SV48 9 641426f0348SMichael Clark #define VM_1_10_SV57 10 642426f0348SMichael Clark #define VM_1_10_SV64 11 643dc5bd18fSMichael Clark 644426f0348SMichael Clark /* Page table entry (PTE) fields */ 645dc5bd18fSMichael Clark #define PTE_V 0x001 /* Valid */ 646dc5bd18fSMichael Clark #define PTE_R 0x002 /* Read */ 647dc5bd18fSMichael Clark #define PTE_W 0x004 /* Write */ 648dc5bd18fSMichael Clark #define PTE_X 0x008 /* Execute */ 649dc5bd18fSMichael Clark #define PTE_U 0x010 /* User */ 650dc5bd18fSMichael Clark #define PTE_G 0x020 /* Global */ 651dc5bd18fSMichael Clark #define PTE_A 0x040 /* Accessed */ 652dc5bd18fSMichael Clark #define PTE_D 0x080 /* Dirty */ 653dc5bd18fSMichael Clark #define PTE_SOFT 0x300 /* Reserved for Software */ 654bbce8ba8SWeiwei Li #define PTE_PBMT 0x6000000000000000ULL /* Page-based memory types */ 6552bacb224SWeiwei Li #define PTE_N 0x8000000000000000ULL /* NAPOT translation */ 656190e9f8eSAlexandre Ghiti #define PTE_RESERVED 0x1FC0000000000000ULL /* Reserved bits */ 657bbce8ba8SWeiwei Li #define PTE_ATTR (PTE_N | PTE_PBMT) /* All attributes bits */ 658dc5bd18fSMichael Clark 659426f0348SMichael Clark /* Page table PPN shift amount */ 660dc5bd18fSMichael Clark #define PTE_PPN_SHIFT 10 661426f0348SMichael Clark 66205e6ca5eSGuo Ren /* Page table PPN mask */ 66305e6ca5eSGuo Ren #define PTE_PPN_MASK 0x3FFFFFFFFFFC00ULL 66405e6ca5eSGuo Ren 665426f0348SMichael Clark /* Leaf page shift amount */ 666426f0348SMichael Clark #define PGSHIFT 12 667426f0348SMichael Clark 66842fe7499SMichael Tokarev /* Default Reset Vector address */ 669426f0348SMichael Clark #define DEFAULT_RSTVEC 0x1000 670426f0348SMichael Clark 671426f0348SMichael Clark /* Exception causes */ 672330d2ae3SAlistair Francis typedef enum RISCVException { 673330d2ae3SAlistair Francis RISCV_EXCP_NONE = -1, /* sentinel value */ 674330d2ae3SAlistair Francis RISCV_EXCP_INST_ADDR_MIS = 0x0, 675330d2ae3SAlistair Francis RISCV_EXCP_INST_ACCESS_FAULT = 0x1, 676330d2ae3SAlistair Francis RISCV_EXCP_ILLEGAL_INST = 0x2, 677330d2ae3SAlistair Francis RISCV_EXCP_BREAKPOINT = 0x3, 678330d2ae3SAlistair Francis RISCV_EXCP_LOAD_ADDR_MIS = 0x4, 679330d2ae3SAlistair Francis RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5, 680330d2ae3SAlistair Francis RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6, 681330d2ae3SAlistair Francis RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7, 682330d2ae3SAlistair Francis RISCV_EXCP_U_ECALL = 0x8, 683330d2ae3SAlistair Francis RISCV_EXCP_S_ECALL = 0x9, 684330d2ae3SAlistair Francis RISCV_EXCP_VS_ECALL = 0xa, 685330d2ae3SAlistair Francis RISCV_EXCP_M_ECALL = 0xb, 686330d2ae3SAlistair Francis RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */ 687330d2ae3SAlistair Francis RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */ 688330d2ae3SAlistair Francis RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */ 6898392a7c1SFea.Wang RISCV_EXCP_SW_CHECK = 0x12, /* since: priv-1.13.0 */ 6908392a7c1SFea.Wang RISCV_EXCP_HW_ERR = 0x13, /* since: priv-1.13.0 */ 691330d2ae3SAlistair Francis RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14, 692330d2ae3SAlistair Francis RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15, 693330d2ae3SAlistair Francis RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16, 694330d2ae3SAlistair Francis RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17, 695ba7a1c52SClément Léger RISCV_EXCP_SEMIHOST = 0x3f, 696330d2ae3SAlistair Francis } RISCVException; 697426f0348SMichael Clark 698b039c961SDeepak Gupta /* zicfilp defines lp violation results in sw check with tval = 2*/ 699b039c961SDeepak Gupta #define RISCV_EXCP_SW_CHECK_FCFI_TVAL 2 700*f06bfe3dSDeepak Gupta /* zicfiss defines ss violation results in sw check with tval = 3*/ 701*f06bfe3dSDeepak Gupta #define RISCV_EXCP_SW_CHECK_BCFI_TVAL 3 702b039c961SDeepak Gupta 703426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG 0x80000000 704426f0348SMichael Clark #define RISCV_EXCP_INT_MASK 0x7fffffff 705426f0348SMichael Clark 706426f0348SMichael Clark /* Interrupt causes */ 707426f0348SMichael Clark #define IRQ_U_SOFT 0 708426f0348SMichael Clark #define IRQ_S_SOFT 1 709205377f8SAlistair Francis #define IRQ_VS_SOFT 2 710426f0348SMichael Clark #define IRQ_M_SOFT 3 711426f0348SMichael Clark #define IRQ_U_TIMER 4 712426f0348SMichael Clark #define IRQ_S_TIMER 5 713205377f8SAlistair Francis #define IRQ_VS_TIMER 6 714426f0348SMichael Clark #define IRQ_M_TIMER 7 715426f0348SMichael Clark #define IRQ_U_EXT 8 716426f0348SMichael Clark #define IRQ_S_EXT 9 717205377f8SAlistair Francis #define IRQ_VS_EXT 10 718426f0348SMichael Clark #define IRQ_M_EXT 11 719881df35dSAnup Patel #define IRQ_S_GEXT 12 72014664483SAtish Patra #define IRQ_PMU_OVF 13 72192c82a12SRajnesh Kanwal #define IRQ_LOCAL_MAX 64 72292c82a12SRajnesh Kanwal /* -1 is due to bit zero of hgeip and hgeie being ROZ. */ 723cd032fe7SAnup Patel #define IRQ_LOCAL_GUEST_MAX (TARGET_LONG_BITS - 1) 724426f0348SMichael Clark 725426f0348SMichael Clark /* mip masks */ 726426f0348SMichael Clark #define MIP_USIP (1 << IRQ_U_SOFT) 727426f0348SMichael Clark #define MIP_SSIP (1 << IRQ_S_SOFT) 728205377f8SAlistair Francis #define MIP_VSSIP (1 << IRQ_VS_SOFT) 729426f0348SMichael Clark #define MIP_MSIP (1 << IRQ_M_SOFT) 730426f0348SMichael Clark #define MIP_UTIP (1 << IRQ_U_TIMER) 731426f0348SMichael Clark #define MIP_STIP (1 << IRQ_S_TIMER) 732205377f8SAlistair Francis #define MIP_VSTIP (1 << IRQ_VS_TIMER) 733426f0348SMichael Clark #define MIP_MTIP (1 << IRQ_M_TIMER) 734426f0348SMichael Clark #define MIP_UEIP (1 << IRQ_U_EXT) 735426f0348SMichael Clark #define MIP_SEIP (1 << IRQ_S_EXT) 736205377f8SAlistair Francis #define MIP_VSEIP (1 << IRQ_VS_EXT) 737426f0348SMichael Clark #define MIP_MEIP (1 << IRQ_M_EXT) 738881df35dSAnup Patel #define MIP_SGEIP (1 << IRQ_S_GEXT) 73914664483SAtish Patra #define MIP_LCOFIP (1 << IRQ_PMU_OVF) 740426f0348SMichael Clark 741426f0348SMichael Clark /* sip masks */ 742426f0348SMichael Clark #define SIP_SSIP MIP_SSIP 743426f0348SMichael Clark #define SIP_STIP MIP_STIP 744426f0348SMichael Clark #define SIP_SEIP MIP_SEIP 74514664483SAtish Patra #define SIP_LCOFIP MIP_LCOFIP 746f91005e1SMarkus Armbruster 74766e594f2SAlistair Francis /* MIE masks */ 74866e594f2SAlistair Francis #define MIE_SEIE (1 << IRQ_S_EXT) 74966e594f2SAlistair Francis #define MIE_UEIE (1 << IRQ_U_EXT) 75066e594f2SAlistair Francis #define MIE_STIE (1 << IRQ_S_TIMER) 75166e594f2SAlistair Francis #define MIE_UTIE (1 << IRQ_U_TIMER) 75266e594f2SAlistair Francis #define MIE_SSIE (1 << IRQ_S_SOFT) 75366e594f2SAlistair Francis #define MIE_USIE (1 << IRQ_U_SOFT) 754138b5c5fSAlexey Baturo 7551697837eSRajnesh Kanwal /* Machine constants */ 7561697837eSRajnesh Kanwal #define M_MODE_INTERRUPTS ((uint64_t)(MIP_MSIP | MIP_MTIP | MIP_MEIP)) 7571697837eSRajnesh Kanwal #define S_MODE_INTERRUPTS ((uint64_t)(MIP_SSIP | MIP_STIP | MIP_SEIP)) 7581697837eSRajnesh Kanwal #define VS_MODE_INTERRUPTS ((uint64_t)(MIP_VSSIP | MIP_VSTIP | MIP_VSEIP)) 7591697837eSRajnesh Kanwal #define HS_MODE_INTERRUPTS ((uint64_t)(MIP_SGEIP | VS_MODE_INTERRUPTS)) 7601697837eSRajnesh Kanwal 761138b5c5fSAlexey Baturo /* General PointerMasking CSR bits */ 762138b5c5fSAlexey Baturo #define PM_ENABLE 0x00000001ULL 763138b5c5fSAlexey Baturo #define PM_CURRENT 0x00000002ULL 764138b5c5fSAlexey Baturo #define PM_INSN 0x00000004ULL 765138b5c5fSAlexey Baturo 76642fe7499SMichael Tokarev /* Execution environment configuration bits */ 76729a9ec9bSAtish Patra #define MENVCFG_FIOM BIT(0) 7684923f672SDeepak Gupta #define MENVCFG_LPE BIT(2) /* zicfilp */ 7698205bc12SDeepak Gupta #define MENVCFG_SSE BIT(3) /* zicfiss */ 77029a9ec9bSAtish Patra #define MENVCFG_CBIE (3UL << 4) 77129a9ec9bSAtish Patra #define MENVCFG_CBCFE BIT(6) 77229a9ec9bSAtish Patra #define MENVCFG_CBZE BIT(7) 773ed67d637SWeiwei Li #define MENVCFG_ADUE (1ULL << 61) 77429a9ec9bSAtish Patra #define MENVCFG_PBMTE (1ULL << 62) 77529a9ec9bSAtish Patra #define MENVCFG_STCE (1ULL << 63) 77629a9ec9bSAtish Patra 77729a9ec9bSAtish Patra /* For RV32 */ 778ed67d637SWeiwei Li #define MENVCFGH_ADUE BIT(29) 77929a9ec9bSAtish Patra #define MENVCFGH_PBMTE BIT(30) 78029a9ec9bSAtish Patra #define MENVCFGH_STCE BIT(31) 78129a9ec9bSAtish Patra 78229a9ec9bSAtish Patra #define SENVCFG_FIOM MENVCFG_FIOM 7834923f672SDeepak Gupta #define SENVCFG_LPE MENVCFG_LPE 7848205bc12SDeepak Gupta #define SENVCFG_SSE MENVCFG_SSE 78529a9ec9bSAtish Patra #define SENVCFG_CBIE MENVCFG_CBIE 78629a9ec9bSAtish Patra #define SENVCFG_CBCFE MENVCFG_CBCFE 78729a9ec9bSAtish Patra #define SENVCFG_CBZE MENVCFG_CBZE 78829a9ec9bSAtish Patra 78929a9ec9bSAtish Patra #define HENVCFG_FIOM MENVCFG_FIOM 7904923f672SDeepak Gupta #define HENVCFG_LPE MENVCFG_LPE 7918205bc12SDeepak Gupta #define HENVCFG_SSE MENVCFG_SSE 79229a9ec9bSAtish Patra #define HENVCFG_CBIE MENVCFG_CBIE 79329a9ec9bSAtish Patra #define HENVCFG_CBCFE MENVCFG_CBCFE 79429a9ec9bSAtish Patra #define HENVCFG_CBZE MENVCFG_CBZE 795ed67d637SWeiwei Li #define HENVCFG_ADUE MENVCFG_ADUE 79629a9ec9bSAtish Patra #define HENVCFG_PBMTE MENVCFG_PBMTE 79729a9ec9bSAtish Patra #define HENVCFG_STCE MENVCFG_STCE 79829a9ec9bSAtish Patra 79929a9ec9bSAtish Patra /* For RV32 */ 800ed67d637SWeiwei Li #define HENVCFGH_ADUE MENVCFGH_ADUE 80129a9ec9bSAtish Patra #define HENVCFGH_PBMTE MENVCFGH_PBMTE 80229a9ec9bSAtish Patra #define HENVCFGH_STCE MENVCFGH_STCE 80329a9ec9bSAtish Patra 804138b5c5fSAlexey Baturo /* Offsets for every pair of control bits per each priv level */ 805138b5c5fSAlexey Baturo #define XS_OFFSET 0ULL 806138b5c5fSAlexey Baturo #define U_OFFSET 2ULL 807138b5c5fSAlexey Baturo #define S_OFFSET 5ULL 808138b5c5fSAlexey Baturo #define M_OFFSET 8ULL 809138b5c5fSAlexey Baturo 81042967f40SLIU Zhiwei #define PM_XS_BITS (EXT_STATUS_MASK << XS_OFFSET) 811138b5c5fSAlexey Baturo #define U_PM_ENABLE (PM_ENABLE << U_OFFSET) 812138b5c5fSAlexey Baturo #define U_PM_CURRENT (PM_CURRENT << U_OFFSET) 813138b5c5fSAlexey Baturo #define U_PM_INSN (PM_INSN << U_OFFSET) 814138b5c5fSAlexey Baturo #define S_PM_ENABLE (PM_ENABLE << S_OFFSET) 815138b5c5fSAlexey Baturo #define S_PM_CURRENT (PM_CURRENT << S_OFFSET) 816138b5c5fSAlexey Baturo #define S_PM_INSN (PM_INSN << S_OFFSET) 817138b5c5fSAlexey Baturo #define M_PM_ENABLE (PM_ENABLE << M_OFFSET) 818138b5c5fSAlexey Baturo #define M_PM_CURRENT (PM_CURRENT << M_OFFSET) 819138b5c5fSAlexey Baturo #define M_PM_INSN (PM_INSN << M_OFFSET) 820138b5c5fSAlexey Baturo 821138b5c5fSAlexey Baturo /* mmte CSR bits */ 822138b5c5fSAlexey Baturo #define MMTE_PM_XS_BITS PM_XS_BITS 823138b5c5fSAlexey Baturo #define MMTE_U_PM_ENABLE U_PM_ENABLE 824138b5c5fSAlexey Baturo #define MMTE_U_PM_CURRENT U_PM_CURRENT 825138b5c5fSAlexey Baturo #define MMTE_U_PM_INSN U_PM_INSN 826138b5c5fSAlexey Baturo #define MMTE_S_PM_ENABLE S_PM_ENABLE 827138b5c5fSAlexey Baturo #define MMTE_S_PM_CURRENT S_PM_CURRENT 828138b5c5fSAlexey Baturo #define MMTE_S_PM_INSN S_PM_INSN 829138b5c5fSAlexey Baturo #define MMTE_M_PM_ENABLE M_PM_ENABLE 830138b5c5fSAlexey Baturo #define MMTE_M_PM_CURRENT M_PM_CURRENT 831138b5c5fSAlexey Baturo #define MMTE_M_PM_INSN M_PM_INSN 832138b5c5fSAlexey Baturo #define MMTE_MASK (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \ 833138b5c5fSAlexey Baturo MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \ 834138b5c5fSAlexey Baturo MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \ 835138b5c5fSAlexey Baturo MMTE_PM_XS_BITS) 836138b5c5fSAlexey Baturo 837138b5c5fSAlexey Baturo /* (v)smte CSR bits */ 838138b5c5fSAlexey Baturo #define SMTE_PM_XS_BITS PM_XS_BITS 839138b5c5fSAlexey Baturo #define SMTE_U_PM_ENABLE U_PM_ENABLE 840138b5c5fSAlexey Baturo #define SMTE_U_PM_CURRENT U_PM_CURRENT 841138b5c5fSAlexey Baturo #define SMTE_U_PM_INSN U_PM_INSN 842138b5c5fSAlexey Baturo #define SMTE_S_PM_ENABLE S_PM_ENABLE 843138b5c5fSAlexey Baturo #define SMTE_S_PM_CURRENT S_PM_CURRENT 844138b5c5fSAlexey Baturo #define SMTE_S_PM_INSN S_PM_INSN 845138b5c5fSAlexey Baturo #define SMTE_MASK (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \ 846138b5c5fSAlexey Baturo SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \ 847138b5c5fSAlexey Baturo SMTE_PM_XS_BITS) 848138b5c5fSAlexey Baturo 849138b5c5fSAlexey Baturo /* umte CSR bits */ 850138b5c5fSAlexey Baturo #define UMTE_U_PM_ENABLE U_PM_ENABLE 851138b5c5fSAlexey Baturo #define UMTE_U_PM_CURRENT U_PM_CURRENT 852138b5c5fSAlexey Baturo #define UMTE_U_PM_INSN U_PM_INSN 853138b5c5fSAlexey Baturo #define UMTE_MASK (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN) 854138b5c5fSAlexey Baturo 855aa7508bbSAnup Patel /* MISELECT, SISELECT, and VSISELECT bits (AIA) */ 856aa7508bbSAnup Patel #define ISELECT_IPRIO0 0x30 857aa7508bbSAnup Patel #define ISELECT_IPRIO15 0x3f 858aa7508bbSAnup Patel #define ISELECT_IMSIC_EIDELIVERY 0x70 859aa7508bbSAnup Patel #define ISELECT_IMSIC_EITHRESHOLD 0x72 860aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP0 0x80 861aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP63 0xbf 862aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE0 0xc0 863aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE63 0xff 864aa7508bbSAnup Patel #define ISELECT_IMSIC_FIRST ISELECT_IMSIC_EIDELIVERY 865aa7508bbSAnup Patel #define ISELECT_IMSIC_LAST ISELECT_IMSIC_EIE63 866aa7508bbSAnup Patel #define ISELECT_MASK 0x1ff 867aa7508bbSAnup Patel 868aa7508bbSAnup Patel /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */ 869aa7508bbSAnup Patel #define ISELECT_IMSIC_TOPEI (ISELECT_MASK + 1) 870aa7508bbSAnup Patel 871aa7508bbSAnup Patel /* IMSIC bits (AIA) */ 872aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_SHIFT 16 873aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_MASK 0x7ff 874aa7508bbSAnup Patel #define IMSIC_TOPEI_IPRIO_MASK 0x7ff 875aa7508bbSAnup Patel #define IMSIC_EIPx_BITS 32 876aa7508bbSAnup Patel #define IMSIC_EIEx_BITS 32 877aa7508bbSAnup Patel 878aa7508bbSAnup Patel /* MTOPI and STOPI bits (AIA) */ 879aa7508bbSAnup Patel #define TOPI_IID_SHIFT 16 880aa7508bbSAnup Patel #define TOPI_IID_MASK 0xfff 881aa7508bbSAnup Patel #define TOPI_IPRIO_MASK 0xff 882aa7508bbSAnup Patel 883aa7508bbSAnup Patel /* Interrupt priority bits (AIA) */ 884aa7508bbSAnup Patel #define IPRIO_IRQ_BITS 8 885aa7508bbSAnup Patel #define IPRIO_MMAXIPRIO 255 886aa7508bbSAnup Patel #define IPRIO_DEFAULT_UPPER 4 88743577499SAnup Patel #define IPRIO_DEFAULT_MIDDLE (IPRIO_DEFAULT_UPPER + 12) 888aa7508bbSAnup Patel #define IPRIO_DEFAULT_M IPRIO_DEFAULT_MIDDLE 889aa7508bbSAnup Patel #define IPRIO_DEFAULT_S (IPRIO_DEFAULT_M + 3) 890aa7508bbSAnup Patel #define IPRIO_DEFAULT_SGEXT (IPRIO_DEFAULT_S + 3) 891aa7508bbSAnup Patel #define IPRIO_DEFAULT_VS (IPRIO_DEFAULT_SGEXT + 1) 892aa7508bbSAnup Patel #define IPRIO_DEFAULT_LOWER (IPRIO_DEFAULT_VS + 3) 893aa7508bbSAnup Patel 894aa7508bbSAnup Patel /* HVICTL bits (AIA) */ 895aa7508bbSAnup Patel #define HVICTL_VTI 0x40000000 896aa7508bbSAnup Patel #define HVICTL_IID 0x0fff0000 897aa7508bbSAnup Patel #define HVICTL_IPRIOM 0x00000100 898aa7508bbSAnup Patel #define HVICTL_IPRIO 0x000000ff 899aa7508bbSAnup Patel #define HVICTL_VALID_MASK \ 900aa7508bbSAnup Patel (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO) 901aa7508bbSAnup Patel 90277442380SWeiwei Li /* seed CSR bits */ 90377442380SWeiwei Li #define SEED_OPST (0b11 << 30) 90477442380SWeiwei Li #define SEED_OPST_BIST (0b00 << 30) 90577442380SWeiwei Li #define SEED_OPST_WAIT (0b01 << 30) 90677442380SWeiwei Li #define SEED_OPST_ES16 (0b10 << 30) 90777442380SWeiwei Li #define SEED_OPST_DEAD (0b11 << 30) 90814664483SAtish Patra /* PMU related bits */ 90914664483SAtish Patra #define MIE_LCOFIE (1 << IRQ_PMU_OVF) 91014664483SAtish Patra 9116d1e3893SKaiwen Xue #define MCYCLECFG_BIT_MINH BIT_ULL(62) 9126d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_MINH BIT(30) 9136d1e3893SKaiwen Xue #define MCYCLECFG_BIT_SINH BIT_ULL(61) 9146d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_SINH BIT(29) 9156d1e3893SKaiwen Xue #define MCYCLECFG_BIT_UINH BIT_ULL(60) 9166d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_UINH BIT(28) 9176d1e3893SKaiwen Xue #define MCYCLECFG_BIT_VSINH BIT_ULL(59) 9186d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_VSINH BIT(27) 9196d1e3893SKaiwen Xue #define MCYCLECFG_BIT_VUINH BIT_ULL(58) 9206d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_VUINH BIT(26) 9216d1e3893SKaiwen Xue 9226d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_MINH BIT_ULL(62) 9236d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_MINH BIT(30) 9246d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_SINH BIT_ULL(61) 9256d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_SINH BIT(29) 9266d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_UINH BIT_ULL(60) 9276d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_UINH BIT(28) 9286d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_VSINH BIT_ULL(59) 9296d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_VSINH BIT(27) 9306d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_VUINH BIT_ULL(58) 9316d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_VUINH BIT(26) 9326d1e3893SKaiwen Xue 93314664483SAtish Patra #define MHPMEVENT_BIT_OF BIT_ULL(63) 93414664483SAtish Patra #define MHPMEVENTH_BIT_OF BIT(31) 93514664483SAtish Patra #define MHPMEVENT_BIT_MINH BIT_ULL(62) 93614664483SAtish Patra #define MHPMEVENTH_BIT_MINH BIT(30) 93714664483SAtish Patra #define MHPMEVENT_BIT_SINH BIT_ULL(61) 93814664483SAtish Patra #define MHPMEVENTH_BIT_SINH BIT(29) 93914664483SAtish Patra #define MHPMEVENT_BIT_UINH BIT_ULL(60) 94014664483SAtish Patra #define MHPMEVENTH_BIT_UINH BIT(28) 94114664483SAtish Patra #define MHPMEVENT_BIT_VSINH BIT_ULL(59) 94214664483SAtish Patra #define MHPMEVENTH_BIT_VSINH BIT(27) 94314664483SAtish Patra #define MHPMEVENT_BIT_VUINH BIT_ULL(58) 94414664483SAtish Patra #define MHPMEVENTH_BIT_VUINH BIT(26) 94514664483SAtish Patra 946b54a84c1SKaiwen Xue #define MHPMEVENT_FILTER_MASK (MHPMEVENT_BIT_MINH | \ 947b54a84c1SKaiwen Xue MHPMEVENT_BIT_SINH | \ 948b54a84c1SKaiwen Xue MHPMEVENT_BIT_UINH | \ 949b54a84c1SKaiwen Xue MHPMEVENT_BIT_VSINH | \ 950b54a84c1SKaiwen Xue MHPMEVENT_BIT_VUINH) 951b54a84c1SKaiwen Xue 952b54a84c1SKaiwen Xue #define MHPMEVENTH_FILTER_MASK (MHPMEVENTH_BIT_MINH | \ 953b54a84c1SKaiwen Xue MHPMEVENTH_BIT_SINH | \ 954b54a84c1SKaiwen Xue MHPMEVENTH_BIT_UINH | \ 955b54a84c1SKaiwen Xue MHPMEVENTH_BIT_VSINH | \ 956b54a84c1SKaiwen Xue MHPMEVENTH_BIT_VUINH) 957b54a84c1SKaiwen Xue 95814664483SAtish Patra #define MHPMEVENT_SSCOF_MASK _ULL(0xFFFF000000000000) 95914664483SAtish Patra #define MHPMEVENT_IDX_MASK 0xFFFFF 96014664483SAtish Patra #define MHPMEVENT_SSCOF_RESVD 16 96114664483SAtish Patra 962ce3af0bbSWeiwei Li /* JVT CSR bits */ 963ce3af0bbSWeiwei Li #define JVT_MODE 0x3F 964ce3af0bbSWeiwei Li #define JVT_BASE (~0x3F) 9650c4e579aSAlvin Chang 9660c4e579aSAlvin Chang /* Debug Sdtrig CSR masks */ 967c4db48ccSAlvin Chang #define TEXTRA32_MHVALUE 0xFC000000 968c4db48ccSAlvin Chang #define TEXTRA32_MHSELECT 0x03800000 969c4db48ccSAlvin Chang #define TEXTRA32_SBYTEMASK 0x000C0000 970c4db48ccSAlvin Chang #define TEXTRA32_SVALUE 0x0003FFFC 971c4db48ccSAlvin Chang #define TEXTRA32_SSELECT 0x00000003 972c4db48ccSAlvin Chang #define TEXTRA64_MHVALUE 0xFFF8000000000000ULL 973c4db48ccSAlvin Chang #define TEXTRA64_MHSELECT 0x0007000000000000ULL 974c4db48ccSAlvin Chang #define TEXTRA64_SBYTEMASK 0x000000F000000000ULL 975c4db48ccSAlvin Chang #define TEXTRA64_SVALUE 0x00000003FFFFFFFCULL 976c4db48ccSAlvin Chang #define TEXTRA64_SSELECT 0x0000000000000003ULL 9770c4e579aSAlvin Chang #define MCONTEXT32 0x0000003F 9780c4e579aSAlvin Chang #define MCONTEXT64 0x0000000000001FFFULL 9790c4e579aSAlvin Chang #define MCONTEXT32_HCONTEXT 0x0000007F 9800c4e579aSAlvin Chang #define MCONTEXT64_HCONTEXT 0x0000000000003FFFULL 981f91005e1SMarkus Armbruster #endif 982