Home
last modified time | relevance | path

Searched refs:CLK_UART1 (Results 1 – 25 of 38) sorted by relevance

12

/openbmc/linux/include/dt-bindings/clock/
H A Dexynos5410.h37 #define CLK_UART1 258 macro
H A Dactions,s500-cmu.h59 #define CLK_UART1 39 macro
H A Dactions,s700-cmu.h59 #define CLK_UART1 37 macro
H A Dactions,s900-cmu.h86 #define CLK_UART1 68 macro
H A Dpistachio-clk.h40 #define CLK_UART1 49 macro
H A Dexynos5250.h94 #define CLK_UART1 290 macro
H A Ds5pv210.h160 #define CLK_UART1 142 macro
H A Dexynos5420.h67 #define CLK_UART1 258 macro
H A Dexynos4.h151 #define CLK_UART1 313 macro
H A Dexynos3250.h221 #define CLK_UART1 215 macro
H A Dsprd,ums512-clk.h140 #define CLK_UART1 12 macro
H A Dsprd,sc9860-clk.h86 #define CLK_UART1 3 macro
H A Drockchip,rk3588-cru.h185 #define CLK_UART1 170 macro
/openbmc/linux/drivers/clk/samsung/
H A Dclk-exynos5410.c201 GATE(CLK_UART1, "uart1", "aclk66", GATE_IP_PERIC, 1, 0, 0),
H A Dclk-s5pv210.c575 GATE(CLK_UART1, "uart1", "dout_pclkp", CLK_GATE_IP3, 18, 0, 0),
H A Dclk-exynos5250.c577 GATE(CLK_UART1, "uart1", "div_aclk66", GATE_IP_PERIC, 1, 0, 0),
/openbmc/linux/drivers/clk/pistachio/
H A Dclk-pistachio.c36 GATE(CLK_UART1, "uart1", "uart1_div", 0x104, 17),
/openbmc/linux/arch/arm/boot/dts/samsung/
H A Ds5pv210.dtsi331 clocks = <&clocks CLK_UART1>, <&clocks CLK_UART1>,
H A Dexynos5410.dtsi347 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
/openbmc/linux/arch/arm64/boot/dts/actions/
H A Ds700.dtsi127 clocks = <&cmu CLK_UART1>;
H A Ds900.dtsi133 clocks = <&cmu CLK_UART1>;
/openbmc/linux/arch/arm64/boot/dts/sprd/
H A Dwhale2.dtsi91 <&ap_clk CLK_UART1>, <&ext_26m>;
/openbmc/linux/arch/arm/boot/dts/actions/
H A Dowl-s500.dtsi144 clocks = <&cmu CLK_UART1>;
/openbmc/linux/drivers/clk/actions/
H A Dowl-s500.c490 [CLK_UART1] = &uart1_clk.common.hw,
H A Dowl-s700.c529 [CLK_UART1] = &clk_uart1.common.hw,

12