Home
last modified time | relevance | path

Searched full:vclk (Results 1 – 25 of 172) sorted by relevance

1234567

/openbmc/u-boot/arch/arm/mach-snapdragon/
H A Dclock-snapdragon.c48 void clk_enable_vote_clk(phys_addr_t base, const struct vote_clk *vclk) in clk_enable_vote_clk() argument
52 setbits_le32(base + vclk->ena_vote, vclk->vote_bit); in clk_enable_vote_clk()
54 val = readl(base + vclk->cbcr_reg); in clk_enable_vote_clk()
/openbmc/linux/drivers/gpu/drm/radeon/
H A Drs780_dpm.c570 if ((new_ps->vclk == old_ps->vclk) && in rs780_set_uvd_clock_before_set_eng_clock()
577 radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk); in rs780_set_uvd_clock_before_set_eng_clock()
587 if ((new_ps->vclk == old_ps->vclk) && in rs780_set_uvd_clock_after_set_eng_clock()
594 radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk); in rs780_set_uvd_clock_after_set_eng_clock()
727 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK); in rs780_parse_pplib_non_clock_info()
730 rps->vclk = 0; in rs780_parse_pplib_non_clock_info()
735 if ((rps->vclk == 0) || (rps->dclk == 0)) { in rs780_parse_pplib_non_clock_info()
736 rps->vclk = RS780_DEFAULT_VCLK_FREQ; in rs780_parse_pplib_non_clock_info()
945 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); in rs780_dpm_print_power_state()
994 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); in rs780_dpm_debugfs_print_current_performance_level()
H A Dradeon_uvd.c933 * @vclk: wanted VCLK
943 * @optimal_vclk_div: resulting vclk post divider
950 unsigned vclk, unsigned dclk, in radeon_uvd_calc_upll_dividers() argument
965 vco_min = max(max(vco_min, vclk), dclk); in radeon_uvd_calc_upll_dividers()
979 /* calc vclk divider with current vco freq */ in radeon_uvd_calc_upll_dividers()
980 vclk_div = radeon_uvd_calc_upll_post_div(vco_freq, vclk, in radeon_uvd_calc_upll_dividers()
992 score = vclk - (vco_freq / vclk_div) + dclk - (vco_freq / dclk_div); in radeon_uvd_calc_upll_dividers()
H A Dsumo_dpm.c824 radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk); in sumo_setup_uvd_clocks()
840 if ((new_rps->vclk == old_rps->vclk) && in sumo_set_uvd_clock_before_set_eng_clock()
858 if ((new_rps->vclk == old_rps->vclk) && in sumo_set_uvd_clock_after_set_eng_clock()
1414 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK); in sumo_parse_pplib_non_clock_info()
1417 rps->vclk = 0; in sumo_parse_pplib_non_clock_info()
1806 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); in sumo_dpm_print_power_state()
1829 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); in sumo_dpm_debugfs_print_current_performance_level()
1837 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); in sumo_dpm_debugfs_print_current_performance_level()
H A Dtrinity_dpm.c854 if ((rps->vclk == 0) && (rps->dclk == 0)) in trinity_uvd_clocks_zero()
866 if ((rps1->vclk == rps2->vclk) && in trinity_uvd_clocks_equal()
899 radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk); in trinity_setup_uvd_clocks()
910 radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk); in trinity_setup_uvd_clocks()
1414 if ((rps->vclk == pi->sys_info.uvd_clock_table_entries[i].vclk) && in trinity_get_uvd_clock_index()
1648 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK); in trinity_parse_pplib_non_clock_info()
1651 rps->vclk = 0; in trinity_parse_pplib_non_clock_info()
1891 pi->sys_info.uvd_clock_table_entries[i].vclk = in trinity_parse_sys_info_table()
1977 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); in trinity_dpm_print_power_state()
2002 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); in trinity_dpm_debugfs_print_current_performance_level()
/openbmc/linux/Documentation/devicetree/bindings/media/
H A Daspeed-video.txt13 - clock-names: "vclk" and "eclk"
29 clock-names = "vclk", "eclk";
/openbmc/linux/drivers/gpu/drm/renesas/rcar-du/
H A Drzg2l_mipi_dsi.c41 struct clk *vclk; member
273 * Relationship between hsclk and vclk must follow in rzg2l_mipi_dsi_startup()
274 * vclk * bpp = hsclk * 8 * lanes in rzg2l_mipi_dsi_startup()
275 * where vclk: video clock (Hz) in rzg2l_mipi_dsi_startup()
289 clk_set_rate(dsi->vclk, mode->clock * 1000); in rzg2l_mipi_dsi_startup()
722 dsi->vclk = devm_clk_get(dsi->dev, "vclk"); in rzg2l_mipi_dsi_probe()
723 if (IS_ERR(dsi->vclk)) in rzg2l_mipi_dsi_probe()
724 return PTR_ERR(dsi->vclk); in rzg2l_mipi_dsi_probe()
/openbmc/linux/drivers/video/fbdev/nvidia/
H A Dnv_hw.c380 static void nv4UpdateArbitrationSettings(unsigned VClk, in nv4UpdateArbitrationSettings() argument
402 sim_data.pclk_khz = VClk; in nv4UpdateArbitrationSettings()
618 static void nv10UpdateArbitrationSettings(unsigned VClk, in nv10UpdateArbitrationSettings() argument
642 sim_data.pclk_khz = VClk; in nv10UpdateArbitrationSettings()
676 static void nForceUpdateArbitrationSettings(unsigned VClk, in nForceUpdateArbitrationSettings() argument
744 sim_data.pclk_khz = VClk; in nForceUpdateArbitrationSettings()
771 unsigned VClk, Freq; in CalcVClock() local
776 VClk = (unsigned)clockIn; in CalcVClock()
787 Freq = VClk << P; in CalcVClock()
790 N = ((VClk << P) * M) / par->CrystalFreqKHz; in CalcVClock()
[all …]
/openbmc/linux/Documentation/devicetree/bindings/display/samsung/
H A Dsamsung,fimd.yaml46 VCLK(internal) __|??????|_____|??????|_____|??????|_____|??????|_____|??
119 samsung,invert-vclk:
185 samsung,invert-vclk;
/openbmc/linux/drivers/gpu/drm/exynos/
H A Dexynos7_drm_decon.c50 struct clk *vclk; member
147 clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->vclk), ideal_clk); in decon_calc_clkdiv()
723 ctx->vclk = devm_clk_get(dev, "decon0_vclk"); in decon_probe()
724 if (IS_ERR(ctx->vclk)) { in decon_probe()
726 ret = PTR_ERR(ctx->vclk); in decon_probe()
785 clk_disable_unprepare(ctx->vclk); in exynos7_decon_suspend()
819 ret = clk_prepare_enable(ctx->vclk); in exynos7_decon_resume()
821 DRM_DEV_ERROR(dev, "Failed to prepare_enable the vclk [%d]\n", in exynos7_decon_resume()
/openbmc/linux/drivers/gpu/drm/nouveau/dispnv04/
H A Darb.c193 nv04_update_arb(struct drm_device *dev, int VClk, int bpp, in nv04_update_arb() argument
205 sim_data.pclk_khz = VClk; in nv04_update_arb()
252 nouveau_calc_arb(struct drm_device *dev, int vclk, int bpp, int *burst, int *lwm) in nouveau_calc_arb() argument
258 nv04_update_arb(dev, vclk, bpp, burst, lwm); in nouveau_calc_arb()
/openbmc/linux/drivers/video/fbdev/via/
H A Dvt1636.c186 index = get_clk_range_index(plvds_setting_info->vclk); in viafb_vt1636_patch_skew_on_vt3324()
210 index = get_clk_range_index(plvds_setting_info->vclk); in viafb_vt1636_patch_skew_on_vt3327()
227 index = get_clk_range_index(plvds_setting_info->vclk); in viafb_vt1636_patch_skew_on_vt3364()
/openbmc/linux/drivers/gpu/drm/amd/pm/swsmu/inc/pmfw_if/
H A Dsmu_v13_0_5_ppsmc.h52 #define PPSMC_MSG_SetSoftMaxVcn 17 ///< Set soft max for VCN clocks (VCLK and DCLK)
59 #define PPSMC_MSG_SetSoftMinVcn 24 ///< Set soft min for VCN clocks (VCLK and DCLK)
H A Dsmu_v13_0_1_ppsmc.h65 #define PPSMC_MSG_SetSoftMinVcn 0x15 ///< Set soft min for VCN clocks (VCLK and DCL…
75 #define PPSMC_MSG_SetSoftMaxVcn 0x1F ///< Set soft max for VCN clocks (VCLK and DCL…
/openbmc/linux/drivers/media/platform/renesas/rzg2l-cru/
H A Drzg2l-cru.h69 * @vclk: CRU Main clock
106 struct clk *vclk; member
H A Drzg2l-csi2.c731 struct clk *vclk; in rzg2l_csi2_probe() local
757 vclk = clk_get(&pdev->dev, "video"); in rzg2l_csi2_probe()
758 if (IS_ERR(vclk)) in rzg2l_csi2_probe()
759 return dev_err_probe(&pdev->dev, PTR_ERR(vclk), in rzg2l_csi2_probe()
761 csi2->vclk_rate = clk_get_rate(vclk); in rzg2l_csi2_probe()
762 clk_put(vclk); in rzg2l_csi2_probe()
H A Drzg2l-core.c265 cru->vclk = devm_clk_get(&pdev->dev, "video"); in rzg2l_cru_probe()
266 if (IS_ERR(cru->vclk)) in rzg2l_cru_probe()
267 return dev_err_probe(&pdev->dev, PTR_ERR(cru->vclk), in rzg2l_cru_probe()
/openbmc/linux/drivers/gpu/drm/amd/pm/powerplay/inc/
H A Dpower_state.h144 uint32_t VCLK; member
184 unsigned long vclk; member
/openbmc/linux/drivers/video/fbdev/riva/
H A Driva_hw.c609 unsigned VClk, in nv3UpdateArbitrationSettings() argument
635 sim_data.pclk_khz = VClk; in nv3UpdateArbitrationSettings()
793 unsigned VClk, in nv4UpdateArbitrationSettings() argument
820 sim_data.pclk_khz = VClk; in nv4UpdateArbitrationSettings()
1042 unsigned VClk, in nv10UpdateArbitrationSettings() argument
1071 sim_data.pclk_khz = VClk; in nv10UpdateArbitrationSettings()
1087 unsigned VClk, in nForceUpdateArbitrationSettings() argument
1127 sim_data.pclk_khz = VClk; in nForceUpdateArbitrationSettings()
1162 unsigned VClk, Freq; in CalcVClock() local
1167 VClk = (unsigned)clockIn; in CalcVClock()
[all …]
/openbmc/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn301/
H A Ddcn301_smu.h38 uint32_t vclk; member
120 uint8_t VcnClkLevelsEnabled; //applies to both vclk/dclk
/openbmc/linux/Documentation/devicetree/bindings/display/
H A Dxylon,logicvc-display.yaml45 # vclk is required and must be provided as first item.
46 - const: vclk
228 clock-names = "vclk", "lvdsclk";
H A Damlogic,meson-vpu.yaml20 D | vd2 | VIU | | Video Post | | Video Encoders |<---|-----VCLK |
53 The VENC Unit gets a Pixel Clocks (VCLK) from a dedicated HDMI PLL and clock
/openbmc/linux/drivers/video/fbdev/aty/
H A Dmach64_ct.c73 * VCLK Selected pixel clock, one of VCLK0, VCLK1, VCLK2, VCLK3
90 * - Generate the pixel clock for the LCD monitor (instead of VCLK)
216 printk(KERN_CRIT "atyfb: vclk out of range\n"); in aty_valid_pll_ct()
229 printk("atyfb(%s): pllvclk=%d MHz, vclk=%d MHz\n", in aty_valid_pll_ct()
232 pll->pll_vclk_cntl = 0x03; /* VCLK = PLL_VCLK/VCLKx_POST */ in aty_valid_pll_ct()
314 /* Reset VCLK generator */ in aty_set_pll_ct()
337 /* End VCLK generator reset */ in aty_set_pll_ct()
/openbmc/linux/Documentation/devicetree/bindings/display/bridge/
H A Drenesas,dsi.yaml66 - const: vclk
156 clock-names = "pllclk", "sysclk", "aclk", "pclk", "vclk", "lpclk";
/openbmc/linux/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
H A Dsmu8_hwmgr.c140 if (clock <= ptable->entries[i].vclk) in smu8_get_uvd_level()
148 if (clock >= ptable->entries[i].vclk) in smu8_get_uvd_level()
513 (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0; in smu8_upload_pptable_to_smu()
600 clock = table->entries[level].vclk; in smu8_init_uvd_limit()
602 clock = table->entries[table->count - 1].vclk; in smu8_init_uvd_limit()
1438 smu8_ps->uvd_clocks.vclk = ps->uvd_clocks.VCLK; in smu8_dpm_get_pp_table_entry()
1746 uint32_t sclk, vclk, dclk, ecclk, tmp, activity_percent; in smu8_read_sensor() local
1780 vclk = uvd_table->entries[uvd_index].vclk; in smu8_read_sensor()
1781 *((uint32_t *)value) = vclk; in smu8_read_sensor()
1916 ptable->entries[ptable->count - 1].vclk; in smu8_dpm_update_uvd_dpm()

1234567