/openbmc/qemu/tests/multiboot/ |
H A D | mmap.out | 10 0x0 - 0x9fc00: type 1 [entry size: 20] 11 0x9fc00 - 0xa0000: type 2 [entry size: 20] 12 0xf0000 - 0x100000: type 2 [entry size: 20] 13 0x100000 - 0x7fe0000: type 1 [entry size: 20] 14 0x7fe0000 - 0x8000000: type 2 [entry size: 20] 15 0xfffc0000 - 0x100000000: type 2 [entry size: 20] 17 mmap start: 0x9000 18 mmap end: 0x9090 19 real mmap end: 0x9090 28 0x0 - 0x9fc00: type 1 [entry size: 20] [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/bif/ |
H A D | bif_5_1_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS_MASK 0x2 36 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS__SHIFT 0x1 [all …]
|
/openbmc/qemu/include/hw/pci-host/ |
H A D | pam.h | 35 * 0xa0000 - 0xbffff compatible SMRAM 37 * 0xc0000 - 0xc3fff Expansion area memory segments 38 * 0xc4000 - 0xc7fff 39 * 0xc8000 - 0xcbfff 40 * 0xcc000 - 0xcffff 41 * 0xd0000 - 0xd3fff 42 * 0xd4000 - 0xd7fff 43 * 0xd8000 - 0xdbfff 44 * 0xdc000 - 0xdffff 45 * 0xe0000 - 0xe3fff Extended System BIOS Area Memory Segments [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/oss/ |
H A D | oss_2_4_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
H A D | oss_2_0_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
H A D | oss_3_0_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
H A D | oss_3_0_1_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
/openbmc/linux/drivers/accel/habanalabs/include/gaudi/asic_reg/ |
H A D | tpc0_qm_masks.h | 23 #define TPC0_QM_GLBL_CFG0_PQF_EN_SHIFT 0 24 #define TPC0_QM_GLBL_CFG0_PQF_EN_MASK 0xF 26 #define TPC0_QM_GLBL_CFG0_CQF_EN_MASK 0x1F0 28 #define TPC0_QM_GLBL_CFG0_CP_EN_MASK 0x3E00 31 #define TPC0_QM_GLBL_CFG1_PQF_STOP_SHIFT 0 32 #define TPC0_QM_GLBL_CFG1_PQF_STOP_MASK 0xF 34 #define TPC0_QM_GLBL_CFG1_CQF_STOP_MASK 0x1F0 36 #define TPC0_QM_GLBL_CFG1_CP_STOP_MASK 0x3E00 38 #define TPC0_QM_GLBL_CFG1_PQF_FLUSH_MASK 0xF0000 40 #define TPC0_QM_GLBL_CFG1_CQF_FLUSH_MASK 0x1F00000 [all …]
|
H A D | nic0_qm0_masks.h | 23 #define NIC0_QM0_GLBL_CFG0_PQF_EN_SHIFT 0 24 #define NIC0_QM0_GLBL_CFG0_PQF_EN_MASK 0xF 26 #define NIC0_QM0_GLBL_CFG0_CQF_EN_MASK 0x1F0 28 #define NIC0_QM0_GLBL_CFG0_CP_EN_MASK 0x3E00 31 #define NIC0_QM0_GLBL_CFG1_PQF_STOP_SHIFT 0 32 #define NIC0_QM0_GLBL_CFG1_PQF_STOP_MASK 0xF 34 #define NIC0_QM0_GLBL_CFG1_CQF_STOP_MASK 0x1F0 36 #define NIC0_QM0_GLBL_CFG1_CP_STOP_MASK 0x3E00 38 #define NIC0_QM0_GLBL_CFG1_PQF_FLUSH_MASK 0xF0000 40 #define NIC0_QM0_GLBL_CFG1_CQF_FLUSH_MASK 0x1F00000 [all …]
|
H A D | mme0_qm_masks.h | 23 #define MME0_QM_GLBL_CFG0_PQF_EN_SHIFT 0 24 #define MME0_QM_GLBL_CFG0_PQF_EN_MASK 0xF 26 #define MME0_QM_GLBL_CFG0_CQF_EN_MASK 0x1F0 28 #define MME0_QM_GLBL_CFG0_CP_EN_MASK 0x3E00 31 #define MME0_QM_GLBL_CFG1_PQF_STOP_SHIFT 0 32 #define MME0_QM_GLBL_CFG1_PQF_STOP_MASK 0xF 34 #define MME0_QM_GLBL_CFG1_CQF_STOP_MASK 0x1F0 36 #define MME0_QM_GLBL_CFG1_CP_STOP_MASK 0x3E00 38 #define MME0_QM_GLBL_CFG1_PQF_FLUSH_MASK 0xF0000 40 #define MME0_QM_GLBL_CFG1_CQF_FLUSH_MASK 0x1F00000 [all …]
|
H A D | dma0_qm_masks.h | 23 #define DMA0_QM_GLBL_CFG0_PQF_EN_SHIFT 0 24 #define DMA0_QM_GLBL_CFG0_PQF_EN_MASK 0xF 26 #define DMA0_QM_GLBL_CFG0_CQF_EN_MASK 0x1F0 28 #define DMA0_QM_GLBL_CFG0_CP_EN_MASK 0x3E00 31 #define DMA0_QM_GLBL_CFG1_PQF_STOP_SHIFT 0 32 #define DMA0_QM_GLBL_CFG1_PQF_STOP_MASK 0xF 34 #define DMA0_QM_GLBL_CFG1_CQF_STOP_MASK 0x1F0 36 #define DMA0_QM_GLBL_CFG1_CP_STOP_MASK 0x3E00 38 #define DMA0_QM_GLBL_CFG1_PQF_FLUSH_MASK 0xF0000 40 #define DMA0_QM_GLBL_CFG1_CQF_FLUSH_MASK 0x1F00000 [all …]
|
/openbmc/linux/arch/arm64/boot/dts/marvell/ |
H A D | armada-3720-gl-mv1000.dts | 23 memory@0 { 25 reg = <0x00000000 0x00000000 0x00000000 0x20000000>; 35 gpios-states = <0>; 36 states = <1800000 0x1 37 3300000 0x0>; 81 flash@0 { 82 reg = <0>; 91 partition@0 { 93 reg = <0 0xf0000>; 98 reg = <0xf0000 0x8000>; [all …]
|
/openbmc/linux/drivers/staging/rtl8192e/rtl8192e/ |
H A D | r8192E_phyreg.h | 10 #define RF_DATA 0x1d4 12 #define rPMAC_Reset 0x100 13 #define rPMAC_TxStart 0x104 14 #define rPMAC_TxLegacySIG 0x108 15 #define rPMAC_TxHTSIG1 0x10c 16 #define rPMAC_TxHTSIG2 0x110 17 #define rPMAC_PHYDebug 0x114 18 #define rPMAC_TxPacketNum 0x118 19 #define rPMAC_TxIdle 0x11c 20 #define rPMAC_TxMACHeader0 0x120 [all …]
|
/openbmc/linux/drivers/accel/habanalabs/include/gaudi2/asic_reg/ |
H A D | dcore0_edma0_qm_masks.h | 24 #define DCORE0_EDMA0_QM_GLBL_CFG0_PQF_EN_SHIFT 0 25 #define DCORE0_EDMA0_QM_GLBL_CFG0_PQF_EN_MASK 0xF 27 #define DCORE0_EDMA0_QM_GLBL_CFG0_CQF_EN_MASK 0x1F0 29 #define DCORE0_EDMA0_QM_GLBL_CFG0_CP_EN_MASK 0x3E00 31 #define DCORE0_EDMA0_QM_GLBL_CFG0_ARC_CQF_EN_MASK 0x4000 34 #define DCORE0_EDMA0_QM_GLBL_CFG1_PQF_STOP_SHIFT 0 35 #define DCORE0_EDMA0_QM_GLBL_CFG1_PQF_STOP_MASK 0xF 37 #define DCORE0_EDMA0_QM_GLBL_CFG1_CQF_STOP_MASK 0x1F0 39 #define DCORE0_EDMA0_QM_GLBL_CFG1_CP_STOP_MASK 0x3E00 41 #define DCORE0_EDMA0_QM_GLBL_CFG1_PQF_FLUSH_MASK 0xF0000 [all …]
|
H A D | pdma0_qm_masks.h | 24 #define PDMA0_QM_GLBL_CFG0_PQF_EN_SHIFT 0 25 #define PDMA0_QM_GLBL_CFG0_PQF_EN_MASK 0xF 27 #define PDMA0_QM_GLBL_CFG0_CQF_EN_MASK 0x1F0 29 #define PDMA0_QM_GLBL_CFG0_CP_EN_MASK 0x3E00 31 #define PDMA0_QM_GLBL_CFG0_ARC_CQF_EN_MASK 0x4000 34 #define PDMA0_QM_GLBL_CFG1_PQF_STOP_SHIFT 0 35 #define PDMA0_QM_GLBL_CFG1_PQF_STOP_MASK 0xF 37 #define PDMA0_QM_GLBL_CFG1_CQF_STOP_MASK 0x1F0 39 #define PDMA0_QM_GLBL_CFG1_CP_STOP_MASK 0x3E00 41 #define PDMA0_QM_GLBL_CFG1_PQF_FLUSH_MASK 0xF0000 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gmc/ |
H A D | gmc_7_1_sh_mask.h | 27 #define MC_CONFIG__MCDW_WR_ENABLE_MASK 0x1 28 #define MC_CONFIG__MCDW_WR_ENABLE__SHIFT 0x0 29 #define MC_CONFIG__MCDX_WR_ENABLE_MASK 0x2 30 #define MC_CONFIG__MCDX_WR_ENABLE__SHIFT 0x1 31 #define MC_CONFIG__MCDY_WR_ENABLE_MASK 0x4 32 #define MC_CONFIG__MCDY_WR_ENABLE__SHIFT 0x2 33 #define MC_CONFIG__MCDZ_WR_ENABLE_MASK 0x8 34 #define MC_CONFIG__MCDZ_WR_ENABLE__SHIFT 0x3 35 #define MC_CONFIG__MCDS_WR_ENABLE_MASK 0x10 36 #define MC_CONFIG__MCDS_WR_ENABLE__SHIFT 0x4 [all …]
|
H A D | gmc_8_1_sh_mask.h | 27 #define MC_CONFIG__MCDW_WR_ENABLE_MASK 0x1 28 #define MC_CONFIG__MCDW_WR_ENABLE__SHIFT 0x0 29 #define MC_CONFIG__MCDX_WR_ENABLE_MASK 0x2 30 #define MC_CONFIG__MCDX_WR_ENABLE__SHIFT 0x1 31 #define MC_CONFIG__MCDY_WR_ENABLE_MASK 0x4 32 #define MC_CONFIG__MCDY_WR_ENABLE__SHIFT 0x2 33 #define MC_CONFIG__MCDZ_WR_ENABLE_MASK 0x8 34 #define MC_CONFIG__MCDZ_WR_ENABLE__SHIFT 0x3 35 #define MC_CONFIG__MCDS_WR_ENABLE_MASK 0x10 36 #define MC_CONFIG__MCDS_WR_ENABLE__SHIFT 0x4 [all …]
|
/openbmc/qemu/linux-user/arm/ |
H A D | target_syscall.h | 7 /* uregs[0..15] are r0 to r15; uregs[16] is CPSR; uregs[17] is ORIG_r0 */ 12 #define ARM_SYSCALL_BASE 0x900000 13 #define ARM_THUMB_SYSCALL 0 15 #define ARM_NR_BASE 0xf0000
|
/openbmc/linux/drivers/gpu/drm/sun4i/ |
H A D | sun8i_csc.h | 14 #define CCSC00_OFFSET 0xAA050 15 #define CCSC01_OFFSET 0xFA050 16 #define CCSC01_D1_OFFSET 0xFA000 17 #define CCSC10_OFFSET 0xA0000 18 #define CCSC11_OFFSET 0xF0000 20 #define SUN8I_CSC_CTRL(base) ((base) + 0x0) 21 #define SUN8I_CSC_COEFF(base, i) ((base) + 0x10 + 4 * (i)) 23 #define SUN8I_CSC_CTRL_EN BIT(0)
|
/openbmc/linux/arch/arm/boot/dts/marvell/ |
H A D | armada-395.dtsi | 19 reg = <0x18000 0x20>; 24 reg = <0xa8000 0x2000>; 32 reg = <0xf0000 0x4000>,<0xf4000 0x4000>;
|
/openbmc/u-boot/configs/ |
H A D | fpga-ast2600_defconfig | 4 CONFIG_SYS_TEXT_BASE=0x0 5 CONFIG_ENV_SIZE=0x10000 6 CONFIG_ENV_OFFSET=0xF0000 9 CONFIG_SYS_MALLOC_F_LEN=0x2000 18 CONFIG_PRE_CON_BUF_ADDR=0x10000000 34 CONFIG_ENV_SPI_BUS=0 36 CONFIG_ENV_SPI_CS=0
|
H A D | fpga-ast2605_defconfig | 4 CONFIG_SYS_TEXT_BASE=0x10000 5 CONFIG_ENV_SIZE=0x10000 6 CONFIG_ENV_OFFSET=0xF0000 9 CONFIG_SYS_MALLOC_F_LEN=0x2000 18 CONFIG_PRE_CON_BUF_ADDR=0x10000000 34 CONFIG_ENV_SPI_BUS=0 36 CONFIG_ENV_SPI_CS=0
|
H A D | evb-ast2500_defconfig | 4 CONFIG_SYS_TEXT_BASE=0x0 5 CONFIG_SYS_MALLOC_F_LEN=0x2000 6 CONFIG_ENV_SIZE=0x10000 7 CONFIG_ENV_OFFSET=0xF0000 15 CONFIG_PRE_CON_BUF_ADDR=0x1e720000 37 CONFIG_ENV_SPI_BUS=0 39 CONFIG_ENV_SPI_CS=0
|
H A D | evb-ast2400_defconfig | 3 CONFIG_SYS_TEXT_BASE=0x0 5 CONFIG_SYS_MALLOC_F_LEN=0x2000 6 CONFIG_ENV_SIZE=0x10000 7 CONFIG_ENV_OFFSET=0xF0000 15 CONFIG_PRE_CON_BUF_ADDR=0x1e720000 36 CONFIG_ENV_SPI_BUS=0 38 CONFIG_ENV_SPI_CS=0
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | qoriq-fman3-0-10g-0.dtsi | 3 * QorIQ FMan v3 10g port #0 device tree 11 cell-index = <0x10>; 13 reg = <0x90000 0x1000>; 18 cell-index = <0x30>; 20 reg = <0xb0000 0x1000>; 25 cell-index = <0x8>; 27 reg = <0xf0000 0x1000>; 34 #size-cells = <0>; 36 reg = <0xf1000 0x1000>; 38 pcsphy6: ethernet-phy@0 { [all …]
|