/openbmc/linux/Documentation/devicetree/bindings/soc/dove/ |
H A D | pmu.txt | 24 - #power-domain-cells: must be 0. 35 reg = <0xd0000 0x8000>, <0xd8000 0x8000>; 43 #power-domain-cells = <0>; 44 marvell,pmu_pwr_mask = <0x00000008>; 45 marvell,pmu_iso_mask = <0x00000001>; 50 #power-domain-cells = <0>; 51 marvell,pmu_pwr_mask = <0x00000004>; 52 marvell,pmu_iso_mask = <0x00000002>;
|
/openbmc/linux/Documentation/devicetree/bindings/mmc/ |
H A D | sdhci-pxa.yaml | 73 pinctrl-0: 99 reg = <0xd4280800 0x800>; 111 reg = <0xd8000 0x1000>, 112 <0xdc000 0x100>, 113 <0x18454 0x4>; 114 interrupts = <0 25 0x4>; 117 mrvl,clk-delay-cycles = <0x1F>;
|
/openbmc/linux/drivers/accel/habanalabs/include/goya/asic_reg/ |
H A D | mme_qm_regs.h | 22 #define mmMME_QM_GLBL_CFG0 0xD8000 24 #define mmMME_QM_GLBL_CFG1 0xD8004 26 #define mmMME_QM_GLBL_PROT 0xD8008 28 #define mmMME_QM_GLBL_ERR_CFG 0xD800C 30 #define mmMME_QM_GLBL_ERR_ADDR_LO 0xD8010 32 #define mmMME_QM_GLBL_ERR_ADDR_HI 0xD8014 34 #define mmMME_QM_GLBL_ERR_WDATA 0xD8018 36 #define mmMME_QM_GLBL_SECURE_PROPS 0xD801C 38 #define mmMME_QM_GLBL_NON_SECURE_PROPS 0xD8020 40 #define mmMME_QM_GLBL_STS0 0xD8024 [all …]
|
/openbmc/qemu/include/hw/pci-host/ |
H A D | pam.h | 35 * 0xa0000 - 0xbffff compatible SMRAM 37 * 0xc0000 - 0xc3fff Expansion area memory segments 38 * 0xc4000 - 0xc7fff 39 * 0xc8000 - 0xcbfff 40 * 0xcc000 - 0xcffff 41 * 0xd0000 - 0xd3fff 42 * 0xd4000 - 0xd7fff 43 * 0xd8000 - 0xdbfff 44 * 0xdc000 - 0xdffff 45 * 0xe0000 - 0xe3fff Extended System BIOS Area Memory Segments [all …]
|
/openbmc/u-boot/arch/arm/mach-mvebu/include/mach/ |
H A D | soc.h | 13 #define SOC_MV78230_ID 0x7823 14 #define SOC_MV78260_ID 0x7826 15 #define SOC_MV78460_ID 0x7846 16 #define SOC_88F6720_ID 0x6720 17 #define SOC_88F6810_ID 0x6810 18 #define SOC_88F6820_ID 0x6820 19 #define SOC_88F6828_ID 0x6828 20 #define SOC_98DX3236_ID 0xf410 21 #define SOC_98DX3336_ID 0xf400 22 #define SOC_98DX4251_ID 0xfc00 [all …]
|
/openbmc/u-boot/arch/x86/include/asm/arch-quark/acpi/ |
H A D | southcluster.asl | 11 Name(_ADR, 0) 12 Name(_BBN, 0) 18 0x0000, 0x0000, 0x00ff, 0x0000, 0x0100, , , PB00) 20 /* IO Region 0 */ 22 0x0000, 0x0000, 0x0cf7, 0x0000, 0x0cf8, , , PI00) 25 IO(Decode16, 0x0cf8, 0x0cf8, 0x0001, 0x0008) 29 0x0000, 0x0d00, 0xffff, 0x0000, 0xf300, , , PI01) 31 /* VGA memory (0xa0000-0xbffff) */ 34 0x00000000, 0x000a0000, 0x000bffff, 0x00000000, 35 0x00020000, , , ASEG) [all …]
|
/openbmc/linux/arch/arm/mach-imx/ |
H A D | mx3x.h | 36 #define MX3x_L2CC_BASE_ADDR 0x30000000 42 #define MX3x_AIPS1_BASE_ADDR 0x43f00000 44 #define MX3x_MAX_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x04000) 45 #define MX3x_EVTMON_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x08000) 46 #define MX3x_CLKCTL_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x0c000) 47 #define MX3x_ETB_SLOT4_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x10000) 48 #define MX3x_ETB_SLOT5_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x14000) 49 #define MX3x_ECT_CTIO_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x18000) 50 #define MX3x_I2C_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x80000) 51 #define MX3x_I2C3_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x84000) [all …]
|
/openbmc/u-boot/drivers/phy/marvell/ |
H A D | comphy_a3700.h | 19 #define POLL_32B_REG 0 24 #define COMPHY_SEL_ADDR MVEBU_REG(0x0183FC) 26 #define COMPHY_PHY_CFG1_ADDR(lane) MVEBU_REG(0x018300 + (1 - lane) * 0x28) 35 #define rf_gen_rx_select (0x0F << rf_gen_rx_sel_shift) 37 #define rf_gen_tx_select (0x0F << rf_gen_tx_sel_shift) 40 #define COMPHY_PHY_STAT1_ADDR(lane) MVEBU_REG(0x018318 + (1 - lane) * 0x28) 41 #define rb_rx_init_done BIT(0) 48 #define PCIE_BASE MVEBU_REG(0x070000) 49 #define PCIETOP_BASE MVEBU_REG(0x080000) 50 #define PCIE_RAMBASE MVEBU_REG(0x08C000) [all …]
|
/openbmc/linux/drivers/gpu/drm/sun4i/ |
H A D | sun8i_mixer.h | 18 #define SUN8I_MIXER_GLOBAL_CTL 0x0 19 #define SUN8I_MIXER_GLOBAL_STATUS 0x4 20 #define SUN8I_MIXER_GLOBAL_DBUFF 0x8 21 #define SUN8I_MIXER_GLOBAL_SIZE 0xc 23 #define SUN8I_MIXER_GLOBAL_CTL_RT_EN BIT(0) 25 #define SUN8I_MIXER_GLOBAL_DBUFF_ENABLE BIT(0) 27 #define DE2_MIXER_UNIT_SIZE 0x6000 28 #define DE3_MIXER_UNIT_SIZE 0x3000 30 #define DE2_BLD_BASE 0x1000 31 #define DE2_CH_BASE 0x2000 [all …]
|
/openbmc/linux/Documentation/sound/cards/ |
H A D | multisound.sh | 77 # 0x250, 0x260 or 0x270. This port can be disabled to have the card 96 # to obtain one with the command `pnpdump 1 0x203' -- this may vary 107 # io base 0x210, irq 5 and mem 0xd8000, and also sets the Kurzweil 108 # synth to 0x330 and irq 9 (may need editing for your system): 110 # (READPORT 0x0203) 115 # (CONFIGURE BVJ0440/-1 (LD 0 116 # (INT 0 (IRQ 5 (MODE +E))) (IO 0 (BASE 0x0210)) (MEM 0 (BASE 0x0d8000)) 121 # (IO 0 (BASE 0x0330)) (INT 0 (IRQ 9 (MODE +E))) 140 # If you specify cfg=0x250 for the snd-msnd-pinnacle module, it 143 # on the card to 0x250, 0x260 or 0x270). [all …]
|
/openbmc/u-boot/arch/x86/include/asm/arch-baytrail/acpi/ |
H A D | southcluster.asl | 14 Name(_ADR, 0) 15 Name(_BBN, 0) 21 0x0000, 0x0000, 0x00ff, 0x0000, 0x0100, , , PB00) 23 /* IO Region 0 */ 25 0x0000, 0x0000, 0x0cf7, 0x0000, 0x0cf8, , , PI00) 28 IO(Decode16, 0x0cf8, 0x0cf8, 0x0001, 0x0008) 32 0x0000, 0x0d00, 0xffff, 0x0000, 0xf300, , , PI01) 34 /* VGA memory (0xa0000-0xbffff) */ 37 0x00000000, 0x000a0000, 0x000bffff, 0x00000000, 38 0x00020000, , , ASEG) [all …]
|
/openbmc/linux/sound/isa/msnd/ |
H A D | msnd_pinnacle.c | 94 snd_msnd_DAPQ(chip, 0); in snd_msnd_eval_dsp_msg() 99 chip->playDMAPos = 0; in snd_msnd_eval_dsp_msg() 110 chip->captureDMAPos = 0; in snd_msnd_eval_dsp_msg() 137 ": DSP message %d 0x%02x\n", in snd_msnd_eval_dsp_msg() 149 snd_printd(KERN_WARNING LOGNAME ": HIMT message %d 0x%02x\n", in snd_msnd_eval_dsp_msg() 173 head = 0; in snd_msnd_interrupt() 195 while (timeout-- > 0) { in snd_msnd_reset_dsp() 197 return 0; in snd_msnd_reset_dsp() 220 if (snd_msnd_reset_dsp(chip->io, &info) < 0) { in snd_msnd_probe() 229 "I/O 0x%lx-0x%lx, IRQ %d, memory mapped to 0x%lX-0x%lX\n", in snd_msnd_probe() [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | armada-37xx.dtsi | 64 #size-cells = <0>; 65 cpu@0 { 68 reg = <0>; 100 /* 32M internal register @ 0xd000_0000 */ 101 ranges = <0x0 0x0 0xd0000000 0x2000000>; 105 reg = <0x12000 0x400>; 112 reg = <0xd064 0x4>, 113 <0x8300 0x40>; 118 reg = <0x13000 0x100>; 119 clocks = <&tbg 0>, <&tbg 1>, <&tbg 2>, <&tbg 3>; [all …]
|
H A D | armada-38x.dtsi | 41 pcie-mem-aperture = <0xe0000000 0x8000000>; 42 pcie-io-aperture = <0xe8000000 0x100000>; 46 reg = <MBUS_ID(0x01, 0x1d) 0 0x200000>; 51 reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>; 52 ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>; 55 clocks = <&coreclk 0>; 61 reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>; 62 ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>; 65 clocks = <&coreclk 0>; 71 reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>; [all …]
|
/openbmc/linux/drivers/soc/dove/ |
H A D | pmu.c | 22 #define PMC_SW_RST 0x30 23 #define PMC_IRQ_CAUSE 0x50 24 #define PMC_IRQ_MASK 0x54 26 #define PMU_PWR 0x10 27 #define PMU_ISO 0x58 60 return 0; in pmu_reset_reset() 74 return 0; in pmu_reset_assert() 88 return 0; in pmu_reset_deassert() 174 return 0; in pmu_domain_power_off() 208 return 0; in pmu_domain_power_on() [all …]
|
/openbmc/qemu/tests/qtest/ |
H A D | i440fx-test.c | 52 dev = qpci_device_find(bus, QPCI_DEVFN(0, 0)); in test_i440fx_defaults() 56 g_assert_cmpint(qpci_config_readw(dev, PCI_VENDOR_ID), ==, 0x8086); in test_i440fx_defaults() 58 g_assert_cmpint(qpci_config_readw(dev, PCI_DEVICE_ID), ==, 0x1237); in test_i440fx_defaults() 61 g_assert_cmpint(qpci_config_readw(dev, PCI_COMMAND), ==, 0x0006); in test_i440fx_defaults() 63 g_assert_cmpint(qpci_config_readw(dev, PCI_STATUS), ==, 0x0280); in test_i440fx_defaults() 66 g_assert_cmpint(qpci_config_readb(dev, PCI_CLASS_PROG), ==, 0x00); in test_i440fx_defaults() 67 g_assert_cmpint(qpci_config_readw(dev, PCI_CLASS_DEVICE), ==, 0x0600); in test_i440fx_defaults() 69 g_assert_cmpint(qpci_config_readb(dev, PCI_LATENCY_TIMER), ==, 0x00); in test_i440fx_defaults() 71 g_assert_cmpint(qpci_config_readb(dev, PCI_HEADER_TYPE), ==, 0x00); in test_i440fx_defaults() 73 g_assert_cmpint(qpci_config_readb(dev, PCI_BIST), ==, 0x00); in test_i440fx_defaults() [all …]
|
/openbmc/linux/arch/arm64/boot/dts/marvell/ |
H A D | armada-37xx.dtsi | 35 reg = <0 0x4000000 0 0x200000>; 40 reg = <0 0x4400000 0 0x1000000>; 47 #size-cells = <0>; 48 cpu0: cpu@0 { 51 reg = <0>; 85 /* 32M internal register @ 0xd000_0000 */ 86 ranges = <0x0 0x0 0xd0000000 0x2000000>; 90 reg = <0x8300 0x40>; 98 reg = <0xd000 0x1000>; 104 #size-cells = <0>; [all …]
|
/openbmc/linux/drivers/net/wireless/mediatek/mt76/mt7915/ |
H A D | mmio.c | 21 [INT_SOURCE_CSR] = 0xd7010, 22 [INT_MASK_CSR] = 0xd7014, 23 [INT1_SOURCE_CSR] = 0xd7088, 24 [INT1_MASK_CSR] = 0xd708c, 25 [INT_MCU_CMD_SOURCE] = 0xd51f0, 26 [INT_MCU_CMD_EVENT] = 0x3108, 27 [WFDMA0_ADDR] = 0xd4000, 28 [WFDMA0_PCIE1_ADDR] = 0xd8000, 29 [WFDMA_EXT_CSR_ADDR] = 0xd7000, 30 [CBTOP1_PHY_END] = 0x77ffffff, [all …]
|
/openbmc/linux/arch/arm/boot/dts/marvell/ |
H A D | armada-39x.dtsi | 32 #size-cells = <0>; 35 cpu@0 { 38 reg = <0>; 59 pcie-mem-aperture = <0xe0000000 0x8000000>; 60 pcie-io-aperture = <0xe8000000 0x100000>; 64 reg = <MBUS_ID(0x01, 0x1d) 0 0x200000>; 71 ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>; 75 reg = <0x8000 0x1000>; 78 arm,double-linefill-incr = <0>; 79 arm,double-linefill-wrap = <0>; [all …]
|
H A D | dove.dtsi | 22 #size-cells = <0>; 24 cpu0: cpu@0 { 28 reg = <0>; 34 marvell,tauros2-cache-features = <0>; 46 #size-cells = <0>; 51 pinctrl-0 = <&pmx_i2cmux_0>; 55 i2c0: i2c@0 { 56 reg = <0>; 58 #size-cells = <0>; 65 #size-cells = <0>; [all …]
|
H A D | armada-38x.dtsi | 42 pcie-mem-aperture = <0xe0000000 0x8000000>; 43 pcie-io-aperture = <0xe8000000 0x100000>; 47 reg = <MBUS_ID(0x01, 0x1d) 0 0x200000>; 52 reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>; 53 ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>; 56 clocks = <&coreclk 0>; 62 reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>; 63 ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>; 66 clocks = <&coreclk 0>; 72 reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>; [all …]
|
/openbmc/linux/drivers/net/wireless/mediatek/mt76/mt7996/ |
H A D | regs.h | 42 #define MT_MCU_INT_EVENT 0x2108 43 #define MT_MCU_INT_EVENT_DMA_STOPPED BIT(0) 48 #define MT_PLE_BASE 0x820c0000 51 #define MT_FL_Q_EMPTY MT_PLE(0x360) 52 #define MT_FL_Q0_CTRL MT_PLE(0x3e0) 53 #define MT_FL_Q2_CTRL MT_PLE(0x3e8) 54 #define MT_FL_Q3_CTRL MT_PLE(0x3ec) 56 #define MT_PLE_FREEPG_CNT MT_PLE(0x380) 57 #define MT_PLE_FREEPG_HEAD_TAIL MT_PLE(0x384) 58 #define MT_PLE_PG_HIF_GROUP MT_PLE(0x00c) [all …]
|
/openbmc/linux/Documentation/sound/ |
H A D | alsa-configuration.rst | 57 (0 = disable debug prints, 1 = normal debug messages, 71 Default: 0 80 the card #0. Similarly, when ``adsp_map=0``, /dev/adsp will be mapped 81 to PCM #0 of the card #0. 83 commas, such like ``dsp_map=0,1``. 98 Default: 0 119 Values: 0 through 31 or negative; 142 appearing card. They can do it by specifying "index=1,0" module 158 the port must be specified. For actual AdLib FM cards it will be 0x388. 170 64:0 OPL2 FM synth OPL2 FM Port [all …]
|
/openbmc/linux/drivers/mtd/nand/raw/ |
H A D | diskonchip.c | 37 #define CONFIG_MTD_NAND_DISKONCHIP_PROBE_ADDRESS 0 43 0xfffc8000, 0xfffca000, 0xfffcc000, 0xfffce000, 44 0xfffd0000, 0xfffd2000, 0xfffd4000, 0xfffd6000, 45 0xfffd8000, 0xfffda000, 0xfffdc000, 0xfffde000, 46 0xfffe0000, 0xfffe2000, 0xfffe4000, 0xfffe6000, 47 0xfffe8000, 0xfffea000, 0xfffec000, 0xfffee000, 49 0xc8000, 0xca000, 0xcc000, 0xce000, 50 0xd0000, 0xd2000, 0xd4000, 0xd6000, 51 0xd8000, 0xda000, 0xdc000, 0xde000, 52 0xe0000, 0xe2000, 0xe4000, 0xe6000, [all …]
|
/openbmc/linux/drivers/scsi/qla2xxx/ |
H A D | qla_fw.h | 14 #define MBS_CHECKSUM_ERROR 0x4010 15 #define MBS_INVALID_PRODUCT_KEY 0x4020 55 #define PDS_PLOGI_PENDING 0x03 56 #define PDS_PLOGI_COMPLETE 0x04 57 #define PDS_PRLI_PENDING 0x05 58 #define PDS_PRLI_COMPLETE 0x06 59 #define PDS_PORT_UNAVAILABLE 0x07 60 #define PDS_PRLO_PENDING 0x09 61 #define PDS_LOGO_PENDING 0x11 62 #define PDS_PRLI2_PENDING 0x12 [all …]
|