/openbmc/linux/drivers/of/unittest-data/ |
H A D | tests-address.dtsi | 17 ranges = <0x70000000 0x70000000 0x50000000>, 18 <0x00000000 0xd0000000 0x20000000>; 19 dma-ranges = <0x0 0x20000000 0x40000000>; 22 reg = <0x70000000 0x1000>; 28 ranges = <0x0 0x0 0x80000000 0x0 0x100000>; 29 dma-ranges = <0x1 0x0 0x0 0x20 0x0>; 32 reg = <0x0 0x1000 0x0 0x1000>; 40 reg = <0x90000000 0x1000>; 41 ranges = <0x42000000 0x0 0x40000000 0x40000000 0x0 0x10000000>; 42 dma-ranges = <0x42000000 0x0 0x80000000 0x00000000 0x0 0x10000000>, [all …]
|
/openbmc/u-boot/arch/arm/mach-uniphier/sbc/ |
H A D | sbc.c | 13 #define SBCTRL0_ADMULTIPLX_PERI_VALUE 0x33120000 14 #define SBCTRL1_ADMULTIPLX_PERI_VALUE 0x03005500 15 #define SBCTRL2_ADMULTIPLX_PERI_VALUE 0x14000020 17 #define SBCTRL0_ADMULTIPLX_MEM_VALUE 0x33120000 18 #define SBCTRL1_ADMULTIPLX_MEM_VALUE 0x03005500 19 #define SBCTRL2_ADMULTIPLX_MEM_VALUE 0x14000010 22 #define SBCTRL0_SAVEPIN_PERI_VALUE 0x55450000 23 #define SBCTRL1_SAVEPIN_PERI_VALUE 0x07168d00 24 #define SBCTRL2_SAVEPIN_PERI_VALUE 0x34000009 25 #define SBCTRL4_SAVEPIN_PERI_VALUE 0x02110110 [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/pci/ |
H A D | rcar-pci-host.yaml | 115 reg = <0 0xfe000000 0 0x80000>; 118 bus-range = <0x00 0xff>; 120 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 121 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 122 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 123 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 124 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>, 125 <0x42000000 2 0x00000000 2 0x00000000 0 0x40000000>; 130 interrupt-map-mask = <0 0 0 0>; 131 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
|
H A D | cdns,cdns-pcie-host.yaml | 47 bus-range = <0x0 0xff>; 48 linux,pci-domain = <0>; 49 vendor-id = <0x17cd>; 50 device-id = <0x0200>; 52 reg = <0x0 0xfb000000 0x0 0x01000000>, 53 <0x0 0x41000000 0x0 0x00001000>; 56 ranges = <0x02000000 0x0 0x42000000 0x0 0x42000000 0x0 0x1000000>, 57 <0x01000000 0x0 0x43000000 0x0 0x43000000 0x0 0x0010000>; 58 dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x1 0x00000000>; 60 #interrupt-cells = <0x1>; [all …]
|
H A D | xgene-pci.txt | 35 reg = < 0x00 0x1f2b0000 0x0 0x00010000 /* Controller registers */ 36 0xe0 0xd0000000 0x0 0x00040000>; /* PCI config space */ 38 ranges = <0x01000000 0x00 0x00000000 0xe0 0x10000000 0x00 0x00010000 /* io */ 39 0x02000000 0x00 0x80000000 0xe1 0x80000000 0x00 0x80000000>; /* mem */ 40 dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000 41 0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>; 42 interrupt-map-mask = <0x0 0x0 0x0 0x7>; 43 interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xc2 0x1 44 0x0 0x0 0x0 0x2 &gic 0x0 0xc3 0x1 45 0x0 0x0 0x0 0x3 &gic 0x0 0xc4 0x1 [all …]
|
H A D | versatile.yaml | 38 - const: 0x1800 39 - const: 0 40 - const: 0 58 reg = <0x10001000 0x1000>, 59 <0x41000000 0x10000>, 60 <0x42000000 0x100000>; 61 bus-range = <0 0xff>; 67 <0x01000000 0 0x00000000 0x43000000 0 0x00010000>, /* downstream I/O */ 68 <0x02000000 0 0x50000000 0x50000000 0 0x10000000>, /* non-prefetchable memory */ 69 <0x42000000 0 0x60000000 0x60000000 0 0x10000000>; /* prefetchable memory */ [all …]
|
H A D | xgene-pci-msi.txt | 8 - reg: physical base address (0x79000000) and length (0x900000) for controller 13 interrupt number 0x10 to 0x1f. 27 reg = <0x00 0x79000000 0x0 0x900000>; 28 interrupts = <0x0 0x10 0x4> 29 <0x0 0x11 0x4> 30 <0x0 0x12 0x4> 31 <0x0 0x13 0x4> 32 <0x0 0x14 0x4> 33 <0x0 0x15 0x4> 34 <0x0 0x16 0x4> [all …]
|
H A D | brcm,stb-pcie.yaml | 144 reg = <0x0 0x7d500000 0x9310>; 152 interrupt-map-mask = <0x0 0x0 0x0 0x7>; 153 interrupt-map = <0 0 0 1 &gicv2 GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 154 0 0 0 2 &gicv2 GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 155 0 0 0 3 &gicv2 GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH 156 0 0 0 4 &gicv2 GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 160 ranges = <0x02000000 0x0 0xf8000000 0x6 0x00000000 0x0 0x04000000>; 161 dma-ranges = <0x42000000 0x1 0x00000000 0x0 0x40000000 0x0 0x80000000>, 162 <0x42000000 0x1 0x80000000 0x3 0x00000000 0x0 0x80000000>; 164 brcm,scb-sizes = <0x0000000080000000 0x0000000080000000>; [all …]
|
/openbmc/linux/arch/powerpc/platforms/44x/ |
H A D | canyonlands.c | 20 #define BCSR_USB_EN 0x11 34 return 0; in ppc460ex_device_probe() 54 int ret = 0; in ppc460ex_canyonlands_fixup() 62 bcsr = of_iomap(np, 0); in ppc460ex_canyonlands_fixup() 77 vaddr = of_iomap(np, 0); in ppc460ex_canyonlands_fixup() 100 setbits32((vaddr + GPIO0_OSRH), 0x42000000); in ppc460ex_canyonlands_fixup() 101 setbits32((vaddr + GPIO0_TSRH), 0x42000000); in ppc460ex_canyonlands_fixup()
|
/openbmc/linux/arch/arm/boot/dts/arm/ |
H A D | versatile-pb.dts | 11 clear-mask = <0xffffffff>; 16 valid-mask = <0x7fe003ff>; 21 reg = <0x101e6000 0x1000>; 33 reg = <0x101e7000 0x1000>; 46 reg = <0x10001000 0x1000 47 0x41000000 0x10000 48 0x42000000 0x100000>; 49 bus-range = <0 0xff>; 54 ranges = <0x01000000 0 0x00000000 0x43000000 0 0x00010000 /* downstream I/O */ 55 0x02000000 0 0x50000000 0x50000000 0 0x10000000 /* non-prefetchable memory */ [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/bus/ |
H A D | socionext,uniphier-system-bus.yaml | 45 implementation defined. Some SoCs can use 0x00000000-0x0fffffff and 46 0x40000000-0x4fffffff, while other SoCs only 0x40000000-0x4fffffff. 53 bank 0 to 0x42000000-0x43ffffff, bank 5 to 0x46000000-0x46ffffff 55 bank 0 to 0x48000000-0x49ffffff, bank 5 to 0x44000000-0x44ffffff 61 "^.*@[1-5],[1-9a-f][0-9a-f]+$": 77 // - the Ethernet device is connected at the offset 0x01f00000 of CS1 and 78 // mapped to 0x43f00000 of the parent bus. 79 // - the UART device is connected at the offset 0x00200000 of CS5 and 80 // mapped to 0x46200000 of the parent bus. 84 reg = <0x58c00000 0x400>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/apm/ |
H A D | apm-storm.dtsi | 16 #size-cells = <0>; 18 cpu@0 { 21 reg = <0x0 0x000>; 23 cpu-release-addr = <0x1 0x0000fff8>; 29 reg = <0x0 0x001>; 31 cpu-release-addr = <0x1 0x0000fff8>; 37 reg = <0x0 0x100>; 39 cpu-release-addr = <0x1 0x0000fff8>; 45 reg = <0x0 0x101>; 47 cpu-release-addr = <0x1 0x0000fff8>; [all …]
|
/openbmc/u-boot/include/configs/ |
H A D | odroid.h | 19 #define CONFIG_SYS_PL310_BASE 0x10502000 24 #define CONFIG_SYS_SDRAM_BASE 0x40000000 33 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000) 34 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000) 43 #define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0" 48 #define CONFIG_SYS_MONITOR_BASE 0x00000000 60 "uImage fat 0 1;" \ 61 "zImage fat 0 1;" \ 62 "Image.itb fat 0 1;" \ 63 "uInitrd fat 0 1;" \ [all …]
|
H A D | sansa_fuze_plus.h | 11 #define PHYS_SDRAM_1 0x40000000 /* Base address */ 12 #define PHYS_SDRAM_1_SIZE 0x08000000 /* Max 128 MB RAM */ 21 #define CONFIG_LOADADDR 0x42000000
|
H A D | xfi3.h | 11 #define PHYS_SDRAM_1 0x40000000 /* Base address */ 12 #define PHYS_SDRAM_1_SIZE 0x08000000 /* Max 128 MB RAM */ 21 #define CONFIG_LOADADDR 0x42000000
|
H A D | bg0900.h | 9 #define PHYS_SDRAM_1 0x40000000 /* Base address */ 10 #define PHYS_SDRAM_1_SIZE 0x10000000 /* Max 256 MB RAM */ 25 #define CONFIG_LOADADDR 0x42000000 30 "update_spi_firmware_filename=u-boot.sb\0" \ 31 "update_spi_firmware_maxsz=0x80000\0" \ 33 "if sf probe 2:0 ; then " \ 35 "sf erase 0x0 +${filesize} ; " \ 36 "sf write ${loadaddr} 0x0 ${filesize} ; " \ 38 "fi\0"
|
/openbmc/openbmc/meta-arm/meta-arm/recipes-security/trusted-services/ |
H A D | libts_%.bbappend | 2 EXTRA_OECMAKE:append:qemuarm64-secureboot = "-DMM_COMM_BUFFER_ADDRESS=0x42000000 \ 3 -DMM_COMM_BUFFER_SIZE=0x1000 \
|
H A D | ts-sp-smm-gateway_%.bbappend | 3 EXTRA_OECMAKE:append:qemuarm64-secureboot = "-DMM_COMM_BUFFER_ADDRESS="0x00000000 0x42000000" \
|
/openbmc/linux/arch/powerpc/boot/dts/ |
H A D | currituck.dts | 13 /memreserve/ 0x01f00000 0x00100000; // spin table 20 dcr-parent = <&{/cpus/cpu@0}>; 28 #size-cells = <0>; 30 cpu@0 { 33 reg = <0>; 58 cpu-release-addr = <0x0 0x01f00000>; 64 reg = <0x0 0x0 0x0 0x0>; // filled in by zImage 70 dcr-reg = <0xffc00000 0x00040000>; 71 #address-cells = <0>; 72 #size-cells = <0>; [all …]
|
H A D | akebono.dts | 14 /memreserve/ 0x01f00000 0x00100000; // spin table 21 dcr-parent = <&{/cpus/cpu@0}>; 29 #size-cells = <0>; 31 cpu@0 { 34 reg = <0>; 59 cpu-release-addr = <0x0 0x01f00000>; 65 reg = <0x0 0x0 0x0 0x0>; // filled in by zImage 71 dcr-reg = <0xffc00000 0x00040000>; 72 #address-cells = <0>; 73 #size-cells = <0>; [all …]
|
H A D | katmai.dts | 22 dcr-parent = <&{/cpus/cpu@0}>; 33 #size-cells = <0>; 35 cpu@0 { 38 reg = <0x00000000>; 39 clock-frequency = <0>; /* Filled in by zImage */ 40 timebase-frequency = <0>; /* Filled in by zImage */ 53 reg = <0x0 0x00000000 0x0 0x00000000>; /* Filled in by U-Boot */ 59 cell-index = <0>; 60 dcr-reg = <0x0c0 0x009>; 61 #address-cells = <0>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/socionext/ |
H A D | uniphier-support-card.dtsi | 10 ranges = <1 0x00000000 0x42000000 0x02000000>; 14 reg = <1 0x01f00000 0x1000>; 22 reg = <1 0x01fb0000 0x20>;
|
/openbmc/u-boot/doc/ |
H A D | README.odroid | 42 The block offset is starting from 0 and the block size is 512B. 47 | Bl1 | 1 | 0 | 1 (boot) | 51 | Uboot Env | 2560 | 2560 | 0 (user) | 181 scanning bus 0 for devices... 4 USB Device(s) found 236 Odroid # tftpboot 0x40080000 zImage.3.17 241 Load address: 0x40080000 249 Odroid # tftpboot 0x42000000 exynos4412-odroidu3.dtb 254 Load address: 0x42000000 263 Kernel image @ 0x40080000 [ 0x000000 - 0x30bd58 ] 265 Booting using the fdt blob at 0x42000000 [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | uniphier-support-card.dtsi | 10 ranges = <1 0x00000000 0x42000000 0x02000000>; 16 ranges = <0x00000000 1 0x01f00000 0x00100000>; 19 ethsc: ethernet@0 { 21 reg = <0x00000000 0x1000>; 28 reg = <0x000b0000 0x20>;
|
/openbmc/linux/arch/arm/include/debug/ |
H A D | dc21285.S | 14 .equ dc21285_high, ARMCSR_BASE & 0xff000000 15 .equ dc21285_low, ARMCSR_BASE & 0x00ffffff 21 mov \rp, #0 24 orr \rp, \rp, #0x42000000 28 str \rd, [\rx, #0x160] @ UARTDR 32 1001: ldr \rd, [\rx, #0x178] @ UARTFLG
|