/openbmc/linux/Documentation/trace/ |
H A D | fprobetrace.rst | 40 can be probed simultaneously, or 0 for the default value 48 $stackN : Fetch Nth entry of stack (N >= 0) 62 (\*2) only for the probe on function entry (offs == 0). 90 field:unsigned short common_type; offset:0; size:2; signed:0; 91 field:unsigned char common_flags; offset:2; size:1; signed:0; 92 field:unsigned char common_preempt_count; offset:3; size:1; signed:0; 95 field:unsigned long __probe_ip; offset:8; size:8; signed:0; 96 field:u64 count; offset:16; size:8; signed:0; 97 field:u64 pos; offset:24; size:8; signed:0; 99 print fmt: "(%lx) count=%Lu pos=0x%Lx", REC->__probe_ip, REC->count, REC->pos [all …]
|
/openbmc/qemu/linux-user/riscv/ |
H A D | vdso-asmoffset.h | 2 # define sizeof_rt_sigframe 0x2b0 3 # define offsetof_uc_mcontext 0x120 4 # define offsetof_freg0 0x80 6 # define sizeof_rt_sigframe 0x340 7 # define offsetof_uc_mcontext 0x130 8 # define offsetof_freg0 0x100
|
/openbmc/u-boot/Documentation/devicetree/bindings/misc/ |
H A D | gdsys,io-endpoint.txt | 16 reg = <0x020 0x10 17 0x320 0x10 18 0x340 0x10 19 0x360 0x10>;
|
/openbmc/linux/arch/sh/include/mach-common/mach/ |
H A D | lboxre2.h | 12 #define IRQ_CF1 evt2irq(0x320) /* CF1 */ 13 #define IRQ_CF0 evt2irq(0x340) /* CF0 */ 14 #define IRQ_INTD evt2irq(0x360) /* INTD */ 15 #define IRQ_ETH1 evt2irq(0x380) /* Ether1 */ 16 #define IRQ_ETH0 evt2irq(0x3a0) /* Ether0 */ 17 #define IRQ_INTA evt2irq(0x3c0) /* INTA */
|
/openbmc/u-boot/arch/arm/include/asm/arch-s32v234/ |
H A D | mc_rgm_regs.h | 10 #define MC_RGM_FES (MC_RGM_BASE_ADDR + 0x300) 11 #define MC_RGM_FERD (MC_RGM_BASE_ADDR + 0x310) 12 #define MC_RGM_FBRE (MC_RGM_BASE_ADDR + 0x330) 13 #define MC_RGM_FESS (MC_RGM_BASE_ADDR + 0x340) 14 #define MC_RGM_DDR_HE (MC_RGM_BASE_ADDR + 0x350) 15 #define MC_RGM_DDR_HS (MC_RGM_BASE_ADDR + 0x354) 16 #define MC_RGM_FRHE (MC_RGM_BASE_ADDR + 0x358) 17 #define MC_RGM_FREC (MC_RGM_BASE_ADDR + 0x600) 18 #define MC_RGM_FRET (MC_RGM_BASE_ADDR + 0x607) 19 #define MC_RGM_DRET (MC_RGM_BASE_ADDR + 0x60B) [all …]
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx8mn-pinfunc.h | 14 …ne MX8MN_IOMUXC_BOOT_MODE2_CCMSRCGPCMIX_BOOT_MODE2 0x020 0x25C 0x000 0x0 0x0 15 …ne MX8MN_IOMUXC_BOOT_MODE2_I2C1_SCL 0x020 0x25C 0x55C 0x1 0x3 16 …ne MX8MN_IOMUXC_BOOT_MODE3_CCMSRCGPCMIX_BOOT_MODE3 0x024 0x260 0x000 0x0 0x0 17 …ne MX8MN_IOMUXC_BOOT_MODE3_I2C1_SDA 0x024 0x260 0x56C 0x1 0x3 18 …ne MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0x0 19 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x000 0x1 0x0 20 …ne MX8MN_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0x0 21 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0x0 22 …ne MX8MN_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0x0 23 …ne MX8MN_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0x0 [all …]
|
H A D | imx8mp-pinfunc.h | 13 #define MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x014 0x274 0x000 0x0 0x0 14 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_ENET_PHY_REF_CLK_ROOT 0x014 0x274 0x000 0x1 0x0 15 #define MX8MP_IOMUXC_GPIO1_IO00__ISP_FL_TRIG_0 0x014 0x274 0x5D4 0x3 0x0 16 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_EXT_CLK1 0x014 0x274 0x000 0x6 0x0 17 #define MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x018 0x278 0x000 0x0 0x0 18 #define MX8MP_IOMUXC_GPIO1_IO01__PWM1_OUT 0x018 0x278 0x000 0x1 0x0 19 #define MX8MP_IOMUXC_GPIO1_IO01__ISP_SHUTTER_TRIG_0 0x018 0x278 0x5DC 0x3 0x0 20 #define MX8MP_IOMUXC_GPIO1_IO01__CCM_EXT_CLK2 0x018 0x278 0x000 0x6 0x0 21 #define MX8MP_IOMUXC_GPIO1_IO02__GPIO1_IO02 0x01C 0x27C 0x000 0x0 0x0 22 #define MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x01C 0x27C 0x000 0x1 0x0 [all …]
|
/openbmc/linux/drivers/pmdomain/renesas/ |
H A D | r8a77965-sysc.c | 18 { "always-on", 0, 0, R8A77965_PD_ALWAYS_ON, -1, PD_ALWAYS_ON }, 19 { "ca57-scu", 0x1c0, 0, R8A77965_PD_CA57_SCU, R8A77965_PD_ALWAYS_ON, 21 { "ca57-cpu0", 0x80, 0, R8A77965_PD_CA57_CPU0, R8A77965_PD_CA57_SCU, 23 { "ca57-cpu1", 0x80, 1, R8A77965_PD_CA57_CPU1, R8A77965_PD_CA57_SCU, 25 { "cr7", 0x240, 0, R8A77965_PD_CR7, R8A77965_PD_ALWAYS_ON }, 26 { "a3vc", 0x380, 0, R8A77965_PD_A3VC, R8A77965_PD_ALWAYS_ON }, 27 { "a3vp", 0x340, 0, R8A77965_PD_A3VP, R8A77965_PD_ALWAYS_ON }, 28 { "a2vc1", 0x3c0, 1, R8A77965_PD_A2VC1, R8A77965_PD_A3VC }, 29 { "3dg-a", 0x100, 0, R8A77965_PD_3DG_A, R8A77965_PD_ALWAYS_ON }, 30 { "3dg-b", 0x100, 1, R8A77965_PD_3DG_B, R8A77965_PD_3DG_A }, [all …]
|
H A D | r8a774b1-sysc.c | 18 { "always-on", 0, 0, R8A774B1_PD_ALWAYS_ON, -1, PD_ALWAYS_ON }, 19 { "ca57-scu", 0x1c0, 0, R8A774B1_PD_CA57_SCU, R8A774B1_PD_ALWAYS_ON, 21 { "ca57-cpu0", 0x80, 0, R8A774B1_PD_CA57_CPU0, R8A774B1_PD_CA57_SCU, 23 { "ca57-cpu1", 0x80, 1, R8A774B1_PD_CA57_CPU1, R8A774B1_PD_CA57_SCU, 25 { "a3vc", 0x380, 0, R8A774B1_PD_A3VC, R8A774B1_PD_ALWAYS_ON }, 26 { "a3vp", 0x340, 0, R8A774B1_PD_A3VP, R8A774B1_PD_ALWAYS_ON }, 27 { "a2vc1", 0x3c0, 1, R8A774B1_PD_A2VC1, R8A774B1_PD_A3VC }, 28 { "3dg-a", 0x100, 0, R8A774B1_PD_3DG_A, R8A774B1_PD_ALWAYS_ON }, 29 { "3dg-b", 0x100, 1, R8A774B1_PD_3DG_B, R8A774B1_PD_3DG_A }, 35 .extmask_offs = 0x2f8, [all …]
|
H A D | r8a774e1-sysc.c | 17 { "always-on", 0, 0, R8A774E1_PD_ALWAYS_ON, -1, PD_ALWAYS_ON }, 18 { "ca57-scu", 0x1c0, 0, R8A774E1_PD_CA57_SCU, R8A774E1_PD_ALWAYS_ON, PD_SCU }, 19 { "ca57-cpu0", 0x80, 0, R8A774E1_PD_CA57_CPU0, R8A774E1_PD_CA57_SCU, PD_CPU_NOCR }, 20 { "ca57-cpu1", 0x80, 1, R8A774E1_PD_CA57_CPU1, R8A774E1_PD_CA57_SCU, PD_CPU_NOCR }, 21 { "ca57-cpu2", 0x80, 2, R8A774E1_PD_CA57_CPU2, R8A774E1_PD_CA57_SCU, PD_CPU_NOCR }, 22 { "ca57-cpu3", 0x80, 3, R8A774E1_PD_CA57_CPU3, R8A774E1_PD_CA57_SCU, PD_CPU_NOCR }, 23 { "ca53-scu", 0x140, 0, R8A774E1_PD_CA53_SCU, R8A774E1_PD_ALWAYS_ON, PD_SCU }, 24 { "ca53-cpu0", 0x200, 0, R8A774E1_PD_CA53_CPU0, R8A774E1_PD_CA53_SCU, PD_CPU_NOCR }, 25 { "ca53-cpu1", 0x200, 1, R8A774E1_PD_CA53_CPU1, R8A774E1_PD_CA53_SCU, PD_CPU_NOCR }, 26 { "ca53-cpu2", 0x200, 2, R8A774E1_PD_CA53_CPU2, R8A774E1_PD_CA53_SCU, PD_CPU_NOCR }, [all …]
|
H A D | r8a7795-sysc.c | 17 { "always-on", 0, 0, R8A7795_PD_ALWAYS_ON, -1, PD_ALWAYS_ON }, 18 { "ca57-scu", 0x1c0, 0, R8A7795_PD_CA57_SCU, R8A7795_PD_ALWAYS_ON, 20 { "ca57-cpu0", 0x80, 0, R8A7795_PD_CA57_CPU0, R8A7795_PD_CA57_SCU, 22 { "ca57-cpu1", 0x80, 1, R8A7795_PD_CA57_CPU1, R8A7795_PD_CA57_SCU, 24 { "ca57-cpu2", 0x80, 2, R8A7795_PD_CA57_CPU2, R8A7795_PD_CA57_SCU, 26 { "ca57-cpu3", 0x80, 3, R8A7795_PD_CA57_CPU3, R8A7795_PD_CA57_SCU, 28 { "ca53-scu", 0x140, 0, R8A7795_PD_CA53_SCU, R8A7795_PD_ALWAYS_ON, 30 { "ca53-cpu0", 0x200, 0, R8A7795_PD_CA53_CPU0, R8A7795_PD_CA53_SCU, 32 { "ca53-cpu1", 0x200, 1, R8A7795_PD_CA53_CPU1, R8A7795_PD_CA53_SCU, 34 { "ca53-cpu2", 0x200, 2, R8A7795_PD_CA53_CPU2, R8A7795_PD_CA53_SCU, [all …]
|
/openbmc/qemu/hw/display/ |
H A D | macfb.c | 25 #define VIDEO_BASE 0x0 26 #define DAFB_BASE 0x00800000 31 #define DAFB_MODE_VADDR1 0x0 32 #define DAFB_MODE_VADDR2 0x4 33 #define DAFB_MODE_CTRL1 0x8 34 #define DAFB_MODE_CTRL2 0xc 35 #define DAFB_MODE_SENSE 0x1c 36 #define DAFB_INTR_MASK 0x104 37 #define DAFB_INTR_STAT 0x108 38 #define DAFB_INTR_CLEAR 0x10c [all …]
|
/openbmc/linux/drivers/net/wireless/quantenna/qtnfmac/pcie/ |
H A D | topaz_pcie_regs.h | 8 #define PCIE_DMA_WR_INTR_STATUS(base) ((base) + 0x9bc) 9 #define PCIE_DMA_WR_INTR_MASK(base) ((base) + 0x9c4) 10 #define PCIE_DMA_WR_INTR_CLR(base) ((base) + 0x9c8) 11 #define PCIE_DMA_WR_ERR_STATUS(base) ((base) + 0x9cc) 12 #define PCIE_DMA_WR_DONE_IMWR_ADDR_LOW(base) ((base) + 0x9D0) 13 #define PCIE_DMA_WR_DONE_IMWR_ADDR_HIGH(base) ((base) + 0x9d4) 15 #define PCIE_DMA_RD_INTR_STATUS(base) ((base) + 0x310) 16 #define PCIE_DMA_RD_INTR_MASK(base) ((base) + 0x319) 17 #define PCIE_DMA_RD_INTR_CLR(base) ((base) + 0x31c) 18 #define PCIE_DMA_RD_ERR_STATUS_LOW(base) ((base) + 0x324) [all …]
|
/openbmc/linux/arch/sh/include/mach-landisk/mach/ |
H A D | iodata_landisk.h | 16 #define PA_USB 0xa4000000 /* USB Controller M66590 */ 18 #define PA_ATARST 0xb0000000 /* ATA/FATA Access Control Register */ 19 #define PA_LED 0xb0000001 /* LED Control Register */ 20 #define PA_STATUS 0xb0000002 /* Switch Status Register */ 21 #define PA_SHUTDOWN 0xb0000003 /* Shutdown Control Register */ 22 #define PA_PCIPME 0xb0000004 /* PCI PME Status Register */ 23 #define PA_IMASK 0xb0000005 /* Interrupt Mask Register */ 25 #define PA_PWRINT_CLR 0xb0000006 /* Shutdown Interrupt clear Register */ 27 #define PA_PIDE_OFFSET 0x40 /* CF IDE Offset */ 28 #define PA_SIDE_OFFSET 0x40 /* HDD IDE Offset */ [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/pinctrl/ |
H A D | amlogic,meson-pinctrl-g12a-periphs.yaml | 24 "^bank@[0-9a-z]+$": 57 reg = <0x40 0x4c>, 58 <0xe8 0x18>, 59 <0x120 0x18>, 60 <0x2c0 0x40>, 61 <0x340 0x1c>; 65 gpio-ranges = <&periphs_pinctrl 0 0 86>;
|
/openbmc/linux/arch/sh/include/mach-se/mach/ |
H A D | se7721.h | 16 #define PA_ROM 0xa0000000 /* EPROM */ 17 #define PA_ROM_SIZE 0x00200000 /* EPROM size 2M byte */ 18 #define PA_FROM 0xa1000000 /* Flash-ROM */ 19 #define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */ 20 #define PA_EXT1 0xa4000000 21 #define PA_EXT1_SIZE 0x04000000 22 #define PA_SDRAM 0xaC000000 /* SDRAM(Area3) 64MB */ 23 #define PA_SDRAM_SIZE 0x04000000 25 #define PA_EXT4 0xb0000000 26 #define PA_EXT4_SIZE 0x04000000 [all …]
|
H A D | se.h | 16 #define PA_ROM 0x00000000 /* EPROM */ 17 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 18 #define PA_FROM 0x01000000 /* EPROM */ 19 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 20 #define PA_EXT1 0x04000000 21 #define PA_EXT1_SIZE 0x04000000 22 #define PA_EXT2 0x08000000 23 #define PA_EXT2_SIZE 0x04000000 24 #define PA_SDRAM 0x0c000000 25 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
/openbmc/linux/include/linux/bcma/ |
H A D | bcma_driver_gmac_cmn.h | 7 #define BCMA_GMAC_CMN_STAG0 0x000 8 #define BCMA_GMAC_CMN_STAG1 0x004 9 #define BCMA_GMAC_CMN_STAG2 0x008 10 #define BCMA_GMAC_CMN_STAG3 0x00C 11 #define BCMA_GMAC_CMN_PARSER_CTL 0x020 12 #define BCMA_GMAC_CMN_MIB_MAX_LEN 0x024 13 #define BCMA_GMAC_CMN_PHY_ACCESS 0x100 14 #define BCMA_GMAC_CMN_PA_DATA_MASK 0x0000ffff 15 #define BCMA_GMAC_CMN_PA_ADDR_MASK 0x001f0000 17 #define BCMA_GMAC_CMN_PA_REG_MASK 0x1f000000 [all …]
|
/openbmc/linux/drivers/staging/media/omap4iss/ |
H A D | iss_csi2.h | 22 CSI2_PIX_FMT_OTHERS = 0, 23 CSI2_PIX_FMT_YUV422_8BIT = 0x1e, 24 CSI2_PIX_FMT_YUV422_8BIT_VP = 0x9e, 25 CSI2_PIX_FMT_YUV422_8BIT_VP16 = 0xde, 26 CSI2_PIX_FMT_RAW10_EXP16 = 0xab, 27 CSI2_PIX_FMT_RAW10_EXP16_VP = 0x12f, 28 CSI2_PIX_FMT_RAW8 = 0x2a, 29 CSI2_PIX_FMT_RAW8_DPCM10_EXP16 = 0x2aa, 30 CSI2_PIX_FMT_RAW8_DPCM10_VP = 0x32a, 31 CSI2_PIX_FMT_RAW8_VP = 0x12a, [all …]
|
/openbmc/linux/drivers/media/platform/ti/omap3isp/ |
H A D | ispcsi2.h | 24 CSI2_PIX_FMT_OTHERS = 0, 25 CSI2_PIX_FMT_YUV422_8BIT = 0x1e, 26 CSI2_PIX_FMT_YUV422_8BIT_VP = 0x9e, 27 CSI2_PIX_FMT_RAW10_EXP16 = 0xab, 28 CSI2_PIX_FMT_RAW10_EXP16_VP = 0x12f, 29 CSI2_PIX_FMT_RAW8 = 0x2a, 30 CSI2_PIX_FMT_RAW8_DPCM10_EXP16 = 0x2aa, 31 CSI2_PIX_FMT_RAW8_DPCM10_VP = 0x32a, 32 CSI2_PIX_FMT_RAW8_VP = 0x12a, 33 CSI2_USERDEF_8BIT_DATA1_DPCM10_VP = 0x340, [all …]
|
/openbmc/linux/drivers/net/wireless/intersil/p54/ |
H A D | p54usb.h | 19 #define NET2280_BASE 0x10000000 20 #define NET2280_BASE2 0x20000000 30 #define NET2280_CLK_STOP (0 << LOCAL_CLOCK_FREQUENCY) 44 #define NET2280_DEVINIT 0x00 45 #define NET2280_USBIRQENB1 0x24 46 #define NET2280_IRQSTAT1 0x2c 47 #define NET2280_FIFOCTL 0x38 48 #define NET2280_GPIOCTL 0x50 49 #define NET2280_RELNUM 0x88 50 #define NET2280_EPA_RSP 0x324 [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00 0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A 0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK 0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2 0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00 0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00 0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01 0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B 0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0 0x018 0x208 0x4FC 0x2 0x1 [all …]
|
/openbmc/linux/arch/x86/platform/iris/ |
H A D | iris.c | 20 #define IRIS_GIO_BASE 0x340 23 #define IRIS_GIO_PULSE 0x80 /* First byte to send */ 24 #define IRIS_GIO_REST 0x00 /* Second byte to send */ 25 #define IRIS_GIO_NODEV 0xff /* Likely not an Iris */ 33 module_param(force, bool, 0); 62 return 0; in iris_probe() 69 return 0; in iris_remove() 100 if (ret < 0) { in iris_init() 112 return 0; in iris_init()
|
/openbmc/linux/drivers/gpu/drm/atmel-hlcdc/ |
H A D | atmel_hlcdc_dc.c | 37 .regs_offset = 0x40, 38 .id = 0, 40 .cfgs_offset = 0x2c, 46 .clut_offset = 0x400, 51 .min_width = 0, 52 .min_height = 0, 55 .max_spw = 0x3f, 56 .max_vpw = 0x3f, 57 .max_hpw = 0xff, 67 .regs_offset = 0x40, [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/display/include/ |
H A D | dpcd_defs.h | 31 #define DP_SINK_HW_REVISION_START 0x409 35 DPCD_REV_10 = 0x10, 36 DPCD_REV_11 = 0x11, 37 DPCD_REV_12 = 0x12, 38 DPCD_REV_13 = 0x13, 39 DPCD_REV_14 = 0x14 44 DOWNSTREAM_DP = 0, 51 LINK_TEST_PATTERN_NONE = 0, 58 TEST_COLOR_FORMAT_RGB = 0, 64 TEST_BIT_DEPTH_6 = 0, [all …]
|