/openbmc/linux/arch/arm/boot/dts/nvidia/ |
H A D | tegra20-colibri.dtsi | 11 memory@0 { 17 reg = <0x00000000 0x10000000>; 57 pinctrl-0 = <&state_default>; 449 <&gpio TEGRA_GPIO(V, 0) GPIO_ACTIVE_HIGH>; 451 <&gpio TEGRA_GPIO(P, 0) GPIO_ACTIVE_HIGH>; 469 nand@0 { 470 reg = <0>; 478 wp-gpios = <&gpio TEGRA_GPIO(S, 0) GPIO_ACTIVE_LOW>; 506 reg = <0x34>; 535 regulator-name = "VDD_CPU_1.0V"; [all …]
|
H A D | tegra20-paz00.dts | 28 memory@0 { 29 reg = <0x00000000 0x20000000>; 55 pinctrl-0 = <&state_default>; 303 reg = <0x1e>; 335 reg = <0x34>; 471 reg = <0x4c>; 484 nvidia,cpu-pwr-off-time = <0>; 486 nvidia,core-pwr-off-time = <0>; 494 emc-tables@0 { 495 nvidia,ram-code = <0x0>; [all …]
|
H A D | tegra20-seaboard.dts | 21 memory@0 { 22 reg = <0x00000000 0x40000000>; 49 pinctrl-0 = <&state_default>; 342 reg = <0x1a>; 349 micdet-cfg = <0>; 351 gpio-cfg = <0xffffffff 0xffffffff 0 0xffffffff 0xffffffff>; 357 reg = <0x44>; 364 reg = <0x68>; 386 reg = <0xc>; 393 reg = <0x34>; [all …]
|
/openbmc/linux/drivers/media/rc/keymaps/ |
H A D | rc-hisi-tv-demo.c | 12 { 0x00000092, KEY_NUMERIC_1}, 13 { 0x00000093, KEY_NUMERIC_2}, 14 { 0x000000cc, KEY_NUMERIC_3}, 15 { 0x0000009f, KEY_NUMERIC_4}, 16 { 0x0000008e, KEY_NUMERIC_5}, 17 { 0x0000008f, KEY_NUMERIC_6}, 18 { 0x000000c8, KEY_NUMERIC_7}, 19 { 0x00000094, KEY_NUMERIC_8}, 20 { 0x0000008a, KEY_NUMERIC_9}, 21 { 0x0000008b, KEY_NUMERIC_0}, [all …]
|
/openbmc/linux/drivers/gpu/drm/msm/dsi/ |
H A D | dsi_phy_7nm.xml.h | 56 #define REG_DSI_7nm_PHY_CMN_REVISION_ID0 0x00000000 58 #define REG_DSI_7nm_PHY_CMN_REVISION_ID1 0x00000004 60 #define REG_DSI_7nm_PHY_CMN_REVISION_ID2 0x00000008 62 #define REG_DSI_7nm_PHY_CMN_REVISION_ID3 0x0000000c 64 #define REG_DSI_7nm_PHY_CMN_CLK_CFG0 0x00000010 66 #define REG_DSI_7nm_PHY_CMN_CLK_CFG1 0x00000014 68 #define REG_DSI_7nm_PHY_CMN_GLBL_CTRL 0x00000018 70 #define REG_DSI_7nm_PHY_CMN_RBUF_CTRL 0x0000001c 72 #define REG_DSI_7nm_PHY_CMN_VREG_CTRL_0 0x00000020 74 #define REG_DSI_7nm_PHY_CMN_CTRL_0 0x00000024 [all …]
|
H A D | dsi_phy_10nm.xml.h | 56 #define REG_DSI_10nm_PHY_CMN_REVISION_ID0 0x00000000 58 #define REG_DSI_10nm_PHY_CMN_REVISION_ID1 0x00000004 60 #define REG_DSI_10nm_PHY_CMN_REVISION_ID2 0x00000008 62 #define REG_DSI_10nm_PHY_CMN_REVISION_ID3 0x0000000c 64 #define REG_DSI_10nm_PHY_CMN_CLK_CFG0 0x00000010 66 #define REG_DSI_10nm_PHY_CMN_CLK_CFG1 0x00000014 68 #define REG_DSI_10nm_PHY_CMN_GLBL_CTRL 0x00000018 70 #define REG_DSI_10nm_PHY_CMN_RBUF_CTRL 0x0000001c 72 #define REG_DSI_10nm_PHY_CMN_VREG_CTRL 0x00000020 74 #define REG_DSI_10nm_PHY_CMN_CTRL_0 0x00000024 [all …]
|
H A D | dsi_phy_28nm.xml.h | 56 static inline uint32_t REG_DSI_28nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; } in REG_DSI_28nm_PHY_LN() 58 static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; } in REG_DSI_28nm_PHY_LN_CFG_0() 60 static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; } in REG_DSI_28nm_PHY_LN_CFG_1() 62 static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; } in REG_DSI_28nm_PHY_LN_CFG_2() 64 static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_3(uint32_t i0) { return 0x0000000c + 0x40*i0; } in REG_DSI_28nm_PHY_LN_CFG_3() 66 static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_4(uint32_t i0) { return 0x00000010 + 0x40*i0; } in REG_DSI_28nm_PHY_LN_CFG_4() 68 static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000014 + 0x40*i0… in REG_DSI_28nm_PHY_LN_TEST_DATAPATH() 70 static inline uint32_t REG_DSI_28nm_PHY_LN_DEBUG_SEL(uint32_t i0) { return 0x00000018 + 0x40*i0; } in REG_DSI_28nm_PHY_LN_DEBUG_SEL() 72 static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x0000001c + 0x40*i0; } in REG_DSI_28nm_PHY_LN_TEST_STR_0() 74 static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000020 + 0x40*i0; } in REG_DSI_28nm_PHY_LN_TEST_STR_1() [all …]
|
H A D | dsi.xml.h | 57 NON_BURST_SYNCH_PULSE = 0, 63 VID_DST_FORMAT_RGB565 = 0, 70 SWAP_RGB = 0, 79 TRIGGER_NONE = 0, 88 CMD_DST_FORMAT_RGB111 = 0, 97 LANE_SWAP_0123 = 0, 108 VIDEO_CONFIG_18BPP = 0, 113 VID_PRBS = 0, 120 CMD_MDP_PRBS = 0, 127 CMD_DMA_PRBS = 0, [all …]
|
/openbmc/linux/drivers/gpu/drm/nouveau/nvkm/engine/fifo/ |
H A D | regsnv04.h | 5 #define NV04_PFIFO_DELAY_0 0x00002040 6 #define NV04_PFIFO_DMA_TIMESLICE 0x00002044 7 #define NV04_PFIFO_NEXT_CHANNEL 0x00002050 8 #define NV03_PFIFO_INTR_0 0x00002100 9 #define NV03_PFIFO_INTR_EN_0 0x00002140 10 # define NV_PFIFO_INTR_CACHE_ERROR (1<<0) 17 #define NV03_PFIFO_RAMHT 0x00002210 18 #define NV03_PFIFO_RAMFC 0x00002214 19 #define NV03_PFIFO_RAMRO 0x00002218 20 #define NV40_PFIFO_RAMFC 0x00002220 [all …]
|
/openbmc/linux/drivers/gpu/drm/msm/hdmi/ |
H A D | hdmi.xml.h | 57 HDCP_KEYS_STATE_NO_KEYS = 0, 68 DDC_WRITE = 0, 73 ACR_NONE = 0, 79 #define REG_HDMI_CTRL 0x00000000 80 #define HDMI_CTRL_ENABLE 0x00000001 81 #define HDMI_CTRL_HDMI 0x00000002 82 #define HDMI_CTRL_ENCRYPTED 0x00000004 84 #define REG_HDMI_AUDIO_PKT_CTRL1 0x00000020 85 #define HDMI_AUDIO_PKT_CTRL1_AUDIO_SAMPLE_SEND 0x00000001 87 #define REG_HDMI_ACR_PKT_CTRL 0x00000024 [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/ |
H A D | nvidia,tegra20-emc.yaml | 38 const: 0 41 const: 0 145 "^emc-table@[0-9]+$": 165 const: 0 172 "^emc-table@[0-9]+$": 199 reg = <0x7000f400 0x400>; 200 interrupts = <0 78 4>; 207 #interconnect-cells = <0>; 209 #size-cells = <0>; 213 emc-tables@0 { [all …]
|
/openbmc/u-boot/board/alphaproject/ap_sh4a_4a/ |
H A D | lowlevel_init.S | 40 cmp/eq #2, r0 /* 0x02 is 533Mhz mode */ 53 MODEMR: .long 0xFFCC0020 54 WDTCSR_A: .long 0xFFCC0004 55 WDTCSR_D: .long 0xA5000000 56 MMUCR_A: .long 0xFF000010 57 MMUCR_D: .long 0x00000004 59 FRQCR2_A: .long 0xFFC80008 60 FRQCR2_D: .long 0x00000000 61 FRQCR0_A: .long 0xFFC80000 62 FRQCR0_D: .long 0xCF000001 [all …]
|
/openbmc/linux/drivers/gpu/drm/msm/dp/ |
H A D | dp_reg.h | 10 #define REG_DP_HW_VERSION (0x00000000) 12 #define REG_DP_SW_RESET (0x00000010) 13 #define DP_SW_RESET (0x00000001) 15 #define REG_DP_PHY_CTRL (0x00000014) 16 #define DP_PHY_CTRL_SW_RESET_PLL (0x00000001) 17 #define DP_PHY_CTRL_SW_RESET (0x00000004) 19 #define REG_DP_CLK_CTRL (0x00000018) 20 #define REG_DP_CLK_ACTIVE (0x0000001C) 21 #define REG_DP_INTR_STATUS (0x00000020) 22 #define REG_DP_INTR_STATUS2 (0x00000024) [all …]
|
/openbmc/linux/drivers/staging/rtl8723bs/hal/ |
H A D | HalHWImg8723B_MAC.c | 16 ((pDM_Odm->BoardType & BIT4) >> 4) << 0 | /* _GLNA */ in CheckPositive() 31 pDM_Odm->TypeGLNA << 0 | in CheckPositive() 40 if (((cond1 & 0x0000F000) != 0) && ((cond1 & 0x0000F000) != (driver1 & 0x0000F000))) in CheckPositive() 42 if (((cond1 & 0x0F000000) != 0) && ((cond1 & 0x0F000000) != (driver1 & 0x0F000000))) in CheckPositive() 48 cond1 &= 0x000F0FFF; in CheckPositive() 49 driver1 &= 0x000F0FFF; in CheckPositive() 52 u32 bitMask = 0; in CheckPositive() 53 if ((cond1 & 0x0F) == 0) /* BoardType is DONTCARE */ in CheckPositive() 56 if ((cond1 & BIT0) != 0) /* GLNA */ in CheckPositive() 57 bitMask |= 0x000000FF; in CheckPositive() [all …]
|
/openbmc/u-boot/arch/arm/cpu/arm926ejs/mxs/ |
H A D | spl_mem_init.c | 23 0x00000000, 0x00000000, 0x00000000, 0x00000000, 24 0x00000000, 0x00000000, 0x00000000, 0x00000000, 25 0x00000000, 0x00000000, 0x00000000, 0x00000000, 26 0x00000000, 0x00000000, 0x00000000, 0x00000000, 27 0x00000000, 0x00000100, 0x00000000, 0x00000000, 28 0x00000000, 0x00000000, 0x00000000, 0x00000000, 29 0x00000000, 0x00000000, 0x00010101, 0x01010101, 30 0x000f0f01, 0x0f02020a, 0x00000000, 0x00010101, 31 0x00000100, 0x00000100, 0x00000000, 0x00000002, 32 0x01010000, 0x07080403, 0x06005003, 0x0a0000c8, [all …]
|
/openbmc/u-boot/board/renesas/r0p7734/ |
H A D | lowlevel_init.S | 40 cmp/eq #2, r0 /* 0x02 is 533Mhz mode */ 53 MODEMR: .long 0xFFCC0020 54 WDTCSR_A: .long 0xFFCC0004 55 WDTCSR_D: .long 0xA5000000 56 MMUCR_A: .long 0xFF000010 57 MMUCR_D: .long 0x00000004 59 FRQCR2_A: .long 0xFFC80008 60 FRQCR2_D: .long 0x00000000 61 FRQCR0_A: .long 0xFFC80000 62 FRQCR0_D: .long 0xCF000001 [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | tegra20-seaboard.dts | 35 reg = <0x00000000 0x40000000>; 48 timing@0 { 80 pinctrl-0 = <&state_default>; 366 nand@0 { 367 reg = <0>; 382 reg = <0x1a>; 389 micdet-cfg = <0>; 391 gpio-cfg = <0xffffffff 0xffffffff 0 0xffffffff 0xffffffff>; 397 reg = <0x44>; 404 reg = <0x68>; [all …]
|
H A D | rk3399-sdram-ddr3-1600.dtsi | 8 0x1 9 0xa 10 0x3 11 0x2 12 0x1 13 0x0 14 0xf 15 0xf 17 0x80151015 18 0x14040902 [all …]
|
H A D | rk3399-sdram-lpddr3-4GB-1600.dtsi | 8 0x2 9 0xa 10 0x3 11 0x2 12 0x2 13 0x0 14 0xf 15 0xf 17 0x1d191519 18 0x14040808 [all …]
|
H A D | rk3399-sdram-lpddr3-2GB-1600.dtsi | 9 0x1 10 0xa 11 0x3 12 0x2 13 0x2 14 0x0 15 0xf 16 0xf 18 0x1d191519 19 0x14040808 [all …]
|
/openbmc/qemu/hw/misc/ |
H A D | npcm_clk.c | 38 #define NPCM7XX_CLK_WDRCR_CA9C BIT(0) /* Cortex-A9 Cores */ 46 #define PLLCON_INDV(con) extract32((con), 0, 6) 55 NPCM7XX_CLK_IPSRST1 = 0x20 / sizeof(uint32_t), 84 NPCM8XX_CLK_IPSRST1 = 0x20 / sizeof(uint32_t), 135 [NPCM7XX_CLK_CLKEN1] = 0xffffffff, 136 [NPCM7XX_CLK_CLKSEL] = 0x004aaaaa, 137 [NPCM7XX_CLK_CLKDIV1] = 0x5413f855, 138 [NPCM7XX_CLK_PLLCON0] = 0x00222101 | PLLCON_LOKI, 139 [NPCM7XX_CLK_PLLCON1] = 0x00202101 | PLLCON_LOKI, 140 [NPCM7XX_CLK_IPSRST1] = 0x00001000, [all …]
|
/openbmc/linux/drivers/media/platform/rockchip/rkisp1/ |
H A D | rkisp1-regs.h | 12 #define RKISP1_CIF_ISP_CTRL_ISP_ENABLE BIT(0) 13 #define RKISP1_CIF_ISP_CTRL_ISP_MODE_RAW_PICT (0 << 1) 32 #define RKISP1_CIF_ISP_ACQ_PROP_POS_EDGE BIT(0) 35 #define RKISP1_CIF_ISP_ACQ_PROP_BAYER_PAT_RGGB (0 << 3) 40 #define RKISP1_CIF_ISP_ACQ_PROP_YCBYCR (0 << 7) 44 #define RKISP1_CIF_ISP_ACQ_PROP_FIELD_SEL_ALL (0 << 9) 47 #define RKISP1_CIF_ISP_ACQ_PROP_IN_SEL_12B (0 << 12) 54 #define RKISP1_CIF_VI_DPCL_DMA_JPEG (0 << 0) 55 #define RKISP1_CIF_VI_DPCL_MP_MUX_MRSZ_MI (1 << 0) 56 #define RKISP1_CIF_VI_DPCL_MP_MUX_MRSZ_JPEG (2 << 0) [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtlwifi/rtl8723be/ |
H A D | table.c | 8 0x800, 0x80040000, 9 0x804, 0x00000003, 10 0x808, 0x0000FC00, 11 0x80C, 0x0000000A, 12 0x810, 0x10001331, 13 0x814, 0x020C3D10, 14 0x818, 0x02200385, 15 0x81C, 0x00000000, 16 0x820, 0x01000100, 17 0x824, 0x00190204, [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtlwifi/rtl8192ee/ |
H A D | table.c | 6 0x800, 0x80040000, 7 0x804, 0x00000003, 8 0x808, 0x0000FC00, 9 0x80C, 0x0000000A, 10 0x810, 0x10001331, 11 0x814, 0x020C3D10, 12 0x818, 0x02220385, 13 0x81C, 0x00000000, 14 0x820, 0x01000100, 15 0x824, 0x00390204, [all …]
|
/openbmc/linux/drivers/gpu/drm/rockchip/ |
H A D | rockchip_vop_reg.h | 11 #define RK3288_REG_CFG_DONE 0x0000 12 #define RK3288_VERSION_INFO 0x0004 13 #define RK3288_SYS_CTRL 0x0008 14 #define RK3288_SYS_CTRL1 0x000c 15 #define RK3288_DSP_CTRL0 0x0010 16 #define RK3288_DSP_CTRL1 0x0014 17 #define RK3288_DSP_BG 0x0018 18 #define RK3288_MCU_CTRL 0x001c 19 #define RK3288_INTR_CTRL0 0x0020 20 #define RK3288_INTR_CTRL1 0x0024 [all …]
|