xref: /openbmc/linux/drivers/gpu/drm/rockchip/rockchip_vop_reg.h (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
19c92ab61SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2a67719d1SMark Yao /*
3a67719d1SMark Yao  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
4a67719d1SMark Yao  * Author:Mark Yao <mark.yao@rock-chips.com>
5a67719d1SMark Yao  */
6a67719d1SMark Yao 
7a67719d1SMark Yao #ifndef _ROCKCHIP_VOP_REG_H
8a67719d1SMark Yao #define _ROCKCHIP_VOP_REG_H
9a67719d1SMark Yao 
10f7673453SMark Yao /* rk3288 register definition */
11f7673453SMark Yao #define RK3288_REG_CFG_DONE			0x0000
12f7673453SMark Yao #define RK3288_VERSION_INFO			0x0004
13f7673453SMark Yao #define RK3288_SYS_CTRL				0x0008
14f7673453SMark Yao #define RK3288_SYS_CTRL1			0x000c
15f7673453SMark Yao #define RK3288_DSP_CTRL0			0x0010
16f7673453SMark Yao #define RK3288_DSP_CTRL1			0x0014
17f7673453SMark Yao #define RK3288_DSP_BG				0x0018
18f7673453SMark Yao #define RK3288_MCU_CTRL				0x001c
19f7673453SMark Yao #define RK3288_INTR_CTRL0			0x0020
20f7673453SMark Yao #define RK3288_INTR_CTRL1			0x0024
21f7673453SMark Yao #define RK3288_WIN0_CTRL0			0x0030
22f7673453SMark Yao #define RK3288_WIN0_CTRL1			0x0034
23f7673453SMark Yao #define RK3288_WIN0_COLOR_KEY			0x0038
24f7673453SMark Yao #define RK3288_WIN0_VIR				0x003c
25f7673453SMark Yao #define RK3288_WIN0_YRGB_MST			0x0040
26f7673453SMark Yao #define RK3288_WIN0_CBR_MST			0x0044
27f7673453SMark Yao #define RK3288_WIN0_ACT_INFO			0x0048
28f7673453SMark Yao #define RK3288_WIN0_DSP_INFO			0x004c
29f7673453SMark Yao #define RK3288_WIN0_DSP_ST			0x0050
30f7673453SMark Yao #define RK3288_WIN0_SCL_FACTOR_YRGB		0x0054
31f7673453SMark Yao #define RK3288_WIN0_SCL_FACTOR_CBR		0x0058
32f7673453SMark Yao #define RK3288_WIN0_SCL_OFFSET			0x005c
33f7673453SMark Yao #define RK3288_WIN0_SRC_ALPHA_CTRL		0x0060
34f7673453SMark Yao #define RK3288_WIN0_DST_ALPHA_CTRL		0x0064
35f7673453SMark Yao #define RK3288_WIN0_FADING_CTRL			0x0068
36eb5cb6aaSMark yao #define RK3288_WIN0_CTRL2			0x006c
37f7673453SMark Yao 
38a67719d1SMark Yao /* win1 register */
39f7673453SMark Yao #define RK3288_WIN1_CTRL0			0x0070
40f7673453SMark Yao #define RK3288_WIN1_CTRL1			0x0074
41f7673453SMark Yao #define RK3288_WIN1_COLOR_KEY			0x0078
42f7673453SMark Yao #define RK3288_WIN1_VIR				0x007c
43f7673453SMark Yao #define RK3288_WIN1_YRGB_MST			0x0080
44f7673453SMark Yao #define RK3288_WIN1_CBR_MST			0x0084
45f7673453SMark Yao #define RK3288_WIN1_ACT_INFO			0x0088
46f7673453SMark Yao #define RK3288_WIN1_DSP_INFO			0x008c
47f7673453SMark Yao #define RK3288_WIN1_DSP_ST			0x0090
48f7673453SMark Yao #define RK3288_WIN1_SCL_FACTOR_YRGB		0x0094
49f7673453SMark Yao #define RK3288_WIN1_SCL_FACTOR_CBR		0x0098
50f7673453SMark Yao #define RK3288_WIN1_SCL_OFFSET			0x009c
51f7673453SMark Yao #define RK3288_WIN1_SRC_ALPHA_CTRL		0x00a0
52f7673453SMark Yao #define RK3288_WIN1_DST_ALPHA_CTRL		0x00a4
53f7673453SMark Yao #define RK3288_WIN1_FADING_CTRL			0x00a8
54a67719d1SMark Yao /* win2 register */
55f7673453SMark Yao #define RK3288_WIN2_CTRL0			0x00b0
56f7673453SMark Yao #define RK3288_WIN2_CTRL1			0x00b4
57f7673453SMark Yao #define RK3288_WIN2_VIR0_1			0x00b8
58f7673453SMark Yao #define RK3288_WIN2_VIR2_3			0x00bc
59f7673453SMark Yao #define RK3288_WIN2_MST0			0x00c0
60f7673453SMark Yao #define RK3288_WIN2_DSP_INFO0			0x00c4
61f7673453SMark Yao #define RK3288_WIN2_DSP_ST0			0x00c8
62f7673453SMark Yao #define RK3288_WIN2_COLOR_KEY			0x00cc
63f7673453SMark Yao #define RK3288_WIN2_MST1			0x00d0
64f7673453SMark Yao #define RK3288_WIN2_DSP_INFO1			0x00d4
65f7673453SMark Yao #define RK3288_WIN2_DSP_ST1			0x00d8
66f7673453SMark Yao #define RK3288_WIN2_SRC_ALPHA_CTRL		0x00dc
67f7673453SMark Yao #define RK3288_WIN2_MST2			0x00e0
68f7673453SMark Yao #define RK3288_WIN2_DSP_INFO2			0x00e4
69f7673453SMark Yao #define RK3288_WIN2_DSP_ST2			0x00e8
70f7673453SMark Yao #define RK3288_WIN2_DST_ALPHA_CTRL		0x00ec
71f7673453SMark Yao #define RK3288_WIN2_MST3			0x00f0
72f7673453SMark Yao #define RK3288_WIN2_DSP_INFO3			0x00f4
73f7673453SMark Yao #define RK3288_WIN2_DSP_ST3			0x00f8
74f7673453SMark Yao #define RK3288_WIN2_FADING_CTRL			0x00fc
75a67719d1SMark Yao /* win3 register */
76f7673453SMark Yao #define RK3288_WIN3_CTRL0			0x0100
77f7673453SMark Yao #define RK3288_WIN3_CTRL1			0x0104
78f7673453SMark Yao #define RK3288_WIN3_VIR0_1			0x0108
79f7673453SMark Yao #define RK3288_WIN3_VIR2_3			0x010c
80f7673453SMark Yao #define RK3288_WIN3_MST0			0x0110
81f7673453SMark Yao #define RK3288_WIN3_DSP_INFO0			0x0114
82f7673453SMark Yao #define RK3288_WIN3_DSP_ST0			0x0118
83f7673453SMark Yao #define RK3288_WIN3_COLOR_KEY			0x011c
84f7673453SMark Yao #define RK3288_WIN3_MST1			0x0120
85f7673453SMark Yao #define RK3288_WIN3_DSP_INFO1			0x0124
86f7673453SMark Yao #define RK3288_WIN3_DSP_ST1			0x0128
87f7673453SMark Yao #define RK3288_WIN3_SRC_ALPHA_CTRL		0x012c
88f7673453SMark Yao #define RK3288_WIN3_MST2			0x0130
89f7673453SMark Yao #define RK3288_WIN3_DSP_INFO2			0x0134
90f7673453SMark Yao #define RK3288_WIN3_DSP_ST2			0x0138
91f7673453SMark Yao #define RK3288_WIN3_DST_ALPHA_CTRL		0x013c
92f7673453SMark Yao #define RK3288_WIN3_MST3			0x0140
93f7673453SMark Yao #define RK3288_WIN3_DSP_INFO3			0x0144
94f7673453SMark Yao #define RK3288_WIN3_DSP_ST3			0x0148
95f7673453SMark Yao #define RK3288_WIN3_FADING_CTRL			0x014c
96a67719d1SMark Yao /* hwc register */
97f7673453SMark Yao #define RK3288_HWC_CTRL0			0x0150
98f7673453SMark Yao #define RK3288_HWC_CTRL1			0x0154
99f7673453SMark Yao #define RK3288_HWC_MST				0x0158
100f7673453SMark Yao #define RK3288_HWC_DSP_ST			0x015c
101f7673453SMark Yao #define RK3288_HWC_SRC_ALPHA_CTRL		0x0160
102f7673453SMark Yao #define RK3288_HWC_DST_ALPHA_CTRL		0x0164
103f7673453SMark Yao #define RK3288_HWC_FADING_CTRL			0x0168
104a67719d1SMark Yao /* post process register */
105f7673453SMark Yao #define RK3288_POST_DSP_HACT_INFO		0x0170
106f7673453SMark Yao #define RK3288_POST_DSP_VACT_INFO		0x0174
107f7673453SMark Yao #define RK3288_POST_SCL_FACTOR_YRGB		0x0178
108f7673453SMark Yao #define RK3288_POST_SCL_CTRL			0x0180
109f7673453SMark Yao #define RK3288_POST_DSP_VACT_INFO_F1		0x0184
110f7673453SMark Yao #define RK3288_DSP_HTOTAL_HS_END		0x0188
111f7673453SMark Yao #define RK3288_DSP_HACT_ST_END			0x018c
112f7673453SMark Yao #define RK3288_DSP_VTOTAL_VS_END		0x0190
113f7673453SMark Yao #define RK3288_DSP_VACT_ST_END			0x0194
114f7673453SMark Yao #define RK3288_DSP_VS_ST_END_F1			0x0198
115f7673453SMark Yao #define RK3288_DSP_VACT_ST_END_F1		0x019c
116a67719d1SMark Yao /* register definition end */
117a67719d1SMark Yao 
118eb5cb6aaSMark yao /* rk3368 register definition */
119eb5cb6aaSMark yao #define RK3368_REG_CFG_DONE			0x0000
120eb5cb6aaSMark yao #define RK3368_VERSION_INFO			0x0004
121eb5cb6aaSMark yao #define RK3368_SYS_CTRL				0x0008
122eb5cb6aaSMark yao #define RK3368_SYS_CTRL1			0x000c
123eb5cb6aaSMark yao #define RK3368_DSP_CTRL0			0x0010
124eb5cb6aaSMark yao #define RK3368_DSP_CTRL1			0x0014
125eb5cb6aaSMark yao #define RK3368_DSP_BG				0x0018
126eb5cb6aaSMark yao #define RK3368_MCU_CTRL				0x001c
127eb5cb6aaSMark yao #define RK3368_LINE_FLAG			0x0020
128eb5cb6aaSMark yao #define RK3368_INTR_EN				0x0024
129eb5cb6aaSMark yao #define RK3368_INTR_CLEAR			0x0028
130eb5cb6aaSMark yao #define RK3368_INTR_STATUS			0x002c
131eb5cb6aaSMark yao #define RK3368_WIN0_CTRL0			0x0030
132eb5cb6aaSMark yao #define RK3368_WIN0_CTRL1			0x0034
133eb5cb6aaSMark yao #define RK3368_WIN0_COLOR_KEY			0x0038
134eb5cb6aaSMark yao #define RK3368_WIN0_VIR				0x003c
135eb5cb6aaSMark yao #define RK3368_WIN0_YRGB_MST			0x0040
136eb5cb6aaSMark yao #define RK3368_WIN0_CBR_MST			0x0044
137eb5cb6aaSMark yao #define RK3368_WIN0_ACT_INFO			0x0048
138eb5cb6aaSMark yao #define RK3368_WIN0_DSP_INFO			0x004c
139eb5cb6aaSMark yao #define RK3368_WIN0_DSP_ST			0x0050
140eb5cb6aaSMark yao #define RK3368_WIN0_SCL_FACTOR_YRGB		0x0054
141eb5cb6aaSMark yao #define RK3368_WIN0_SCL_FACTOR_CBR		0x0058
142eb5cb6aaSMark yao #define RK3368_WIN0_SCL_OFFSET			0x005c
143eb5cb6aaSMark yao #define RK3368_WIN0_SRC_ALPHA_CTRL		0x0060
144eb5cb6aaSMark yao #define RK3368_WIN0_DST_ALPHA_CTRL		0x0064
145eb5cb6aaSMark yao #define RK3368_WIN0_FADING_CTRL			0x0068
146eb5cb6aaSMark yao #define RK3368_WIN0_CTRL2			0x006c
147eb5cb6aaSMark yao #define RK3368_WIN1_CTRL0			0x0070
148eb5cb6aaSMark yao #define RK3368_WIN1_CTRL1			0x0074
149eb5cb6aaSMark yao #define RK3368_WIN1_COLOR_KEY			0x0078
150eb5cb6aaSMark yao #define RK3368_WIN1_VIR				0x007c
151eb5cb6aaSMark yao #define RK3368_WIN1_YRGB_MST			0x0080
152eb5cb6aaSMark yao #define RK3368_WIN1_CBR_MST			0x0084
153eb5cb6aaSMark yao #define RK3368_WIN1_ACT_INFO			0x0088
154eb5cb6aaSMark yao #define RK3368_WIN1_DSP_INFO			0x008c
155eb5cb6aaSMark yao #define RK3368_WIN1_DSP_ST			0x0090
156eb5cb6aaSMark yao #define RK3368_WIN1_SCL_FACTOR_YRGB		0x0094
157eb5cb6aaSMark yao #define RK3368_WIN1_SCL_FACTOR_CBR		0x0098
158eb5cb6aaSMark yao #define RK3368_WIN1_SCL_OFFSET			0x009c
159eb5cb6aaSMark yao #define RK3368_WIN1_SRC_ALPHA_CTRL		0x00a0
160eb5cb6aaSMark yao #define RK3368_WIN1_DST_ALPHA_CTRL		0x00a4
161eb5cb6aaSMark yao #define RK3368_WIN1_FADING_CTRL			0x00a8
162eb5cb6aaSMark yao #define RK3368_WIN1_CTRL2			0x00ac
163eb5cb6aaSMark yao #define RK3368_WIN2_CTRL0			0x00b0
164eb5cb6aaSMark yao #define RK3368_WIN2_CTRL1			0x00b4
165eb5cb6aaSMark yao #define RK3368_WIN2_VIR0_1			0x00b8
166eb5cb6aaSMark yao #define RK3368_WIN2_VIR2_3			0x00bc
167eb5cb6aaSMark yao #define RK3368_WIN2_MST0			0x00c0
168eb5cb6aaSMark yao #define RK3368_WIN2_DSP_INFO0			0x00c4
169eb5cb6aaSMark yao #define RK3368_WIN2_DSP_ST0			0x00c8
170eb5cb6aaSMark yao #define RK3368_WIN2_COLOR_KEY			0x00cc
171eb5cb6aaSMark yao #define RK3368_WIN2_MST1			0x00d0
172eb5cb6aaSMark yao #define RK3368_WIN2_DSP_INFO1			0x00d4
173eb5cb6aaSMark yao #define RK3368_WIN2_DSP_ST1			0x00d8
174eb5cb6aaSMark yao #define RK3368_WIN2_SRC_ALPHA_CTRL		0x00dc
175eb5cb6aaSMark yao #define RK3368_WIN2_MST2			0x00e0
176eb5cb6aaSMark yao #define RK3368_WIN2_DSP_INFO2			0x00e4
177eb5cb6aaSMark yao #define RK3368_WIN2_DSP_ST2			0x00e8
178eb5cb6aaSMark yao #define RK3368_WIN2_DST_ALPHA_CTRL		0x00ec
179eb5cb6aaSMark yao #define RK3368_WIN2_MST3			0x00f0
180eb5cb6aaSMark yao #define RK3368_WIN2_DSP_INFO3			0x00f4
181eb5cb6aaSMark yao #define RK3368_WIN2_DSP_ST3			0x00f8
182eb5cb6aaSMark yao #define RK3368_WIN2_FADING_CTRL			0x00fc
183eb5cb6aaSMark yao #define RK3368_WIN3_CTRL0			0x0100
184eb5cb6aaSMark yao #define RK3368_WIN3_CTRL1			0x0104
185eb5cb6aaSMark yao #define RK3368_WIN3_VIR0_1			0x0108
186eb5cb6aaSMark yao #define RK3368_WIN3_VIR2_3			0x010c
187eb5cb6aaSMark yao #define RK3368_WIN3_MST0			0x0110
188eb5cb6aaSMark yao #define RK3368_WIN3_DSP_INFO0			0x0114
189eb5cb6aaSMark yao #define RK3368_WIN3_DSP_ST0			0x0118
190eb5cb6aaSMark yao #define RK3368_WIN3_COLOR_KEY			0x011c
191eb5cb6aaSMark yao #define RK3368_WIN3_MST1			0x0120
192eb5cb6aaSMark yao #define RK3368_WIN3_DSP_INFO1			0x0124
193eb5cb6aaSMark yao #define RK3368_WIN3_DSP_ST1			0x0128
194eb5cb6aaSMark yao #define RK3368_WIN3_SRC_ALPHA_CTRL		0x012c
195eb5cb6aaSMark yao #define RK3368_WIN3_MST2			0x0130
196eb5cb6aaSMark yao #define RK3368_WIN3_DSP_INFO2			0x0134
197eb5cb6aaSMark yao #define RK3368_WIN3_DSP_ST2			0x0138
198eb5cb6aaSMark yao #define RK3368_WIN3_DST_ALPHA_CTRL		0x013c
199eb5cb6aaSMark yao #define RK3368_WIN3_MST3			0x0140
200eb5cb6aaSMark yao #define RK3368_WIN3_DSP_INFO3			0x0144
201eb5cb6aaSMark yao #define RK3368_WIN3_DSP_ST3			0x0148
202eb5cb6aaSMark yao #define RK3368_WIN3_FADING_CTRL			0x014c
203eb5cb6aaSMark yao #define RK3368_HWC_CTRL0			0x0150
204eb5cb6aaSMark yao #define RK3368_HWC_CTRL1			0x0154
205eb5cb6aaSMark yao #define RK3368_HWC_MST				0x0158
206eb5cb6aaSMark yao #define RK3368_HWC_DSP_ST			0x015c
207eb5cb6aaSMark yao #define RK3368_HWC_SRC_ALPHA_CTRL		0x0160
208eb5cb6aaSMark yao #define RK3368_HWC_DST_ALPHA_CTRL		0x0164
209eb5cb6aaSMark yao #define RK3368_HWC_FADING_CTRL			0x0168
210eb5cb6aaSMark yao #define RK3368_HWC_RESERVED1			0x016c
211eb5cb6aaSMark yao #define RK3368_POST_DSP_HACT_INFO		0x0170
212eb5cb6aaSMark yao #define RK3368_POST_DSP_VACT_INFO		0x0174
213eb5cb6aaSMark yao #define RK3368_POST_SCL_FACTOR_YRGB		0x0178
214eb5cb6aaSMark yao #define RK3368_POST_RESERVED			0x017c
215eb5cb6aaSMark yao #define RK3368_POST_SCL_CTRL			0x0180
216eb5cb6aaSMark yao #define RK3368_POST_DSP_VACT_INFO_F1		0x0184
217eb5cb6aaSMark yao #define RK3368_DSP_HTOTAL_HS_END		0x0188
218eb5cb6aaSMark yao #define RK3368_DSP_HACT_ST_END			0x018c
219eb5cb6aaSMark yao #define RK3368_DSP_VTOTAL_VS_END		0x0190
220eb5cb6aaSMark yao #define RK3368_DSP_VACT_ST_END			0x0194
221eb5cb6aaSMark yao #define RK3368_DSP_VS_ST_END_F1			0x0198
222eb5cb6aaSMark yao #define RK3368_DSP_VACT_ST_END_F1		0x019c
223eb5cb6aaSMark yao #define RK3368_PWM_CTRL				0x01a0
224eb5cb6aaSMark yao #define RK3368_PWM_PERIOD_HPR			0x01a4
225eb5cb6aaSMark yao #define RK3368_PWM_DUTY_LPR			0x01a8
226eb5cb6aaSMark yao #define RK3368_PWM_CNT				0x01ac
227eb5cb6aaSMark yao #define RK3368_BCSH_COLOR_BAR			0x01b0
228eb5cb6aaSMark yao #define RK3368_BCSH_BCS				0x01b4
229eb5cb6aaSMark yao #define RK3368_BCSH_H				0x01b8
230eb5cb6aaSMark yao #define RK3368_BCSH_CTRL			0x01bc
231eb5cb6aaSMark yao #define RK3368_CABC_CTRL0			0x01c0
232eb5cb6aaSMark yao #define RK3368_CABC_CTRL1			0x01c4
233eb5cb6aaSMark yao #define RK3368_CABC_CTRL2			0x01c8
234eb5cb6aaSMark yao #define RK3368_CABC_CTRL3			0x01cc
235eb5cb6aaSMark yao #define RK3368_CABC_GAUSS_LINE0_0		0x01d0
236eb5cb6aaSMark yao #define RK3368_CABC_GAUSS_LINE0_1		0x01d4
237eb5cb6aaSMark yao #define RK3368_CABC_GAUSS_LINE1_0		0x01d8
238eb5cb6aaSMark yao #define RK3368_CABC_GAUSS_LINE1_1		0x01dc
239eb5cb6aaSMark yao #define RK3368_CABC_GAUSS_LINE2_0		0x01e0
240eb5cb6aaSMark yao #define RK3368_CABC_GAUSS_LINE2_1		0x01e4
241eb5cb6aaSMark yao #define RK3368_FRC_LOWER01_0			0x01e8
242eb5cb6aaSMark yao #define RK3368_FRC_LOWER01_1			0x01ec
243eb5cb6aaSMark yao #define RK3368_FRC_LOWER10_0			0x01f0
244eb5cb6aaSMark yao #define RK3368_FRC_LOWER10_1			0x01f4
245eb5cb6aaSMark yao #define RK3368_FRC_LOWER11_0			0x01f8
246eb5cb6aaSMark yao #define RK3368_FRC_LOWER11_1			0x01fc
247eb5cb6aaSMark yao #define RK3368_IFBDC_CTRL			0x0200
248eb5cb6aaSMark yao #define RK3368_IFBDC_TILES_NUM			0x0204
249eb5cb6aaSMark yao #define RK3368_IFBDC_FRAME_RST_CYCLE		0x0208
250eb5cb6aaSMark yao #define RK3368_IFBDC_BASE_ADDR			0x020c
251eb5cb6aaSMark yao #define RK3368_IFBDC_MB_SIZE			0x0210
252eb5cb6aaSMark yao #define RK3368_IFBDC_CMP_INDEX_INIT		0x0214
253eb5cb6aaSMark yao #define RK3368_IFBDC_VIR			0x0220
254eb5cb6aaSMark yao #define RK3368_IFBDC_DEBUG0			0x0230
255eb5cb6aaSMark yao #define RK3368_IFBDC_DEBUG1			0x0234
256eb5cb6aaSMark yao #define RK3368_LATENCY_CTRL0			0x0250
257eb5cb6aaSMark yao #define RK3368_RD_MAX_LATENCY_NUM0		0x0254
258eb5cb6aaSMark yao #define RK3368_RD_LATENCY_THR_NUM0		0x0258
259eb5cb6aaSMark yao #define RK3368_RD_LATENCY_SAMP_NUM0		0x025c
260eb5cb6aaSMark yao #define RK3368_WIN0_DSP_BG			0x0260
261eb5cb6aaSMark yao #define RK3368_WIN1_DSP_BG			0x0264
262eb5cb6aaSMark yao #define RK3368_WIN2_DSP_BG			0x0268
263eb5cb6aaSMark yao #define RK3368_WIN3_DSP_BG			0x026c
264eb5cb6aaSMark yao #define RK3368_SCAN_LINE_NUM			0x0270
265eb5cb6aaSMark yao #define RK3368_CABC_DEBUG0			0x0274
266eb5cb6aaSMark yao #define RK3368_CABC_DEBUG1			0x0278
267eb5cb6aaSMark yao #define RK3368_CABC_DEBUG2			0x027c
268eb5cb6aaSMark yao #define RK3368_DBG_REG_000			0x0280
269eb5cb6aaSMark yao #define RK3368_DBG_REG_001			0x0284
270eb5cb6aaSMark yao #define RK3368_DBG_REG_002			0x0288
271eb5cb6aaSMark yao #define RK3368_DBG_REG_003			0x028c
272eb5cb6aaSMark yao #define RK3368_DBG_REG_004			0x0290
273eb5cb6aaSMark yao #define RK3368_DBG_REG_005			0x0294
274eb5cb6aaSMark yao #define RK3368_DBG_REG_006			0x0298
275eb5cb6aaSMark yao #define RK3368_DBG_REG_007			0x029c
276eb5cb6aaSMark yao #define RK3368_DBG_REG_008			0x02a0
277eb5cb6aaSMark yao #define RK3368_DBG_REG_016			0x02c0
278eb5cb6aaSMark yao #define RK3368_DBG_REG_017			0x02c4
279eb5cb6aaSMark yao #define RK3368_DBG_REG_018			0x02c8
280eb5cb6aaSMark yao #define RK3368_DBG_REG_019			0x02cc
281eb5cb6aaSMark yao #define RK3368_DBG_REG_020			0x02d0
282eb5cb6aaSMark yao #define RK3368_DBG_REG_021			0x02d4
283eb5cb6aaSMark yao #define RK3368_DBG_REG_022			0x02d8
284eb5cb6aaSMark yao #define RK3368_DBG_REG_023			0x02dc
285eb5cb6aaSMark yao #define RK3368_DBG_REG_028			0x02f0
286eb5cb6aaSMark yao #define RK3368_MMU_DTE_ADDR			0x0300
287eb5cb6aaSMark yao #define RK3368_MMU_STATUS			0x0304
288eb5cb6aaSMark yao #define RK3368_MMU_COMMAND			0x0308
289eb5cb6aaSMark yao #define RK3368_MMU_PAGE_FAULT_ADDR		0x030c
290eb5cb6aaSMark yao #define RK3368_MMU_ZAP_ONE_LINE			0x0310
291eb5cb6aaSMark yao #define RK3368_MMU_INT_RAWSTAT			0x0314
292eb5cb6aaSMark yao #define RK3368_MMU_INT_CLEAR			0x0318
293eb5cb6aaSMark yao #define RK3368_MMU_INT_MASK			0x031c
294eb5cb6aaSMark yao #define RK3368_MMU_INT_STATUS			0x0320
295eb5cb6aaSMark yao #define RK3368_MMU_AUTO_GATING			0x0324
296eb5cb6aaSMark yao #define RK3368_WIN2_LUT_ADDR			0x0400
297eb5cb6aaSMark yao #define RK3368_WIN3_LUT_ADDR			0x0800
298eb5cb6aaSMark yao #define RK3368_HWC_LUT_ADDR			0x0c00
299eb5cb6aaSMark yao #define RK3368_GAMMA_LUT_ADDR			0x1000
300eb5cb6aaSMark yao #define RK3368_CABC_GAMMA_LUT_ADDR		0x1800
301eb5cb6aaSMark yao #define RK3368_MCU_BYPASS_WPORT			0x2200
302eb5cb6aaSMark yao #define RK3368_MCU_BYPASS_RPORT			0x2300
303eb5cb6aaSMark yao /* rk3368 register definition end */
304eb5cb6aaSMark yao 
305eb5cb6aaSMark yao #define RK3366_REG_CFG_DONE			0x0000
306eb5cb6aaSMark yao #define RK3366_VERSION_INFO			0x0004
307eb5cb6aaSMark yao #define RK3366_SYS_CTRL				0x0008
308eb5cb6aaSMark yao #define RK3366_SYS_CTRL1			0x000c
309eb5cb6aaSMark yao #define RK3366_DSP_CTRL0			0x0010
310eb5cb6aaSMark yao #define RK3366_DSP_CTRL1			0x0014
311eb5cb6aaSMark yao #define RK3366_DSP_BG				0x0018
312eb5cb6aaSMark yao #define RK3366_MCU_CTRL				0x001c
313eb5cb6aaSMark yao #define RK3366_WB_CTRL0				0x0020
314eb5cb6aaSMark yao #define RK3366_WB_CTRL1				0x0024
315eb5cb6aaSMark yao #define RK3366_WB_YRGB_MST			0x0028
316eb5cb6aaSMark yao #define RK3366_WB_CBR_MST			0x002c
317eb5cb6aaSMark yao #define RK3366_WIN0_CTRL0			0x0030
318eb5cb6aaSMark yao #define RK3366_WIN0_CTRL1			0x0034
319eb5cb6aaSMark yao #define RK3366_WIN0_COLOR_KEY			0x0038
320eb5cb6aaSMark yao #define RK3366_WIN0_VIR				0x003c
321eb5cb6aaSMark yao #define RK3366_WIN0_YRGB_MST			0x0040
322eb5cb6aaSMark yao #define RK3366_WIN0_CBR_MST			0x0044
323eb5cb6aaSMark yao #define RK3366_WIN0_ACT_INFO			0x0048
324eb5cb6aaSMark yao #define RK3366_WIN0_DSP_INFO			0x004c
325eb5cb6aaSMark yao #define RK3366_WIN0_DSP_ST			0x0050
326eb5cb6aaSMark yao #define RK3366_WIN0_SCL_FACTOR_YRGB		0x0054
327eb5cb6aaSMark yao #define RK3366_WIN0_SCL_FACTOR_CBR		0x0058
328eb5cb6aaSMark yao #define RK3366_WIN0_SCL_OFFSET			0x005c
329eb5cb6aaSMark yao #define RK3366_WIN0_SRC_ALPHA_CTRL		0x0060
330eb5cb6aaSMark yao #define RK3366_WIN0_DST_ALPHA_CTRL		0x0064
331eb5cb6aaSMark yao #define RK3366_WIN0_FADING_CTRL			0x0068
332eb5cb6aaSMark yao #define RK3366_WIN0_CTRL2			0x006c
333eb5cb6aaSMark yao #define RK3366_WIN1_CTRL0			0x0070
334eb5cb6aaSMark yao #define RK3366_WIN1_CTRL1			0x0074
335eb5cb6aaSMark yao #define RK3366_WIN1_COLOR_KEY			0x0078
336eb5cb6aaSMark yao #define RK3366_WIN1_VIR				0x007c
337eb5cb6aaSMark yao #define RK3366_WIN1_YRGB_MST			0x0080
338eb5cb6aaSMark yao #define RK3366_WIN1_CBR_MST			0x0084
339eb5cb6aaSMark yao #define RK3366_WIN1_ACT_INFO			0x0088
340eb5cb6aaSMark yao #define RK3366_WIN1_DSP_INFO			0x008c
341eb5cb6aaSMark yao #define RK3366_WIN1_DSP_ST			0x0090
342eb5cb6aaSMark yao #define RK3366_WIN1_SCL_FACTOR_YRGB		0x0094
343eb5cb6aaSMark yao #define RK3366_WIN1_SCL_FACTOR_CBR		0x0098
344eb5cb6aaSMark yao #define RK3366_WIN1_SCL_OFFSET			0x009c
345eb5cb6aaSMark yao #define RK3366_WIN1_SRC_ALPHA_CTRL		0x00a0
346eb5cb6aaSMark yao #define RK3366_WIN1_DST_ALPHA_CTRL		0x00a4
347eb5cb6aaSMark yao #define RK3366_WIN1_FADING_CTRL			0x00a8
348eb5cb6aaSMark yao #define RK3366_WIN1_CTRL2			0x00ac
349eb5cb6aaSMark yao #define RK3366_WIN2_CTRL0			0x00b0
350eb5cb6aaSMark yao #define RK3366_WIN2_CTRL1			0x00b4
351eb5cb6aaSMark yao #define RK3366_WIN2_VIR0_1			0x00b8
352eb5cb6aaSMark yao #define RK3366_WIN2_VIR2_3			0x00bc
353eb5cb6aaSMark yao #define RK3366_WIN2_MST0			0x00c0
354eb5cb6aaSMark yao #define RK3366_WIN2_DSP_INFO0			0x00c4
355eb5cb6aaSMark yao #define RK3366_WIN2_DSP_ST0			0x00c8
356eb5cb6aaSMark yao #define RK3366_WIN2_COLOR_KEY			0x00cc
357eb5cb6aaSMark yao #define RK3366_WIN2_MST1			0x00d0
358eb5cb6aaSMark yao #define RK3366_WIN2_DSP_INFO1			0x00d4
359eb5cb6aaSMark yao #define RK3366_WIN2_DSP_ST1			0x00d8
360eb5cb6aaSMark yao #define RK3366_WIN2_SRC_ALPHA_CTRL		0x00dc
361eb5cb6aaSMark yao #define RK3366_WIN2_MST2			0x00e0
362eb5cb6aaSMark yao #define RK3366_WIN2_DSP_INFO2			0x00e4
363eb5cb6aaSMark yao #define RK3366_WIN2_DSP_ST2			0x00e8
364eb5cb6aaSMark yao #define RK3366_WIN2_DST_ALPHA_CTRL		0x00ec
365eb5cb6aaSMark yao #define RK3366_WIN2_MST3			0x00f0
366eb5cb6aaSMark yao #define RK3366_WIN2_DSP_INFO3			0x00f4
367eb5cb6aaSMark yao #define RK3366_WIN2_DSP_ST3			0x00f8
368eb5cb6aaSMark yao #define RK3366_WIN2_FADING_CTRL			0x00fc
369eb5cb6aaSMark yao #define RK3366_WIN3_CTRL0			0x0100
370eb5cb6aaSMark yao #define RK3366_WIN3_CTRL1			0x0104
371eb5cb6aaSMark yao #define RK3366_WIN3_VIR0_1			0x0108
372eb5cb6aaSMark yao #define RK3366_WIN3_VIR2_3			0x010c
373eb5cb6aaSMark yao #define RK3366_WIN3_MST0			0x0110
374eb5cb6aaSMark yao #define RK3366_WIN3_DSP_INFO0			0x0114
375eb5cb6aaSMark yao #define RK3366_WIN3_DSP_ST0			0x0118
376eb5cb6aaSMark yao #define RK3366_WIN3_COLOR_KEY			0x011c
377eb5cb6aaSMark yao #define RK3366_WIN3_MST1			0x0120
378eb5cb6aaSMark yao #define RK3366_WIN3_DSP_INFO1			0x0124
379eb5cb6aaSMark yao #define RK3366_WIN3_DSP_ST1			0x0128
380eb5cb6aaSMark yao #define RK3366_WIN3_SRC_ALPHA_CTRL		0x012c
381eb5cb6aaSMark yao #define RK3366_WIN3_MST2			0x0130
382eb5cb6aaSMark yao #define RK3366_WIN3_DSP_INFO2			0x0134
383eb5cb6aaSMark yao #define RK3366_WIN3_DSP_ST2			0x0138
384eb5cb6aaSMark yao #define RK3366_WIN3_DST_ALPHA_CTRL		0x013c
385eb5cb6aaSMark yao #define RK3366_WIN3_MST3			0x0140
386eb5cb6aaSMark yao #define RK3366_WIN3_DSP_INFO3			0x0144
387eb5cb6aaSMark yao #define RK3366_WIN3_DSP_ST3			0x0148
388eb5cb6aaSMark yao #define RK3366_WIN3_FADING_CTRL			0x014c
389eb5cb6aaSMark yao #define RK3366_HWC_CTRL0			0x0150
390eb5cb6aaSMark yao #define RK3366_HWC_CTRL1			0x0154
391eb5cb6aaSMark yao #define RK3366_HWC_MST				0x0158
392eb5cb6aaSMark yao #define RK3366_HWC_DSP_ST			0x015c
393eb5cb6aaSMark yao #define RK3366_HWC_SRC_ALPHA_CTRL		0x0160
394eb5cb6aaSMark yao #define RK3366_HWC_DST_ALPHA_CTRL		0x0164
395eb5cb6aaSMark yao #define RK3366_HWC_FADING_CTRL			0x0168
396eb5cb6aaSMark yao #define RK3366_HWC_RESERVED1			0x016c
397eb5cb6aaSMark yao #define RK3366_POST_DSP_HACT_INFO		0x0170
398eb5cb6aaSMark yao #define RK3366_POST_DSP_VACT_INFO		0x0174
399eb5cb6aaSMark yao #define RK3366_POST_SCL_FACTOR_YRGB		0x0178
400eb5cb6aaSMark yao #define RK3366_POST_RESERVED			0x017c
401eb5cb6aaSMark yao #define RK3366_POST_SCL_CTRL			0x0180
402eb5cb6aaSMark yao #define RK3366_POST_DSP_VACT_INFO_F1		0x0184
403eb5cb6aaSMark yao #define RK3366_DSP_HTOTAL_HS_END		0x0188
404eb5cb6aaSMark yao #define RK3366_DSP_HACT_ST_END			0x018c
405eb5cb6aaSMark yao #define RK3366_DSP_VTOTAL_VS_END		0x0190
406eb5cb6aaSMark yao #define RK3366_DSP_VACT_ST_END			0x0194
407eb5cb6aaSMark yao #define RK3366_DSP_VS_ST_END_F1			0x0198
408eb5cb6aaSMark yao #define RK3366_DSP_VACT_ST_END_F1		0x019c
409eb5cb6aaSMark yao #define RK3366_PWM_CTRL				0x01a0
410eb5cb6aaSMark yao #define RK3366_PWM_PERIOD_HPR			0x01a4
411eb5cb6aaSMark yao #define RK3366_PWM_DUTY_LPR			0x01a8
412eb5cb6aaSMark yao #define RK3366_PWM_CNT				0x01ac
413eb5cb6aaSMark yao #define RK3366_BCSH_COLOR_BAR			0x01b0
414eb5cb6aaSMark yao #define RK3366_BCSH_BCS				0x01b4
415eb5cb6aaSMark yao #define RK3366_BCSH_H				0x01b8
416eb5cb6aaSMark yao #define RK3366_BCSH_CTRL			0x01bc
417eb5cb6aaSMark yao #define RK3366_CABC_CTRL0			0x01c0
418eb5cb6aaSMark yao #define RK3366_CABC_CTRL1			0x01c4
419eb5cb6aaSMark yao #define RK3366_CABC_CTRL2			0x01c8
420eb5cb6aaSMark yao #define RK3366_CABC_CTRL3			0x01cc
421eb5cb6aaSMark yao #define RK3366_CABC_GAUSS_LINE0_0		0x01d0
422eb5cb6aaSMark yao #define RK3366_CABC_GAUSS_LINE0_1		0x01d4
423eb5cb6aaSMark yao #define RK3366_CABC_GAUSS_LINE1_0		0x01d8
424eb5cb6aaSMark yao #define RK3366_CABC_GAUSS_LINE1_1		0x01dc
425eb5cb6aaSMark yao #define RK3366_CABC_GAUSS_LINE2_0		0x01e0
426eb5cb6aaSMark yao #define RK3366_CABC_GAUSS_LINE2_1		0x01e4
427eb5cb6aaSMark yao #define RK3366_FRC_LOWER01_0			0x01e8
428eb5cb6aaSMark yao #define RK3366_FRC_LOWER01_1			0x01ec
429eb5cb6aaSMark yao #define RK3366_FRC_LOWER10_0			0x01f0
430eb5cb6aaSMark yao #define RK3366_FRC_LOWER10_1			0x01f4
431eb5cb6aaSMark yao #define RK3366_FRC_LOWER11_0			0x01f8
432eb5cb6aaSMark yao #define RK3366_FRC_LOWER11_1			0x01fc
433eb5cb6aaSMark yao #define RK3366_INTR_EN0				0x0280
434eb5cb6aaSMark yao #define RK3366_INTR_CLEAR0			0x0284
435eb5cb6aaSMark yao #define RK3366_INTR_STATUS0			0x0288
436eb5cb6aaSMark yao #define RK3366_INTR_RAW_STATUS0			0x028c
437eb5cb6aaSMark yao #define RK3366_INTR_EN1				0x0290
438eb5cb6aaSMark yao #define RK3366_INTR_CLEAR1			0x0294
439eb5cb6aaSMark yao #define RK3366_INTR_STATUS1			0x0298
440eb5cb6aaSMark yao #define RK3366_INTR_RAW_STATUS1			0x029c
441eb5cb6aaSMark yao #define RK3366_LINE_FLAG			0x02a0
442eb5cb6aaSMark yao #define RK3366_VOP_STATUS			0x02a4
443eb5cb6aaSMark yao #define RK3366_BLANKING_VALUE			0x02a8
444eb5cb6aaSMark yao #define RK3366_WIN0_DSP_BG			0x02b0
445eb5cb6aaSMark yao #define RK3366_WIN1_DSP_BG			0x02b4
446eb5cb6aaSMark yao #define RK3366_WIN2_DSP_BG			0x02b8
447eb5cb6aaSMark yao #define RK3366_WIN3_DSP_BG			0x02bc
448eb5cb6aaSMark yao #define RK3366_WIN2_LUT_ADDR			0x0400
449eb5cb6aaSMark yao #define RK3366_WIN3_LUT_ADDR			0x0800
450eb5cb6aaSMark yao #define RK3366_HWC_LUT_ADDR			0x0c00
451eb5cb6aaSMark yao #define RK3366_GAMMA0_LUT_ADDR			0x1000
452eb5cb6aaSMark yao #define RK3366_GAMMA1_LUT_ADDR			0x1400
453eb5cb6aaSMark yao #define RK3366_CABC_GAMMA_LUT_ADDR		0x1800
454eb5cb6aaSMark yao #define RK3366_MCU_BYPASS_WPORT			0x2200
455eb5cb6aaSMark yao #define RK3366_MCU_BYPASS_RPORT			0x2300
456eb5cb6aaSMark yao #define RK3366_MMU_DTE_ADDR			0x2400
457eb5cb6aaSMark yao #define RK3366_MMU_STATUS			0x2404
458eb5cb6aaSMark yao #define RK3366_MMU_COMMAND			0x2408
459eb5cb6aaSMark yao #define RK3366_MMU_PAGE_FAULT_ADDR		0x240c
460eb5cb6aaSMark yao #define RK3366_MMU_ZAP_ONE_LINE			0x2410
461eb5cb6aaSMark yao #define RK3366_MMU_INT_RAWSTAT			0x2414
462eb5cb6aaSMark yao #define RK3366_MMU_INT_CLEAR			0x2418
463eb5cb6aaSMark yao #define RK3366_MMU_INT_MASK			0x241c
464eb5cb6aaSMark yao #define RK3366_MMU_INT_STATUS			0x2420
465eb5cb6aaSMark yao #define RK3366_MMU_AUTO_GATING			0x2424
466eb5cb6aaSMark yao 
467eb5cb6aaSMark yao /* rk3399 register definition */
468eb5cb6aaSMark yao #define RK3399_REG_CFG_DONE			0x0000
469eb5cb6aaSMark yao #define RK3399_VERSION_INFO			0x0004
470eb5cb6aaSMark yao #define RK3399_SYS_CTRL				0x0008
471eb5cb6aaSMark yao #define RK3399_SYS_CTRL1			0x000c
472eb5cb6aaSMark yao #define RK3399_DSP_CTRL0			0x0010
473eb5cb6aaSMark yao #define RK3399_DSP_CTRL1			0x0014
474eb5cb6aaSMark yao #define RK3399_DSP_BG				0x0018
475eb5cb6aaSMark yao #define RK3399_MCU_CTRL				0x001c
476eb5cb6aaSMark yao #define RK3399_WB_CTRL0				0x0020
477eb5cb6aaSMark yao #define RK3399_WB_CTRL1				0x0024
478eb5cb6aaSMark yao #define RK3399_WB_YRGB_MST			0x0028
479eb5cb6aaSMark yao #define RK3399_WB_CBR_MST			0x002c
480eb5cb6aaSMark yao #define RK3399_WIN0_CTRL0			0x0030
481eb5cb6aaSMark yao #define RK3399_WIN0_CTRL1			0x0034
482eb5cb6aaSMark yao #define RK3399_WIN0_COLOR_KEY			0x0038
483eb5cb6aaSMark yao #define RK3399_WIN0_VIR				0x003c
484eb5cb6aaSMark yao #define RK3399_WIN0_YRGB_MST			0x0040
485eb5cb6aaSMark yao #define RK3399_WIN0_CBR_MST			0x0044
486eb5cb6aaSMark yao #define RK3399_WIN0_ACT_INFO			0x0048
487eb5cb6aaSMark yao #define RK3399_WIN0_DSP_INFO			0x004c
488eb5cb6aaSMark yao #define RK3399_WIN0_DSP_ST			0x0050
489eb5cb6aaSMark yao #define RK3399_WIN0_SCL_FACTOR_YRGB		0x0054
490eb5cb6aaSMark yao #define RK3399_WIN0_SCL_FACTOR_CBR		0x0058
491eb5cb6aaSMark yao #define RK3399_WIN0_SCL_OFFSET			0x005c
492eb5cb6aaSMark yao #define RK3399_WIN0_SRC_ALPHA_CTRL		0x0060
493eb5cb6aaSMark yao #define RK3399_WIN0_DST_ALPHA_CTRL		0x0064
494eb5cb6aaSMark yao #define RK3399_WIN0_FADING_CTRL			0x0068
495eb5cb6aaSMark yao #define RK3399_WIN0_CTRL2			0x006c
496eb5cb6aaSMark yao #define RK3399_WIN1_CTRL0			0x0070
497eb5cb6aaSMark yao #define RK3399_WIN1_CTRL1			0x0074
498eb5cb6aaSMark yao #define RK3399_WIN1_COLOR_KEY			0x0078
499eb5cb6aaSMark yao #define RK3399_WIN1_VIR				0x007c
500eb5cb6aaSMark yao #define RK3399_WIN1_YRGB_MST			0x0080
501eb5cb6aaSMark yao #define RK3399_WIN1_CBR_MST			0x0084
502eb5cb6aaSMark yao #define RK3399_WIN1_ACT_INFO			0x0088
503eb5cb6aaSMark yao #define RK3399_WIN1_DSP_INFO			0x008c
504eb5cb6aaSMark yao #define RK3399_WIN1_DSP_ST			0x0090
505eb5cb6aaSMark yao #define RK3399_WIN1_SCL_FACTOR_YRGB		0x0094
506eb5cb6aaSMark yao #define RK3399_WIN1_SCL_FACTOR_CBR		0x0098
507eb5cb6aaSMark yao #define RK3399_WIN1_SCL_OFFSET			0x009c
508eb5cb6aaSMark yao #define RK3399_WIN1_SRC_ALPHA_CTRL		0x00a0
509eb5cb6aaSMark yao #define RK3399_WIN1_DST_ALPHA_CTRL		0x00a4
510eb5cb6aaSMark yao #define RK3399_WIN1_FADING_CTRL			0x00a8
511eb5cb6aaSMark yao #define RK3399_WIN1_CTRL2			0x00ac
512eb5cb6aaSMark yao #define RK3399_WIN2_CTRL0			0x00b0
513eb5cb6aaSMark yao #define RK3399_WIN2_CTRL1			0x00b4
514eb5cb6aaSMark yao #define RK3399_WIN2_VIR0_1			0x00b8
515eb5cb6aaSMark yao #define RK3399_WIN2_VIR2_3			0x00bc
516eb5cb6aaSMark yao #define RK3399_WIN2_MST0			0x00c0
517eb5cb6aaSMark yao #define RK3399_WIN2_DSP_INFO0			0x00c4
518eb5cb6aaSMark yao #define RK3399_WIN2_DSP_ST0			0x00c8
519eb5cb6aaSMark yao #define RK3399_WIN2_COLOR_KEY			0x00cc
520eb5cb6aaSMark yao #define RK3399_WIN2_MST1			0x00d0
521eb5cb6aaSMark yao #define RK3399_WIN2_DSP_INFO1			0x00d4
522eb5cb6aaSMark yao #define RK3399_WIN2_DSP_ST1			0x00d8
523eb5cb6aaSMark yao #define RK3399_WIN2_SRC_ALPHA_CTRL		0x00dc
524eb5cb6aaSMark yao #define RK3399_WIN2_MST2			0x00e0
525eb5cb6aaSMark yao #define RK3399_WIN2_DSP_INFO2			0x00e4
526eb5cb6aaSMark yao #define RK3399_WIN2_DSP_ST2			0x00e8
527eb5cb6aaSMark yao #define RK3399_WIN2_DST_ALPHA_CTRL		0x00ec
528eb5cb6aaSMark yao #define RK3399_WIN2_MST3			0x00f0
529eb5cb6aaSMark yao #define RK3399_WIN2_DSP_INFO3			0x00f4
530eb5cb6aaSMark yao #define RK3399_WIN2_DSP_ST3			0x00f8
531eb5cb6aaSMark yao #define RK3399_WIN2_FADING_CTRL			0x00fc
532eb5cb6aaSMark yao #define RK3399_WIN3_CTRL0			0x0100
533eb5cb6aaSMark yao #define RK3399_WIN3_CTRL1			0x0104
534eb5cb6aaSMark yao #define RK3399_WIN3_VIR0_1			0x0108
535eb5cb6aaSMark yao #define RK3399_WIN3_VIR2_3			0x010c
536eb5cb6aaSMark yao #define RK3399_WIN3_MST0			0x0110
537eb5cb6aaSMark yao #define RK3399_WIN3_DSP_INFO0			0x0114
538eb5cb6aaSMark yao #define RK3399_WIN3_DSP_ST0			0x0118
539eb5cb6aaSMark yao #define RK3399_WIN3_COLOR_KEY			0x011c
540eb5cb6aaSMark yao #define RK3399_WIN3_MST1			0x0120
541eb5cb6aaSMark yao #define RK3399_WIN3_DSP_INFO1			0x0124
542eb5cb6aaSMark yao #define RK3399_WIN3_DSP_ST1			0x0128
543eb5cb6aaSMark yao #define RK3399_WIN3_SRC_ALPHA_CTRL		0x012c
544eb5cb6aaSMark yao #define RK3399_WIN3_MST2			0x0130
545eb5cb6aaSMark yao #define RK3399_WIN3_DSP_INFO2			0x0134
546eb5cb6aaSMark yao #define RK3399_WIN3_DSP_ST2			0x0138
547eb5cb6aaSMark yao #define RK3399_WIN3_DST_ALPHA_CTRL		0x013c
548eb5cb6aaSMark yao #define RK3399_WIN3_MST3			0x0140
549eb5cb6aaSMark yao #define RK3399_WIN3_DSP_INFO3			0x0144
550eb5cb6aaSMark yao #define RK3399_WIN3_DSP_ST3			0x0148
551eb5cb6aaSMark yao #define RK3399_WIN3_FADING_CTRL			0x014c
552eb5cb6aaSMark yao #define RK3399_HWC_CTRL0			0x0150
553eb5cb6aaSMark yao #define RK3399_HWC_CTRL1			0x0154
554eb5cb6aaSMark yao #define RK3399_HWC_MST				0x0158
555eb5cb6aaSMark yao #define RK3399_HWC_DSP_ST			0x015c
556eb5cb6aaSMark yao #define RK3399_HWC_SRC_ALPHA_CTRL		0x0160
557eb5cb6aaSMark yao #define RK3399_HWC_DST_ALPHA_CTRL		0x0164
558eb5cb6aaSMark yao #define RK3399_HWC_FADING_CTRL			0x0168
559eb5cb6aaSMark yao #define RK3399_HWC_RESERVED1			0x016c
560eb5cb6aaSMark yao #define RK3399_POST_DSP_HACT_INFO		0x0170
561eb5cb6aaSMark yao #define RK3399_POST_DSP_VACT_INFO		0x0174
562eb5cb6aaSMark yao #define RK3399_POST_SCL_FACTOR_YRGB		0x0178
563eb5cb6aaSMark yao #define RK3399_POST_RESERVED			0x017c
564eb5cb6aaSMark yao #define RK3399_POST_SCL_CTRL			0x0180
565eb5cb6aaSMark yao #define RK3399_POST_DSP_VACT_INFO_F1		0x0184
566eb5cb6aaSMark yao #define RK3399_DSP_HTOTAL_HS_END		0x0188
567eb5cb6aaSMark yao #define RK3399_DSP_HACT_ST_END			0x018c
568eb5cb6aaSMark yao #define RK3399_DSP_VTOTAL_VS_END		0x0190
569eb5cb6aaSMark yao #define RK3399_DSP_VACT_ST_END			0x0194
570eb5cb6aaSMark yao #define RK3399_DSP_VS_ST_END_F1			0x0198
571eb5cb6aaSMark yao #define RK3399_DSP_VACT_ST_END_F1		0x019c
572eb5cb6aaSMark yao #define RK3399_PWM_CTRL				0x01a0
573eb5cb6aaSMark yao #define RK3399_PWM_PERIOD_HPR			0x01a4
574eb5cb6aaSMark yao #define RK3399_PWM_DUTY_LPR			0x01a8
575eb5cb6aaSMark yao #define RK3399_PWM_CNT				0x01ac
576eb5cb6aaSMark yao #define RK3399_BCSH_COLOR_BAR			0x01b0
577eb5cb6aaSMark yao #define RK3399_BCSH_BCS				0x01b4
578eb5cb6aaSMark yao #define RK3399_BCSH_H				0x01b8
579eb5cb6aaSMark yao #define RK3399_BCSH_CTRL			0x01bc
580eb5cb6aaSMark yao #define RK3399_CABC_CTRL0			0x01c0
581eb5cb6aaSMark yao #define RK3399_CABC_CTRL1			0x01c4
582eb5cb6aaSMark yao #define RK3399_CABC_CTRL2			0x01c8
583eb5cb6aaSMark yao #define RK3399_CABC_CTRL3			0x01cc
584eb5cb6aaSMark yao #define RK3399_CABC_GAUSS_LINE0_0		0x01d0
585eb5cb6aaSMark yao #define RK3399_CABC_GAUSS_LINE0_1		0x01d4
586eb5cb6aaSMark yao #define RK3399_CABC_GAUSS_LINE1_0		0x01d8
587eb5cb6aaSMark yao #define RK3399_CABC_GAUSS_LINE1_1		0x01dc
588eb5cb6aaSMark yao #define RK3399_CABC_GAUSS_LINE2_0		0x01e0
589eb5cb6aaSMark yao #define RK3399_CABC_GAUSS_LINE2_1		0x01e4
590eb5cb6aaSMark yao #define RK3399_FRC_LOWER01_0			0x01e8
591eb5cb6aaSMark yao #define RK3399_FRC_LOWER01_1			0x01ec
592eb5cb6aaSMark yao #define RK3399_FRC_LOWER10_0			0x01f0
593eb5cb6aaSMark yao #define RK3399_FRC_LOWER10_1			0x01f4
594eb5cb6aaSMark yao #define RK3399_FRC_LOWER11_0			0x01f8
595eb5cb6aaSMark yao #define RK3399_FRC_LOWER11_1			0x01fc
596eb5cb6aaSMark yao #define RK3399_AFBCD0_CTRL			0x0200
597eb5cb6aaSMark yao #define RK3399_AFBCD0_HDR_PTR			0x0204
598eb5cb6aaSMark yao #define RK3399_AFBCD0_PIC_SIZE			0x0208
599eb5cb6aaSMark yao #define RK3399_AFBCD0_STATUS			0x020c
600eb5cb6aaSMark yao #define RK3399_AFBCD1_CTRL			0x0220
601eb5cb6aaSMark yao #define RK3399_AFBCD1_HDR_PTR			0x0224
602eb5cb6aaSMark yao #define RK3399_AFBCD1_PIC_SIZE			0x0228
603eb5cb6aaSMark yao #define RK3399_AFBCD1_STATUS			0x022c
604eb5cb6aaSMark yao #define RK3399_AFBCD2_CTRL			0x0240
605eb5cb6aaSMark yao #define RK3399_AFBCD2_HDR_PTR			0x0244
606eb5cb6aaSMark yao #define RK3399_AFBCD2_PIC_SIZE			0x0248
607eb5cb6aaSMark yao #define RK3399_AFBCD2_STATUS			0x024c
608eb5cb6aaSMark yao #define RK3399_AFBCD3_CTRL			0x0260
609eb5cb6aaSMark yao #define RK3399_AFBCD3_HDR_PTR			0x0264
610eb5cb6aaSMark yao #define RK3399_AFBCD3_PIC_SIZE			0x0268
611eb5cb6aaSMark yao #define RK3399_AFBCD3_STATUS			0x026c
612eb5cb6aaSMark yao #define RK3399_INTR_EN0				0x0280
613eb5cb6aaSMark yao #define RK3399_INTR_CLEAR0			0x0284
614eb5cb6aaSMark yao #define RK3399_INTR_STATUS0			0x0288
615eb5cb6aaSMark yao #define RK3399_INTR_RAW_STATUS0			0x028c
616eb5cb6aaSMark yao #define RK3399_INTR_EN1				0x0290
617eb5cb6aaSMark yao #define RK3399_INTR_CLEAR1			0x0294
618eb5cb6aaSMark yao #define RK3399_INTR_STATUS1			0x0298
619eb5cb6aaSMark yao #define RK3399_INTR_RAW_STATUS1			0x029c
620eb5cb6aaSMark yao #define RK3399_LINE_FLAG			0x02a0
621eb5cb6aaSMark yao #define RK3399_VOP_STATUS			0x02a4
622eb5cb6aaSMark yao #define RK3399_BLANKING_VALUE			0x02a8
623eb5cb6aaSMark yao #define RK3399_MCU_BYPASS_PORT			0x02ac
624eb5cb6aaSMark yao #define RK3399_WIN0_DSP_BG			0x02b0
625eb5cb6aaSMark yao #define RK3399_WIN1_DSP_BG			0x02b4
626eb5cb6aaSMark yao #define RK3399_WIN2_DSP_BG			0x02b8
627eb5cb6aaSMark yao #define RK3399_WIN3_DSP_BG			0x02bc
628eb5cb6aaSMark yao #define RK3399_YUV2YUV_WIN			0x02c0
629eb5cb6aaSMark yao #define RK3399_YUV2YUV_POST			0x02c4
630eb5cb6aaSMark yao #define RK3399_AUTO_GATING_EN			0x02cc
631*3ba000d6SHugh Cole-Baker #define RK3399_DBG_POST_REG1			0x036c
632eb5cb6aaSMark yao #define RK3399_WIN0_CSC_COE			0x03a0
633eb5cb6aaSMark yao #define RK3399_WIN1_CSC_COE			0x03c0
634eb5cb6aaSMark yao #define RK3399_WIN2_CSC_COE			0x03e0
635eb5cb6aaSMark yao #define RK3399_WIN3_CSC_COE			0x0400
636eb5cb6aaSMark yao #define RK3399_HWC_CSC_COE			0x0420
637eb5cb6aaSMark yao #define RK3399_BCSH_R2Y_CSC_COE			0x0440
638eb5cb6aaSMark yao #define RK3399_BCSH_Y2R_CSC_COE			0x0460
639eb5cb6aaSMark yao #define RK3399_POST_YUV2YUV_Y2R_COE		0x0480
640eb5cb6aaSMark yao #define RK3399_POST_YUV2YUV_3X3_COE		0x04a0
641eb5cb6aaSMark yao #define RK3399_POST_YUV2YUV_R2Y_COE		0x04c0
642eb5cb6aaSMark yao #define RK3399_WIN0_YUV2YUV_Y2R			0x04e0
643eb5cb6aaSMark yao #define RK3399_WIN0_YUV2YUV_3X3			0x0500
644eb5cb6aaSMark yao #define RK3399_WIN0_YUV2YUV_R2Y			0x0520
645eb5cb6aaSMark yao #define RK3399_WIN1_YUV2YUV_Y2R			0x0540
646eb5cb6aaSMark yao #define RK3399_WIN1_YUV2YUV_3X3			0x0560
647eb5cb6aaSMark yao #define RK3399_WIN1_YUV2YUV_R2Y			0x0580
648eb5cb6aaSMark yao #define RK3399_WIN2_YUV2YUV_Y2R			0x05a0
649eb5cb6aaSMark yao #define RK3399_WIN2_YUV2YUV_3X3			0x05c0
650eb5cb6aaSMark yao #define RK3399_WIN2_YUV2YUV_R2Y			0x05e0
651eb5cb6aaSMark yao #define RK3399_WIN3_YUV2YUV_Y2R			0x0600
652eb5cb6aaSMark yao #define RK3399_WIN3_YUV2YUV_3X3			0x0620
653eb5cb6aaSMark yao #define RK3399_WIN3_YUV2YUV_R2Y			0x0640
654eb5cb6aaSMark yao #define RK3399_WIN2_LUT_ADDR			0x1000
655eb5cb6aaSMark yao #define RK3399_WIN3_LUT_ADDR			0x1400
656eb5cb6aaSMark yao #define RK3399_HWC_LUT_ADDR			0x1800
657eb5cb6aaSMark yao #define RK3399_CABC_GAMMA_LUT_ADDR		0x1c00
658eb5cb6aaSMark yao #define RK3399_GAMMA_LUT_ADDR			0x2000
659eb5cb6aaSMark yao /* rk3399 register definition end */
660eb5cb6aaSMark yao 
661eb5cb6aaSMark yao /* rk3328 register definition end */
662eb5cb6aaSMark yao #define RK3328_REG_CFG_DONE			0x00000000
663eb5cb6aaSMark yao #define RK3328_VERSION_INFO			0x00000004
664eb5cb6aaSMark yao #define RK3328_SYS_CTRL				0x00000008
665eb5cb6aaSMark yao #define RK3328_SYS_CTRL1			0x0000000c
666eb5cb6aaSMark yao #define RK3328_DSP_CTRL0			0x00000010
667eb5cb6aaSMark yao #define RK3328_DSP_CTRL1			0x00000014
668eb5cb6aaSMark yao #define RK3328_DSP_BG				0x00000018
669eb5cb6aaSMark yao #define RK3328_AUTO_GATING_EN			0x0000003c
670eb5cb6aaSMark yao #define RK3328_LINE_FLAG			0x00000040
671eb5cb6aaSMark yao #define RK3328_VOP_STATUS			0x00000044
672eb5cb6aaSMark yao #define RK3328_BLANKING_VALUE			0x00000048
673eb5cb6aaSMark yao #define RK3328_WIN0_DSP_BG			0x00000050
674eb5cb6aaSMark yao #define RK3328_WIN1_DSP_BG			0x00000054
675eb5cb6aaSMark yao #define RK3328_DBG_PERF_LATENCY_CTRL0		0x000000c0
676eb5cb6aaSMark yao #define RK3328_DBG_PERF_RD_MAX_LATENCY_NUM0	0x000000c4
677eb5cb6aaSMark yao #define RK3328_DBG_PERF_RD_LATENCY_THR_NUM0	0x000000c8
678eb5cb6aaSMark yao #define RK3328_DBG_PERF_RD_LATENCY_SAMP_NUM0	0x000000cc
679eb5cb6aaSMark yao #define RK3328_INTR_EN0				0x000000e0
680eb5cb6aaSMark yao #define RK3328_INTR_CLEAR0			0x000000e4
681eb5cb6aaSMark yao #define RK3328_INTR_STATUS0			0x000000e8
682eb5cb6aaSMark yao #define RK3328_INTR_RAW_STATUS0			0x000000ec
683eb5cb6aaSMark yao #define RK3328_INTR_EN1				0x000000f0
684eb5cb6aaSMark yao #define RK3328_INTR_CLEAR1			0x000000f4
685eb5cb6aaSMark yao #define RK3328_INTR_STATUS1			0x000000f8
686eb5cb6aaSMark yao #define RK3328_INTR_RAW_STATUS1			0x000000fc
687eb5cb6aaSMark yao #define RK3328_WIN0_CTRL0			0x00000100
688eb5cb6aaSMark yao #define RK3328_WIN0_CTRL1			0x00000104
689eb5cb6aaSMark yao #define RK3328_WIN0_COLOR_KEY			0x00000108
690eb5cb6aaSMark yao #define RK3328_WIN0_VIR				0x0000010c
691eb5cb6aaSMark yao #define RK3328_WIN0_YRGB_MST			0x00000110
692eb5cb6aaSMark yao #define RK3328_WIN0_CBR_MST			0x00000114
693eb5cb6aaSMark yao #define RK3328_WIN0_ACT_INFO			0x00000118
694eb5cb6aaSMark yao #define RK3328_WIN0_DSP_INFO			0x0000011c
695eb5cb6aaSMark yao #define RK3328_WIN0_DSP_ST			0x00000120
696eb5cb6aaSMark yao #define RK3328_WIN0_SCL_FACTOR_YRGB		0x00000124
697eb5cb6aaSMark yao #define RK3328_WIN0_SCL_FACTOR_CBR		0x00000128
698eb5cb6aaSMark yao #define RK3328_WIN0_SCL_OFFSET			0x0000012c
699eb5cb6aaSMark yao #define RK3328_WIN0_SRC_ALPHA_CTRL		0x00000130
700eb5cb6aaSMark yao #define RK3328_WIN0_DST_ALPHA_CTRL		0x00000134
701eb5cb6aaSMark yao #define RK3328_WIN0_FADING_CTRL			0x00000138
702eb5cb6aaSMark yao #define RK3328_WIN0_CTRL2			0x0000013c
703eb5cb6aaSMark yao #define RK3328_DBG_WIN0_REG0			0x000001f0
704eb5cb6aaSMark yao #define RK3328_DBG_WIN0_REG1			0x000001f4
705eb5cb6aaSMark yao #define RK3328_DBG_WIN0_REG2			0x000001f8
706eb5cb6aaSMark yao #define RK3328_DBG_WIN0_RESERVED		0x000001fc
707eb5cb6aaSMark yao #define RK3328_WIN1_CTRL0			0x00000200
708eb5cb6aaSMark yao #define RK3328_WIN1_CTRL1			0x00000204
709eb5cb6aaSMark yao #define RK3328_WIN1_COLOR_KEY			0x00000208
710eb5cb6aaSMark yao #define RK3328_WIN1_VIR				0x0000020c
711eb5cb6aaSMark yao #define RK3328_WIN1_YRGB_MST			0x00000210
712eb5cb6aaSMark yao #define RK3328_WIN1_CBR_MST			0x00000214
713eb5cb6aaSMark yao #define RK3328_WIN1_ACT_INFO			0x00000218
714eb5cb6aaSMark yao #define RK3328_WIN1_DSP_INFO			0x0000021c
715eb5cb6aaSMark yao #define RK3328_WIN1_DSP_ST			0x00000220
716eb5cb6aaSMark yao #define RK3328_WIN1_SCL_FACTOR_YRGB		0x00000224
717eb5cb6aaSMark yao #define RK3328_WIN1_SCL_FACTOR_CBR		0x00000228
718eb5cb6aaSMark yao #define RK3328_WIN1_SCL_OFFSET			0x0000022c
719eb5cb6aaSMark yao #define RK3328_WIN1_SRC_ALPHA_CTRL		0x00000230
720eb5cb6aaSMark yao #define RK3328_WIN1_DST_ALPHA_CTRL		0x00000234
721eb5cb6aaSMark yao #define RK3328_WIN1_FADING_CTRL			0x00000238
722eb5cb6aaSMark yao #define RK3328_WIN1_CTRL2			0x0000023c
723eb5cb6aaSMark yao #define RK3328_DBG_WIN1_REG0			0x000002f0
724eb5cb6aaSMark yao #define RK3328_DBG_WIN1_REG1			0x000002f4
725eb5cb6aaSMark yao #define RK3328_DBG_WIN1_REG2			0x000002f8
726eb5cb6aaSMark yao #define RK3328_DBG_WIN1_RESERVED		0x000002fc
727eb5cb6aaSMark yao #define RK3328_WIN2_CTRL0			0x00000300
728eb5cb6aaSMark yao #define RK3328_WIN2_CTRL1			0x00000304
729eb5cb6aaSMark yao #define RK3328_WIN2_COLOR_KEY			0x00000308
730eb5cb6aaSMark yao #define RK3328_WIN2_VIR				0x0000030c
731eb5cb6aaSMark yao #define RK3328_WIN2_YRGB_MST			0x00000310
732eb5cb6aaSMark yao #define RK3328_WIN2_CBR_MST			0x00000314
733eb5cb6aaSMark yao #define RK3328_WIN2_ACT_INFO			0x00000318
734eb5cb6aaSMark yao #define RK3328_WIN2_DSP_INFO			0x0000031c
735eb5cb6aaSMark yao #define RK3328_WIN2_DSP_ST			0x00000320
736eb5cb6aaSMark yao #define RK3328_WIN2_SCL_FACTOR_YRGB		0x00000324
737eb5cb6aaSMark yao #define RK3328_WIN2_SCL_FACTOR_CBR		0x00000328
738eb5cb6aaSMark yao #define RK3328_WIN2_SCL_OFFSET			0x0000032c
739eb5cb6aaSMark yao #define RK3328_WIN2_SRC_ALPHA_CTRL		0x00000330
740eb5cb6aaSMark yao #define RK3328_WIN2_DST_ALPHA_CTRL		0x00000334
741eb5cb6aaSMark yao #define RK3328_WIN2_FADING_CTRL			0x00000338
742eb5cb6aaSMark yao #define RK3328_WIN2_CTRL2			0x0000033c
743eb5cb6aaSMark yao #define RK3328_DBG_WIN2_REG0			0x000003f0
744eb5cb6aaSMark yao #define RK3328_DBG_WIN2_REG1			0x000003f4
745eb5cb6aaSMark yao #define RK3328_DBG_WIN2_REG2			0x000003f8
746eb5cb6aaSMark yao #define RK3328_DBG_WIN2_RESERVED		0x000003fc
747eb5cb6aaSMark yao #define RK3328_WIN3_CTRL0			0x00000400
748eb5cb6aaSMark yao #define RK3328_WIN3_CTRL1			0x00000404
749eb5cb6aaSMark yao #define RK3328_WIN3_COLOR_KEY			0x00000408
750eb5cb6aaSMark yao #define RK3328_WIN3_VIR				0x0000040c
751eb5cb6aaSMark yao #define RK3328_WIN3_YRGB_MST			0x00000410
752eb5cb6aaSMark yao #define RK3328_WIN3_CBR_MST			0x00000414
753eb5cb6aaSMark yao #define RK3328_WIN3_ACT_INFO			0x00000418
754eb5cb6aaSMark yao #define RK3328_WIN3_DSP_INFO			0x0000041c
755eb5cb6aaSMark yao #define RK3328_WIN3_DSP_ST			0x00000420
756eb5cb6aaSMark yao #define RK3328_WIN3_SCL_FACTOR_YRGB		0x00000424
757eb5cb6aaSMark yao #define RK3328_WIN3_SCL_FACTOR_CBR		0x00000428
758eb5cb6aaSMark yao #define RK3328_WIN3_SCL_OFFSET			0x0000042c
759eb5cb6aaSMark yao #define RK3328_WIN3_SRC_ALPHA_CTRL		0x00000430
760eb5cb6aaSMark yao #define RK3328_WIN3_DST_ALPHA_CTRL		0x00000434
761eb5cb6aaSMark yao #define RK3328_WIN3_FADING_CTRL			0x00000438
762eb5cb6aaSMark yao #define RK3328_WIN3_CTRL2			0x0000043c
763eb5cb6aaSMark yao #define RK3328_DBG_WIN3_REG0			0x000004f0
764eb5cb6aaSMark yao #define RK3328_DBG_WIN3_REG1			0x000004f4
765eb5cb6aaSMark yao #define RK3328_DBG_WIN3_REG2			0x000004f8
766eb5cb6aaSMark yao #define RK3328_DBG_WIN3_RESERVED		0x000004fc
767eb5cb6aaSMark yao 
768eb5cb6aaSMark yao #define RK3328_HWC_CTRL0			0x00000500
769eb5cb6aaSMark yao #define RK3328_HWC_CTRL1			0x00000504
770eb5cb6aaSMark yao #define RK3328_HWC_MST				0x00000508
771eb5cb6aaSMark yao #define RK3328_HWC_DSP_ST			0x0000050c
772eb5cb6aaSMark yao #define RK3328_HWC_SRC_ALPHA_CTRL		0x00000510
773eb5cb6aaSMark yao #define RK3328_HWC_DST_ALPHA_CTRL		0x00000514
774eb5cb6aaSMark yao #define RK3328_HWC_FADING_CTRL			0x00000518
775eb5cb6aaSMark yao #define RK3328_HWC_RESERVED1			0x0000051c
776eb5cb6aaSMark yao #define RK3328_POST_DSP_HACT_INFO		0x00000600
777eb5cb6aaSMark yao #define RK3328_POST_DSP_VACT_INFO		0x00000604
778eb5cb6aaSMark yao #define RK3328_POST_SCL_FACTOR_YRGB		0x00000608
779eb5cb6aaSMark yao #define RK3328_POST_RESERVED			0x0000060c
780eb5cb6aaSMark yao #define RK3328_POST_SCL_CTRL			0x00000610
781eb5cb6aaSMark yao #define RK3328_POST_DSP_VACT_INFO_F1		0x00000614
782eb5cb6aaSMark yao #define RK3328_DSP_HTOTAL_HS_END		0x00000618
783eb5cb6aaSMark yao #define RK3328_DSP_HACT_ST_END			0x0000061c
784eb5cb6aaSMark yao #define RK3328_DSP_VTOTAL_VS_END		0x00000620
785eb5cb6aaSMark yao #define RK3328_DSP_VACT_ST_END			0x00000624
786eb5cb6aaSMark yao #define RK3328_DSP_VS_ST_END_F1			0x00000628
787eb5cb6aaSMark yao #define RK3328_DSP_VACT_ST_END_F1		0x0000062c
788eb5cb6aaSMark yao #define RK3328_BCSH_COLOR_BAR			0x00000640
789eb5cb6aaSMark yao #define RK3328_BCSH_BCS				0x00000644
790eb5cb6aaSMark yao #define RK3328_BCSH_H				0x00000648
791eb5cb6aaSMark yao #define RK3328_BCSH_CTRL			0x0000064c
792eb5cb6aaSMark yao #define RK3328_FRC_LOWER01_0			0x00000678
793eb5cb6aaSMark yao #define RK3328_FRC_LOWER01_1			0x0000067c
794eb5cb6aaSMark yao #define RK3328_FRC_LOWER10_0			0x00000680
795eb5cb6aaSMark yao #define RK3328_FRC_LOWER10_1			0x00000684
796eb5cb6aaSMark yao #define RK3328_FRC_LOWER11_0			0x00000688
797eb5cb6aaSMark yao #define RK3328_FRC_LOWER11_1			0x0000068c
798eb5cb6aaSMark yao #define RK3328_DBG_POST_REG0			0x000006e8
799eb5cb6aaSMark yao #define RK3328_DBG_POST_RESERVED		0x000006ec
800eb5cb6aaSMark yao #define RK3328_DBG_DATAO			0x000006f0
801eb5cb6aaSMark yao #define RK3328_DBG_DATAO_2			0x000006f4
802eb5cb6aaSMark yao 
803eb5cb6aaSMark yao /* sdr to hdr */
804eb5cb6aaSMark yao #define RK3328_SDR2HDR_CTRL			0x00000700
805eb5cb6aaSMark yao #define RK3328_EOTF_OETF_Y0			0x00000704
806eb5cb6aaSMark yao #define RK3328_RESERVED0001			0x00000708
807eb5cb6aaSMark yao #define RK3328_RESERVED0002			0x0000070c
808eb5cb6aaSMark yao #define RK3328_EOTF_OETF_Y1			0x00000710
809eb5cb6aaSMark yao #define RK3328_EOTF_OETF_Y64			0x0000080c
810eb5cb6aaSMark yao #define RK3328_OETF_DX_DXPOW1			0x00000810
811eb5cb6aaSMark yao #define RK3328_OETF_DX_DXPOW64			0x0000090c
812eb5cb6aaSMark yao #define RK3328_OETF_XN1				0x00000910
813eb5cb6aaSMark yao #define RK3328_OETF_XN63			0x00000a08
814eb5cb6aaSMark yao 
815eb5cb6aaSMark yao /* hdr to sdr */
816eb5cb6aaSMark yao #define RK3328_HDR2SDR_CTRL			0x00000a10
817eb5cb6aaSMark yao #define RK3328_HDR2SDR_SRC_RANGE		0x00000a14
818eb5cb6aaSMark yao #define RK3328_HDR2SDR_NORMFACEETF		0x00000a18
819eb5cb6aaSMark yao #define RK3328_RESERVED0003			0x00000a1c
820eb5cb6aaSMark yao #define RK3328_HDR2SDR_DST_RANGE		0x00000a20
821eb5cb6aaSMark yao #define RK3328_HDR2SDR_NORMFACCGAMMA		0x00000a24
822eb5cb6aaSMark yao #define RK3328_EETF_OETF_Y0			0x00000a28
823eb5cb6aaSMark yao #define RK3328_SAT_Y0				0x00000a2c
824eb5cb6aaSMark yao #define RK3328_EETF_OETF_Y1			0x00000a30
825eb5cb6aaSMark yao #define RK3328_SAT_Y1				0x00000ab0
826eb5cb6aaSMark yao #define RK3328_SAT_Y8				0x00000acc
827eb5cb6aaSMark yao 
828eb5cb6aaSMark yao #define RK3328_HWC_LUT_ADDR			0x00000c00
829eb5cb6aaSMark yao 
830f7673453SMark Yao /* rk3036 register definition */
831f7673453SMark Yao #define RK3036_SYS_CTRL			0x00
832f7673453SMark Yao #define RK3036_DSP_CTRL0		0x04
833f7673453SMark Yao #define RK3036_DSP_CTRL1		0x08
834f7673453SMark Yao #define RK3036_INT_STATUS		0x10
835f7673453SMark Yao #define RK3036_ALPHA_CTRL		0x14
836f7673453SMark Yao #define RK3036_WIN0_COLOR_KEY		0x18
837f7673453SMark Yao #define RK3036_WIN1_COLOR_KEY		0x1c
838f7673453SMark Yao #define RK3036_WIN0_YRGB_MST		0x20
839f7673453SMark Yao #define RK3036_WIN0_CBR_MST		0x24
840f7673453SMark Yao #define RK3036_WIN1_VIR			0x28
841f7673453SMark Yao #define RK3036_AXI_BUS_CTRL		0x2c
842f7673453SMark Yao #define RK3036_WIN0_VIR			0x30
843f7673453SMark Yao #define RK3036_WIN0_ACT_INFO		0x34
844f7673453SMark Yao #define RK3036_WIN0_DSP_INFO		0x38
845f7673453SMark Yao #define RK3036_WIN0_DSP_ST		0x3c
846f7673453SMark Yao #define RK3036_WIN0_SCL_FACTOR_YRGB	0x40
847f7673453SMark Yao #define RK3036_WIN0_SCL_FACTOR_CBR	0x44
848f7673453SMark Yao #define RK3036_WIN0_SCL_OFFSET		0x48
849f7673453SMark Yao #define RK3036_HWC_MST			0x58
850f7673453SMark Yao #define RK3036_HWC_DSP_ST		0x5c
851f7673453SMark Yao #define RK3036_DSP_HTOTAL_HS_END	0x6c
852f7673453SMark Yao #define RK3036_DSP_HACT_ST_END		0x70
853f7673453SMark Yao #define RK3036_DSP_VTOTAL_VS_END	0x74
854f7673453SMark Yao #define RK3036_DSP_VACT_ST_END		0x78
855f7673453SMark Yao #define RK3036_DSP_VS_ST_END_F1		0x7c
856f7673453SMark Yao #define RK3036_DSP_VACT_ST_END_F1	0x80
857f7673453SMark Yao #define RK3036_GATHER_TRANSFER		0x84
858f7673453SMark Yao #define RK3036_VERSION_INFO		0x94
859f7673453SMark Yao #define RK3036_REG_CFG_DONE		0x90
860f7673453SMark Yao #define RK3036_WIN1_MST			0xa0
861f7673453SMark Yao #define RK3036_WIN1_ACT_INFO		0xb4
862f7673453SMark Yao #define RK3036_WIN1_DSP_INFO		0xb8
863f7673453SMark Yao #define RK3036_WIN1_DSP_ST		0xbc
864f7673453SMark Yao #define RK3036_WIN1_SCL_FACTOR_YRGB	0xc0
865f7673453SMark Yao #define RK3036_WIN1_SCL_OFFSET		0xc8
866f7673453SMark Yao #define RK3036_BCSH_CTRL		0xd0
867f7673453SMark Yao #define RK3036_BCSH_COLOR_BAR		0xd4
868f7673453SMark Yao #define RK3036_BCSH_BCS			0xd8
869f7673453SMark Yao #define RK3036_BCSH_H			0xdc
870f7673453SMark Yao #define RK3036_WIN1_LUT_ADDR		0x400
871f7673453SMark Yao #define RK3036_HWC_LUT_ADDR		0x800
872f7673453SMark Yao /* rk3036 register definition end */
873f7673453SMark Yao 
874460c3b00SSandy Huang /* rk3126 register definition */
875460c3b00SSandy Huang #define RK3126_WIN1_MST			0x4c
876460c3b00SSandy Huang #define RK3126_WIN1_DSP_INFO		0x50
877460c3b00SSandy Huang #define RK3126_WIN1_DSP_ST		0x54
878460c3b00SSandy Huang /* rk3126 register definition end */
879460c3b00SSandy Huang 
880570913e0SSandy Huang /* px30 register definition */
881570913e0SSandy Huang #define PX30_REG_CFG_DONE			0x00000
882570913e0SSandy Huang #define PX30_VERSION				0x00004
883570913e0SSandy Huang #define PX30_DSP_BG				0x00008
884570913e0SSandy Huang #define PX30_MCU_CTRL				0x0000c
885570913e0SSandy Huang #define PX30_SYS_CTRL0				0x00010
886570913e0SSandy Huang #define PX30_SYS_CTRL1				0x00014
887570913e0SSandy Huang #define PX30_SYS_CTRL2				0x00018
888570913e0SSandy Huang #define PX30_DSP_CTRL0				0x00020
889570913e0SSandy Huang #define PX30_DSP_CTRL2				0x00028
890570913e0SSandy Huang #define PX30_VOP_STATUS				0x0002c
891570913e0SSandy Huang #define PX30_LINE_FLAG				0x00030
892570913e0SSandy Huang #define PX30_INTR_EN				0x00034
893570913e0SSandy Huang #define PX30_INTR_CLEAR				0x00038
894570913e0SSandy Huang #define PX30_INTR_STATUS			0x0003c
895570913e0SSandy Huang #define PX30_WIN0_CTRL0				0x00050
896570913e0SSandy Huang #define PX30_WIN0_CTRL1				0x00054
897570913e0SSandy Huang #define PX30_WIN0_COLOR_KEY			0x00058
898570913e0SSandy Huang #define PX30_WIN0_VIR				0x0005c
899570913e0SSandy Huang #define PX30_WIN0_YRGB_MST0			0x00060
900570913e0SSandy Huang #define PX30_WIN0_CBR_MST0			0x00064
901570913e0SSandy Huang #define PX30_WIN0_ACT_INFO			0x00068
902570913e0SSandy Huang #define PX30_WIN0_DSP_INFO			0x0006c
903570913e0SSandy Huang #define PX30_WIN0_DSP_ST			0x00070
904570913e0SSandy Huang #define PX30_WIN0_SCL_FACTOR_YRGB		0x00074
905570913e0SSandy Huang #define PX30_WIN0_SCL_FACTOR_CBR		0x00078
906570913e0SSandy Huang #define PX30_WIN0_SCL_OFFSET			0x0007c
907570913e0SSandy Huang #define PX30_WIN0_ALPHA_CTRL			0x00080
908570913e0SSandy Huang #define PX30_WIN1_CTRL0				0x00090
909570913e0SSandy Huang #define PX30_WIN1_CTRL1				0x00094
910570913e0SSandy Huang #define PX30_WIN1_VIR				0x00098
911570913e0SSandy Huang #define PX30_WIN1_MST				0x000a0
912570913e0SSandy Huang #define PX30_WIN1_DSP_INFO			0x000a4
913570913e0SSandy Huang #define PX30_WIN1_DSP_ST			0x000a8
914570913e0SSandy Huang #define PX30_WIN1_COLOR_KEY			0x000ac
915570913e0SSandy Huang #define PX30_WIN1_ALPHA_CTRL			0x000bc
916570913e0SSandy Huang #define PX30_HWC_CTRL0				0x000e0
917570913e0SSandy Huang #define PX30_HWC_CTRL1				0x000e4
918570913e0SSandy Huang #define PX30_HWC_MST				0x000e8
919570913e0SSandy Huang #define PX30_HWC_DSP_ST				0x000ec
920570913e0SSandy Huang #define PX30_HWC_ALPHA_CTRL			0x000f0
921570913e0SSandy Huang #define PX30_DSP_HTOTAL_HS_END			0x00100
922570913e0SSandy Huang #define PX30_DSP_HACT_ST_END			0x00104
923570913e0SSandy Huang #define PX30_DSP_VTOTAL_VS_END			0x00108
924570913e0SSandy Huang #define PX30_DSP_VACT_ST_END			0x0010c
925570913e0SSandy Huang #define PX30_DSP_VS_ST_END_F1			0x00110
926570913e0SSandy Huang #define PX30_DSP_VACT_ST_END_F1			0x00114
927570913e0SSandy Huang #define PX30_BCSH_CTRL				0x00160
928570913e0SSandy Huang #define PX30_BCSH_COL_BAR			0x00164
929570913e0SSandy Huang #define PX30_BCSH_BCS				0x00168
930570913e0SSandy Huang #define PX30_BCSH_H				0x0016c
931570913e0SSandy Huang #define PX30_FRC_LOWER01_0			0x00170
932570913e0SSandy Huang #define PX30_FRC_LOWER01_1			0x00174
933570913e0SSandy Huang #define PX30_FRC_LOWER10_0			0x00178
934570913e0SSandy Huang #define PX30_FRC_LOWER10_1			0x0017c
935570913e0SSandy Huang #define PX30_FRC_LOWER11_0			0x00180
936570913e0SSandy Huang #define PX30_FRC_LOWER11_1			0x00184
937570913e0SSandy Huang #define PX30_MCU_RW_BYPASS_PORT			0x0018c
938570913e0SSandy Huang #define PX30_WIN2_CTRL0				0x00190
939570913e0SSandy Huang #define PX30_WIN2_CTRL1				0x00194
940570913e0SSandy Huang #define PX30_WIN2_VIR0_1			0x00198
941570913e0SSandy Huang #define PX30_WIN2_VIR2_3			0x0019c
942570913e0SSandy Huang #define PX30_WIN2_MST0				0x001a0
943570913e0SSandy Huang #define PX30_WIN2_DSP_INFO0			0x001a4
944570913e0SSandy Huang #define PX30_WIN2_DSP_ST0			0x001a8
945570913e0SSandy Huang #define PX30_WIN2_COLOR_KEY			0x001ac
946570913e0SSandy Huang #define PX30_WIN2_ALPHA_CTRL			0x001bc
947570913e0SSandy Huang #define PX30_BLANKING_VALUE			0x001f4
948570913e0SSandy Huang #define PX30_FLAG_REG_FRM_VALID			0x001f8
949570913e0SSandy Huang #define PX30_FLAG_REG				0x001fc
950570913e0SSandy Huang #define PX30_HWC_LUT_ADDR			0x00600
951570913e0SSandy Huang #define PX30_GAMMA_LUT_ADDR			0x00a00
952570913e0SSandy Huang /* px30 register definition end */
953570913e0SSandy Huang 
954428e15ccSHeiko Stuebner /* rk3188 register definition */
955428e15ccSHeiko Stuebner #define RK3188_SYS_CTRL			0x00
956428e15ccSHeiko Stuebner #define RK3188_DSP_CTRL0		0x04
957428e15ccSHeiko Stuebner #define RK3188_DSP_CTRL1		0x08
958428e15ccSHeiko Stuebner #define RK3188_INT_STATUS		0x10
959d099fa67SAlex Bee #define RK3188_ALPHA_CTRL		0x14
960428e15ccSHeiko Stuebner #define RK3188_WIN0_YRGB_MST0		0x20
961428e15ccSHeiko Stuebner #define RK3188_WIN0_CBR_MST0		0x24
962428e15ccSHeiko Stuebner #define RK3188_WIN0_YRGB_MST1		0x28
963428e15ccSHeiko Stuebner #define RK3188_WIN0_CBR_MST1		0x2c
964428e15ccSHeiko Stuebner #define RK3188_WIN_VIR			0x30
965428e15ccSHeiko Stuebner #define RK3188_WIN0_ACT_INFO		0x34
966428e15ccSHeiko Stuebner #define RK3188_WIN0_DSP_INFO		0x38
967428e15ccSHeiko Stuebner #define RK3188_WIN0_DSP_ST		0x3c
968428e15ccSHeiko Stuebner #define RK3188_WIN0_SCL_FACTOR_YRGB	0x40
969428e15ccSHeiko Stuebner #define RK3188_WIN0_SCL_FACTOR_CBR	0x44
970428e15ccSHeiko Stuebner #define RK3188_WIN1_MST			0x4c
971428e15ccSHeiko Stuebner #define RK3188_WIN1_DSP_INFO		0x50
972428e15ccSHeiko Stuebner #define RK3188_WIN1_DSP_ST		0x54
973428e15ccSHeiko Stuebner #define RK3188_DSP_HTOTAL_HS_END	0x6c
974428e15ccSHeiko Stuebner #define RK3188_DSP_HACT_ST_END		0x70
975428e15ccSHeiko Stuebner #define RK3188_DSP_VTOTAL_VS_END	0x74
976428e15ccSHeiko Stuebner #define RK3188_DSP_VACT_ST_END		0x78
977428e15ccSHeiko Stuebner #define RK3188_REG_CFG_DONE		0x90
978428e15ccSHeiko Stuebner /* rk3188 register definition end */
979428e15ccSHeiko Stuebner 
980f4a6de85SMark Yao /* rk3066 register definition */
981f4a6de85SMark Yao #define RK3066_SYS_CTRL0		0x00
982f4a6de85SMark Yao #define RK3066_SYS_CTRL1		0x04
983f4a6de85SMark Yao #define RK3066_DSP_CTRL0		0x08
984f4a6de85SMark Yao #define RK3066_DSP_CTRL1		0x0c
985f4a6de85SMark Yao #define RK3066_INT_STATUS		0x10
986f4a6de85SMark Yao #define RK3066_MCU_CTRL			0x14
987f4a6de85SMark Yao #define RK3066_BLEND_CTRL		0x18
988f4a6de85SMark Yao #define RK3066_WIN0_COLOR_KEY_CTRL	0x1c
989f4a6de85SMark Yao #define RK3066_WIN1_COLOR_KEY_CTRL	0x20
990f4a6de85SMark Yao #define RK3066_WIN2_COLOR_KEY_CTRL	0x24
991f4a6de85SMark Yao #define RK3066_WIN0_YRGB_MST0		0x28
992f4a6de85SMark Yao #define RK3066_WIN0_CBR_MST0		0x2c
993f4a6de85SMark Yao #define RK3066_WIN0_YRGB_MST1		0x30
994f4a6de85SMark Yao #define RK3066_WIN0_CBR_MST1		0x34
995f4a6de85SMark Yao #define RK3066_WIN0_VIR			0x38
996f4a6de85SMark Yao #define RK3066_WIN0_ACT_INFO		0x3c
997f4a6de85SMark Yao #define RK3066_WIN0_DSP_INFO		0x40
998f4a6de85SMark Yao #define RK3066_WIN0_DSP_ST		0x44
999f4a6de85SMark Yao #define RK3066_WIN0_SCL_FACTOR_YRGB	0x48
1000f4a6de85SMark Yao #define RK3066_WIN0_SCL_FACTOR_CBR	0x4c
1001f4a6de85SMark Yao #define RK3066_WIN0_SCL_OFFSET		0x50
1002f4a6de85SMark Yao #define RK3066_WIN1_YRGB_MST		0x54
1003f4a6de85SMark Yao #define RK3066_WIN1_CBR_MST		0x58
1004f4a6de85SMark Yao #define RK3066_WIN1_VIR			0x5c
1005f4a6de85SMark Yao #define RK3066_WIN1_ACT_INFO		0x60
1006f4a6de85SMark Yao #define RK3066_WIN1_DSP_INFO		0x64
1007f4a6de85SMark Yao #define RK3066_WIN1_DSP_ST		0x68
1008f4a6de85SMark Yao #define RK3066_WIN1_SCL_FACTOR_YRGB	0x6c
1009f4a6de85SMark Yao #define RK3066_WIN1_SCL_FACTOR_CBR	0x70
1010f4a6de85SMark Yao #define RK3066_WIN1_SCL_OFFSET		0x74
1011f4a6de85SMark Yao #define RK3066_WIN2_MST			0x78
1012f4a6de85SMark Yao #define RK3066_WIN2_VIR			0x7c
1013f4a6de85SMark Yao #define RK3066_WIN2_DSP_INFO		0x80
1014f4a6de85SMark Yao #define RK3066_WIN2_DSP_ST		0x84
1015f4a6de85SMark Yao #define RK3066_HWC_MST			0x88
1016f4a6de85SMark Yao #define RK3066_HWC_DSP_ST		0x8c
1017f4a6de85SMark Yao #define RK3066_HWC_COLOR_LUT0		0x90
1018f4a6de85SMark Yao #define RK3066_HWC_COLOR_LUT1		0x94
1019f4a6de85SMark Yao #define RK3066_HWC_COLOR_LUT2		0x98
1020f4a6de85SMark Yao #define RK3066_DSP_HTOTAL_HS_END	0x9c
1021f4a6de85SMark Yao #define RK3066_DSP_HACT_ST_END		0xa0
1022f4a6de85SMark Yao #define RK3066_DSP_VTOTAL_VS_END	0xa4
1023f4a6de85SMark Yao #define RK3066_DSP_VACT_ST_END		0xa8
1024f4a6de85SMark Yao #define RK3066_DSP_VS_ST_END_F1		0xac
1025f4a6de85SMark Yao #define RK3066_DSP_VACT_ST_END_F1	0xb0
1026f4a6de85SMark Yao #define RK3066_REG_CFG_DONE		0xc0
1027f4a6de85SMark Yao #define RK3066_MCU_BYPASS_WPORT		0x100
1028f4a6de85SMark Yao #define RK3066_MCU_BYPASS_RPORT		0x200
1029f4a6de85SMark Yao #define RK3066_WIN2_LUT_ADDR		0x400
1030f4a6de85SMark Yao #define RK3066_DSP_LUT_ADDR		0x800
1031f4a6de85SMark Yao /* rk3066 register definition end */
1032f4a6de85SMark Yao 
1033a67719d1SMark Yao #endif /* _ROCKCHIP_VOP_REG_H */
1034