Home
last modified time | relevance | path

Searched refs:regCP_HQD_IQ_TIMER (Results 1 – 5 of 5) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_4_2_offset.h735 #define regCP_HQD_IQ_TIMER macro
H A Dgc_9_4_3_offset.h3324 #define regCP_HQD_IQ_TIMER macro
H A Dgc_11_0_0_offset.h4642 #define regCP_HQD_IQ_TIMER macro
H A Dgc_11_0_3_offset.h4866 #define regCP_HQD_IQ_TIMER macro
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/
H A Dgfx_v9_4_3.c1740 WREG32_SOC15_RLC(GC, GET_INST(GC, xcc_id), regCP_HQD_IQ_TIMER, 0); in gfx_v9_4_3_xcc_q_fini_register()