/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
H A D | uvd_4_2_d.h | 64 #define mmUVD_VCPU_CACHE_OFFSET2 0x3d86 macro
|
H A D | uvd_4_0_d.h | 90 #define mmUVD_VCPU_CACHE_OFFSET2 0x3D3A macro
|
H A D | uvd_3_1_d.h | 66 #define mmUVD_VCPU_CACHE_OFFSET2 0x3d86 macro
|
H A D | uvd_5_0_d.h | 70 #define mmUVD_VCPU_CACHE_OFFSET2 0x3d86 macro
|
H A D | uvd_6_0_d.h | 86 #define mmUVD_VCPU_CACHE_OFFSET2 0x3d86 macro
|
H A D | uvd_7_0_offset.h | 186 #define mmUVD_VCPU_CACHE_OFFSET2 … macro
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
H A D | vcn_1_0_offset.h | 372 #define mmUVD_VCPU_CACHE_OFFSET2 … macro
|
H A D | vcn_2_5_offset.h | 693 #define mmUVD_VCPU_CACHE_OFFSET2 … macro
|
H A D | vcn_2_0_0_offset.h | 622 #define mmUVD_VCPU_CACHE_OFFSET2 … macro
|
H A D | vcn_3_0_0_offset.h | 1069 #define mmUVD_VCPU_CACHE_OFFSET2 … macro
|
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | uvd_v4_2.c | 588 WREG32(mmUVD_VCPU_CACHE_OFFSET2, addr); in uvd_v4_2_mc_resume()
|
H A D | uvd_v3_1.c | 259 WREG32(mmUVD_VCPU_CACHE_OFFSET2, addr); in uvd_v3_1_mc_resume()
|
H A D | vcn_v2_0.c | 372 WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0); in vcn_v2_0_mc_resume() 461 UVD, 0, mmUVD_VCPU_CACHE_OFFSET2), 0, 0, indirect); in vcn_v2_0_mc_resume_dpg_mode() 1943 SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_OFFSET2), in vcn_v2_0_start_sriov()
|
H A D | uvd_v5_0.c | 300 WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3); in uvd_v5_0_mc_resume()
|
H A D | vcn_v2_5.c | 455 WREG32_SOC15(VCN, i, mmUVD_VCPU_CACHE_OFFSET2, 0); in vcn_v2_5_mc_resume() 543 VCN, 0, mmUVD_VCPU_CACHE_OFFSET2), 0, 0, indirect); in vcn_v2_5_mc_resume_dpg_mode() 1299 SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CACHE_OFFSET2), in vcn_v2_5_sriov_start()
|
H A D | vcn_v3_0.c | 485 WREG32_SOC15(VCN, inst, mmUVD_VCPU_CACHE_OFFSET2, 0); in vcn_v3_0_mc_resume() 572 VCN, inst_idx, mmUVD_VCPU_CACHE_OFFSET2), 0, 0, indirect); in vcn_v3_0_mc_resume_dpg_mode() 1385 mmUVD_VCPU_CACHE_OFFSET2), in vcn_v3_0_start_sriov()
|
H A D | uvd_v7_0.c | 713 WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_OFFSET2, (2 << 21)); in uvd_v7_0_mc_resume() 856 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_OFFSET2), (2 << 21)); in uvd_v7_0_sriov_start()
|
H A D | vcn_v1_0.c | 343 WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0); in vcn_v1_0_mc_resume_spg_mode() 417 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0, 0xFFFFFFFF, 0); in vcn_v1_0_mc_resume_dpg_mode()
|
H A D | uvd_v6_0.c | 624 WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3); in uvd_v6_0_mc_resume()
|